ide.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336
  1. #ifndef _IDE_H
  2. #define _IDE_H
  3. /*
  4. * linux/include/linux/ide.h
  5. *
  6. * Copyright (C) 1994-2002 Linus Torvalds & authors
  7. */
  8. #include <linux/init.h>
  9. #include <linux/ioport.h>
  10. #include <linux/hdreg.h>
  11. #include <linux/blkdev.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/bitops.h>
  15. #include <linux/bio.h>
  16. #include <linux/device.h>
  17. #include <linux/pci.h>
  18. #include <linux/completion.h>
  19. #ifdef CONFIG_BLK_DEV_IDEACPI
  20. #include <acpi/acpi.h>
  21. #endif
  22. #include <asm/byteorder.h>
  23. #include <asm/system.h>
  24. #include <asm/io.h>
  25. #include <asm/semaphore.h>
  26. #include <asm/mutex.h>
  27. #if defined(CRIS) || defined(FRV)
  28. # define SUPPORT_VLB_SYNC 0
  29. #else
  30. # define SUPPORT_VLB_SYNC 1
  31. #endif
  32. /*
  33. * Used to indicate "no IRQ", should be a value that cannot be an IRQ
  34. * number.
  35. */
  36. #define IDE_NO_IRQ (-1)
  37. typedef unsigned char byte; /* used everywhere */
  38. /*
  39. * Probably not wise to fiddle with these
  40. */
  41. #define ERROR_MAX 8 /* Max read/write errors per sector */
  42. #define ERROR_RESET 3 /* Reset controller every 4th retry */
  43. #define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
  44. /*
  45. * Tune flags
  46. */
  47. #define IDE_TUNE_NOAUTO 2
  48. #define IDE_TUNE_AUTO 1
  49. #define IDE_TUNE_DEFAULT 0
  50. /*
  51. * state flags
  52. */
  53. #define DMA_PIO_RETRY 1 /* retrying in PIO */
  54. #define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
  55. #define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
  56. /*
  57. * Definitions for accessing IDE controller registers
  58. */
  59. #define IDE_NR_PORTS (10)
  60. #define IDE_DATA_OFFSET (0)
  61. #define IDE_ERROR_OFFSET (1)
  62. #define IDE_NSECTOR_OFFSET (2)
  63. #define IDE_SECTOR_OFFSET (3)
  64. #define IDE_LCYL_OFFSET (4)
  65. #define IDE_HCYL_OFFSET (5)
  66. #define IDE_SELECT_OFFSET (6)
  67. #define IDE_STATUS_OFFSET (7)
  68. #define IDE_CONTROL_OFFSET (8)
  69. #define IDE_IRQ_OFFSET (9)
  70. #define IDE_FEATURE_OFFSET IDE_ERROR_OFFSET
  71. #define IDE_COMMAND_OFFSET IDE_STATUS_OFFSET
  72. #define IDE_DATA_REG (HWIF(drive)->io_ports[IDE_DATA_OFFSET])
  73. #define IDE_ERROR_REG (HWIF(drive)->io_ports[IDE_ERROR_OFFSET])
  74. #define IDE_NSECTOR_REG (HWIF(drive)->io_ports[IDE_NSECTOR_OFFSET])
  75. #define IDE_SECTOR_REG (HWIF(drive)->io_ports[IDE_SECTOR_OFFSET])
  76. #define IDE_LCYL_REG (HWIF(drive)->io_ports[IDE_LCYL_OFFSET])
  77. #define IDE_HCYL_REG (HWIF(drive)->io_ports[IDE_HCYL_OFFSET])
  78. #define IDE_SELECT_REG (HWIF(drive)->io_ports[IDE_SELECT_OFFSET])
  79. #define IDE_STATUS_REG (HWIF(drive)->io_ports[IDE_STATUS_OFFSET])
  80. #define IDE_CONTROL_REG (HWIF(drive)->io_ports[IDE_CONTROL_OFFSET])
  81. #define IDE_IRQ_REG (HWIF(drive)->io_ports[IDE_IRQ_OFFSET])
  82. #define IDE_FEATURE_REG IDE_ERROR_REG
  83. #define IDE_COMMAND_REG IDE_STATUS_REG
  84. #define IDE_ALTSTATUS_REG IDE_CONTROL_REG
  85. #define IDE_IREASON_REG IDE_NSECTOR_REG
  86. #define IDE_BCOUNTL_REG IDE_LCYL_REG
  87. #define IDE_BCOUNTH_REG IDE_HCYL_REG
  88. #define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
  89. #define BAD_R_STAT (BUSY_STAT | ERR_STAT)
  90. #define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
  91. #define BAD_STAT (BAD_R_STAT | DRQ_STAT)
  92. #define DRIVE_READY (READY_STAT | SEEK_STAT)
  93. #define BAD_CRC (ABRT_ERR | ICRC_ERR)
  94. #define SATA_NR_PORTS (3) /* 16 possible ?? */
  95. #define SATA_STATUS_OFFSET (0)
  96. #define SATA_STATUS_REG (HWIF(drive)->sata_scr[SATA_STATUS_OFFSET])
  97. #define SATA_ERROR_OFFSET (1)
  98. #define SATA_ERROR_REG (HWIF(drive)->sata_scr[SATA_ERROR_OFFSET])
  99. #define SATA_CONTROL_OFFSET (2)
  100. #define SATA_CONTROL_REG (HWIF(drive)->sata_scr[SATA_CONTROL_OFFSET])
  101. #define SATA_MISC_OFFSET (0)
  102. #define SATA_MISC_REG (HWIF(drive)->sata_misc[SATA_MISC_OFFSET])
  103. #define SATA_PHY_OFFSET (1)
  104. #define SATA_PHY_REG (HWIF(drive)->sata_misc[SATA_PHY_OFFSET])
  105. #define SATA_IEN_OFFSET (2)
  106. #define SATA_IEN_REG (HWIF(drive)->sata_misc[SATA_IEN_OFFSET])
  107. /*
  108. * Our Physical Region Descriptor (PRD) table should be large enough
  109. * to handle the biggest I/O request we are likely to see. Since requests
  110. * can have no more than 256 sectors, and since the typical blocksize is
  111. * two or more sectors, we could get by with a limit of 128 entries here for
  112. * the usual worst case. Most requests seem to include some contiguous blocks,
  113. * further reducing the number of table entries required.
  114. *
  115. * The driver reverts to PIO mode for individual requests that exceed
  116. * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
  117. * 100% of all crazy scenarios here is not necessary.
  118. *
  119. * As it turns out though, we must allocate a full 4KB page for this,
  120. * so the two PRD tables (ide0 & ide1) will each get half of that,
  121. * allowing each to have about 256 entries (8 bytes each) from this.
  122. */
  123. #define PRD_BYTES 8
  124. #define PRD_ENTRIES 256
  125. /*
  126. * Some more useful definitions
  127. */
  128. #define PARTN_BITS 6 /* number of minor dev bits for partitions */
  129. #define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
  130. #define SECTOR_SIZE 512
  131. #define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
  132. #define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
  133. /*
  134. * Timeouts for various operations:
  135. */
  136. #define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
  137. #define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
  138. #define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
  139. #define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
  140. #define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
  141. #define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
  142. /*
  143. * Check for an interrupt and acknowledge the interrupt status
  144. */
  145. struct hwif_s;
  146. typedef int (ide_ack_intr_t)(struct hwif_s *);
  147. /*
  148. * hwif_chipset_t is used to keep track of the specific hardware
  149. * chipset used by each IDE interface, if known.
  150. */
  151. enum { ide_unknown, ide_generic, ide_pci,
  152. ide_cmd640, ide_dtc2278, ide_ali14xx,
  153. ide_qd65xx, ide_umc8672, ide_ht6560b,
  154. ide_rz1000, ide_trm290,
  155. ide_cmd646, ide_cy82c693, ide_4drives,
  156. ide_pmac, ide_etrax100, ide_acorn,
  157. ide_au1xxx, ide_forced
  158. };
  159. typedef u8 hwif_chipset_t;
  160. /*
  161. * Structure to hold all information about the location of this port
  162. */
  163. typedef struct hw_regs_s {
  164. unsigned long io_ports[IDE_NR_PORTS]; /* task file registers */
  165. int irq; /* our irq number */
  166. ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
  167. hwif_chipset_t chipset;
  168. struct device *dev;
  169. } hw_regs_t;
  170. struct hwif_s * ide_find_port(unsigned long);
  171. struct hwif_s *ide_deprecated_find_port(unsigned long);
  172. void ide_init_port_data(struct hwif_s *, unsigned int);
  173. void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
  174. struct ide_drive_s;
  175. int ide_register_hw(hw_regs_t *, void (*)(struct ide_drive_s *),
  176. struct hwif_s **);
  177. void ide_setup_ports( hw_regs_t *hw,
  178. unsigned long base,
  179. int *offsets,
  180. unsigned long ctrl,
  181. unsigned long intr,
  182. ide_ack_intr_t *ack_intr,
  183. #if 0
  184. ide_io_ops_t *iops,
  185. #endif
  186. int irq);
  187. static inline void ide_std_init_ports(hw_regs_t *hw,
  188. unsigned long io_addr,
  189. unsigned long ctl_addr)
  190. {
  191. unsigned int i;
  192. for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
  193. hw->io_ports[i] = io_addr++;
  194. hw->io_ports[IDE_CONTROL_OFFSET] = ctl_addr;
  195. }
  196. #include <asm/ide.h>
  197. #if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
  198. #undef MAX_HWIFS
  199. #define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
  200. #endif
  201. /* needed on alpha, x86/x86_64, ia64, mips, ppc32 and sh */
  202. #ifndef IDE_ARCH_OBSOLETE_DEFAULTS
  203. # define ide_default_io_base(index) (0)
  204. # define ide_default_irq(base) (0)
  205. # define ide_init_default_irq(base) (0)
  206. #endif
  207. #ifdef CONFIG_IDE_ARCH_OBSOLETE_INIT
  208. static inline void ide_init_hwif_ports(hw_regs_t *hw,
  209. unsigned long io_addr,
  210. unsigned long ctl_addr,
  211. int *irq)
  212. {
  213. if (!ctl_addr)
  214. ide_std_init_ports(hw, io_addr, ide_default_io_ctl(io_addr));
  215. else
  216. ide_std_init_ports(hw, io_addr, ctl_addr);
  217. if (irq)
  218. *irq = 0;
  219. hw->io_ports[IDE_IRQ_OFFSET] = 0;
  220. #ifdef CONFIG_PPC32
  221. if (ppc_ide_md.ide_init_hwif)
  222. ppc_ide_md.ide_init_hwif(hw, io_addr, ctl_addr, irq);
  223. #endif
  224. }
  225. #else
  226. static inline void ide_init_hwif_ports(hw_regs_t *hw,
  227. unsigned long io_addr,
  228. unsigned long ctl_addr,
  229. int *irq)
  230. {
  231. if (io_addr || ctl_addr)
  232. printk(KERN_WARNING "%s: must not be called\n", __FUNCTION__);
  233. }
  234. #endif /* CONFIG_IDE_ARCH_OBSOLETE_INIT */
  235. /* Currently only m68k, apus and m8xx need it */
  236. #ifndef IDE_ARCH_ACK_INTR
  237. # define ide_ack_intr(hwif) (1)
  238. #endif
  239. /* Currently only Atari needs it */
  240. #ifndef IDE_ARCH_LOCK
  241. # define ide_release_lock() do {} while (0)
  242. # define ide_get_lock(hdlr, data) do {} while (0)
  243. #endif /* IDE_ARCH_LOCK */
  244. /*
  245. * Now for the data we need to maintain per-drive: ide_drive_t
  246. */
  247. #define ide_scsi 0x21
  248. #define ide_disk 0x20
  249. #define ide_optical 0x7
  250. #define ide_cdrom 0x5
  251. #define ide_tape 0x1
  252. #define ide_floppy 0x0
  253. /*
  254. * Special Driver Flags
  255. *
  256. * set_geometry : respecify drive geometry
  257. * recalibrate : seek to cyl 0
  258. * set_multmode : set multmode count
  259. * set_tune : tune interface for drive
  260. * serviced : service command
  261. * reserved : unused
  262. */
  263. typedef union {
  264. unsigned all : 8;
  265. struct {
  266. unsigned set_geometry : 1;
  267. unsigned recalibrate : 1;
  268. unsigned set_multmode : 1;
  269. unsigned set_tune : 1;
  270. unsigned serviced : 1;
  271. unsigned reserved : 3;
  272. } b;
  273. } special_t;
  274. /*
  275. * ATA-IDE Select Register, aka Device-Head
  276. *
  277. * head : always zeros here
  278. * unit : drive select number: 0/1
  279. * bit5 : always 1
  280. * lba : using LBA instead of CHS
  281. * bit7 : always 1
  282. */
  283. typedef union {
  284. unsigned all : 8;
  285. struct {
  286. #if defined(__LITTLE_ENDIAN_BITFIELD)
  287. unsigned head : 4;
  288. unsigned unit : 1;
  289. unsigned bit5 : 1;
  290. unsigned lba : 1;
  291. unsigned bit7 : 1;
  292. #elif defined(__BIG_ENDIAN_BITFIELD)
  293. unsigned bit7 : 1;
  294. unsigned lba : 1;
  295. unsigned bit5 : 1;
  296. unsigned unit : 1;
  297. unsigned head : 4;
  298. #else
  299. #error "Please fix <asm/byteorder.h>"
  300. #endif
  301. } b;
  302. } select_t, ata_select_t;
  303. /*
  304. * Status returned from various ide_ functions
  305. */
  306. typedef enum {
  307. ide_stopped, /* no drive operation was started */
  308. ide_started, /* a drive operation was started, handler was set */
  309. } ide_startstop_t;
  310. struct ide_driver_s;
  311. struct ide_settings_s;
  312. #ifdef CONFIG_BLK_DEV_IDEACPI
  313. struct ide_acpi_drive_link;
  314. struct ide_acpi_hwif_link;
  315. #endif
  316. typedef struct ide_drive_s {
  317. char name[4]; /* drive name, such as "hda" */
  318. char driver_req[10]; /* requests specific driver */
  319. struct request_queue *queue; /* request queue */
  320. struct request *rq; /* current request */
  321. struct ide_drive_s *next; /* circular list of hwgroup drives */
  322. void *driver_data; /* extra driver data */
  323. struct hd_driveid *id; /* drive model identification info */
  324. #ifdef CONFIG_IDE_PROC_FS
  325. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  326. struct ide_settings_s *settings;/* /proc/ide/ drive settings */
  327. #endif
  328. struct hwif_s *hwif; /* actually (ide_hwif_t *) */
  329. unsigned long sleep; /* sleep until this time */
  330. unsigned long service_start; /* time we started last request */
  331. unsigned long service_time; /* service time of last request */
  332. unsigned long timeout; /* max time to wait for irq */
  333. special_t special; /* special action flags */
  334. select_t select; /* basic drive/head select reg value */
  335. u8 keep_settings; /* restore settings after drive reset */
  336. u8 using_dma; /* disk is using dma for read/write */
  337. u8 retry_pio; /* retrying dma capable host in pio */
  338. u8 state; /* retry state */
  339. u8 waiting_for_dma; /* dma currently in progress */
  340. u8 unmask; /* okay to unmask other irqs */
  341. u8 noflush; /* don't attempt flushes */
  342. u8 dsc_overlap; /* DSC overlap */
  343. u8 nice1; /* give potential excess bandwidth */
  344. unsigned present : 1; /* drive is physically present */
  345. unsigned dead : 1; /* device ejected hint */
  346. unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
  347. unsigned noprobe : 1; /* from: hdx=noprobe */
  348. unsigned removable : 1; /* 1 if need to do check_media_change */
  349. unsigned attach : 1; /* needed for removable devices */
  350. unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
  351. unsigned no_unmask : 1; /* disallow setting unmask bit */
  352. unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
  353. unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
  354. unsigned nice0 : 1; /* give obvious excess bandwidth */
  355. unsigned nice2 : 1; /* give a share in our own bandwidth */
  356. unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
  357. unsigned nodma : 1; /* disallow DMA */
  358. unsigned autotune : 2; /* 0=default, 1=autotune, 2=noautotune */
  359. unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
  360. unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
  361. unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
  362. unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
  363. unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
  364. unsigned post_reset : 1;
  365. unsigned udma33_warned : 1;
  366. u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
  367. u8 quirk_list; /* considered quirky, set for a specific host */
  368. u8 init_speed; /* transfer rate set at boot */
  369. u8 current_speed; /* current transfer rate set */
  370. u8 desired_speed; /* desired transfer rate set */
  371. u8 dn; /* now wide spread use */
  372. u8 wcache; /* status of write cache */
  373. u8 acoustic; /* acoustic management */
  374. u8 media; /* disk, cdrom, tape, floppy, ... */
  375. u8 ctl; /* "normal" value for IDE_CONTROL_REG */
  376. u8 ready_stat; /* min status value for drive ready */
  377. u8 mult_count; /* current multiple sector setting */
  378. u8 mult_req; /* requested multiple sector setting */
  379. u8 tune_req; /* requested drive tuning setting */
  380. u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
  381. u8 bad_wstat; /* used for ignoring WRERR_STAT */
  382. u8 nowerr; /* used for ignoring WRERR_STAT */
  383. u8 sect0; /* offset of first sector for DM6:DDO */
  384. u8 head; /* "real" number of heads */
  385. u8 sect; /* "real" sectors per track */
  386. u8 bios_head; /* BIOS/fdisk/LILO number of heads */
  387. u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
  388. unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
  389. unsigned int cyl; /* "real" number of cyls */
  390. unsigned int drive_data; /* used by set_pio_mode/selectproc */
  391. unsigned int failures; /* current failure count */
  392. unsigned int max_failures; /* maximum allowed failure count */
  393. u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
  394. u64 capacity64; /* total number of sectors */
  395. int lun; /* logical unit */
  396. int crc_count; /* crc counter to reduce drive speed */
  397. #ifdef CONFIG_BLK_DEV_IDEACPI
  398. struct ide_acpi_drive_link *acpidata;
  399. #endif
  400. struct list_head list;
  401. struct device gendev;
  402. struct completion gendev_rel_comp; /* to deal with device release() */
  403. } ide_drive_t;
  404. #define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
  405. #define IDE_CHIPSET_PCI_MASK \
  406. ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
  407. #define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
  408. struct ide_port_info;
  409. typedef struct hwif_s {
  410. struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
  411. struct hwif_s *mate; /* other hwif from same PCI chip */
  412. struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
  413. struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
  414. char name[6]; /* name of interface, eg. "ide0" */
  415. /* task file registers for pata and sata */
  416. unsigned long io_ports[IDE_NR_PORTS];
  417. unsigned long sata_scr[SATA_NR_PORTS];
  418. unsigned long sata_misc[SATA_NR_PORTS];
  419. ide_drive_t drives[MAX_DRIVES]; /* drive info */
  420. u8 major; /* our major number */
  421. u8 index; /* 0 for ide0; 1 for ide1; ... */
  422. u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
  423. u8 straight8; /* Alan's straight 8 check */
  424. u8 bus_state; /* power state of the IDE bus */
  425. u32 host_flags;
  426. u8 pio_mask;
  427. u8 ultra_mask;
  428. u8 mwdma_mask;
  429. u8 swdma_mask;
  430. u8 cbl; /* cable type */
  431. hwif_chipset_t chipset; /* sub-module for tuning.. */
  432. struct device *dev;
  433. const struct ide_port_info *cds; /* chipset device struct */
  434. ide_ack_intr_t *ack_intr;
  435. void (*rw_disk)(ide_drive_t *, struct request *);
  436. #if 0
  437. ide_hwif_ops_t *hwifops;
  438. #else
  439. /* host specific initialization of devices on a port */
  440. void (*port_init_devs)(struct hwif_s *);
  441. /* routine to program host for PIO mode */
  442. void (*set_pio_mode)(ide_drive_t *, const u8);
  443. /* routine to program host for DMA mode */
  444. void (*set_dma_mode)(ide_drive_t *, const u8);
  445. /* tweaks hardware to select drive */
  446. void (*selectproc)(ide_drive_t *);
  447. /* chipset polling based on hba specifics */
  448. int (*reset_poll)(ide_drive_t *);
  449. /* chipset specific changes to default for device-hba resets */
  450. void (*pre_reset)(ide_drive_t *);
  451. /* routine to reset controller after a disk reset */
  452. void (*resetproc)(ide_drive_t *);
  453. /* special host masking for drive selection */
  454. void (*maskproc)(ide_drive_t *, int);
  455. /* check host's drive quirk list */
  456. void (*quirkproc)(ide_drive_t *);
  457. /* driver soft-power interface */
  458. int (*busproc)(ide_drive_t *, int);
  459. #endif
  460. u8 (*mdma_filter)(ide_drive_t *);
  461. u8 (*udma_filter)(ide_drive_t *);
  462. u8 (*cable_detect)(struct hwif_s *);
  463. void (*ata_input_data)(ide_drive_t *, void *, u32);
  464. void (*ata_output_data)(ide_drive_t *, void *, u32);
  465. void (*atapi_input_bytes)(ide_drive_t *, void *, u32);
  466. void (*atapi_output_bytes)(ide_drive_t *, void *, u32);
  467. void (*dma_host_set)(ide_drive_t *, int);
  468. int (*dma_setup)(ide_drive_t *);
  469. void (*dma_exec_cmd)(ide_drive_t *, u8);
  470. void (*dma_start)(ide_drive_t *);
  471. int (*ide_dma_end)(ide_drive_t *drive);
  472. int (*ide_dma_test_irq)(ide_drive_t *drive);
  473. void (*ide_dma_clear_irq)(ide_drive_t *drive);
  474. void (*dma_lost_irq)(ide_drive_t *drive);
  475. void (*dma_timeout)(ide_drive_t *drive);
  476. void (*OUTB)(u8 addr, unsigned long port);
  477. void (*OUTBSYNC)(ide_drive_t *drive, u8 addr, unsigned long port);
  478. void (*OUTW)(u16 addr, unsigned long port);
  479. void (*OUTSW)(unsigned long port, void *addr, u32 count);
  480. void (*OUTSL)(unsigned long port, void *addr, u32 count);
  481. u8 (*INB)(unsigned long port);
  482. u16 (*INW)(unsigned long port);
  483. void (*INSW)(unsigned long port, void *addr, u32 count);
  484. void (*INSL)(unsigned long port, void *addr, u32 count);
  485. /* dma physical region descriptor table (cpu view) */
  486. unsigned int *dmatable_cpu;
  487. /* dma physical region descriptor table (dma view) */
  488. dma_addr_t dmatable_dma;
  489. /* Scatter-gather list used to build the above */
  490. struct scatterlist *sg_table;
  491. int sg_max_nents; /* Maximum number of entries in it */
  492. int sg_nents; /* Current number of entries in it */
  493. int sg_dma_direction; /* dma transfer direction */
  494. /* data phase of the active command (currently only valid for PIO/DMA) */
  495. int data_phase;
  496. unsigned int nsect;
  497. unsigned int nleft;
  498. struct scatterlist *cursg;
  499. unsigned int cursg_ofs;
  500. int rqsize; /* max sectors per request */
  501. int irq; /* our irq number */
  502. unsigned long dma_base; /* base addr for dma ports */
  503. unsigned long dma_command; /* dma command register */
  504. unsigned long dma_vendor1; /* dma vendor 1 register */
  505. unsigned long dma_status; /* dma status register */
  506. unsigned long dma_vendor3; /* dma vendor 3 register */
  507. unsigned long dma_prdtable; /* actual prd table address */
  508. unsigned long config_data; /* for use by chipset-specific code */
  509. unsigned long select_data; /* for use by chipset-specific code */
  510. unsigned long extra_base; /* extra addr for dma ports */
  511. unsigned extra_ports; /* number of extra dma ports */
  512. unsigned noprobe : 1; /* don't probe for this interface */
  513. unsigned present : 1; /* this interface exists */
  514. unsigned hold : 1; /* this interface is always present */
  515. unsigned serialized : 1; /* serialized all channel operation */
  516. unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
  517. unsigned reset : 1; /* reset after probe */
  518. unsigned auto_poll : 1; /* supports nop auto-poll */
  519. unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
  520. unsigned mmio : 1; /* host uses MMIO */
  521. struct device gendev;
  522. struct completion gendev_rel_comp; /* To deal with device release() */
  523. void *hwif_data; /* extra hwif data */
  524. unsigned dma;
  525. #ifdef CONFIG_BLK_DEV_IDEACPI
  526. struct ide_acpi_hwif_link *acpidata;
  527. #endif
  528. } ____cacheline_internodealigned_in_smp ide_hwif_t;
  529. /*
  530. * internal ide interrupt handler type
  531. */
  532. typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
  533. typedef int (ide_expiry_t)(ide_drive_t *);
  534. /* used by ide-cd, ide-floppy, etc. */
  535. typedef void (xfer_func_t)(ide_drive_t *, void *, u32);
  536. typedef struct hwgroup_s {
  537. /* irq handler, if active */
  538. ide_startstop_t (*handler)(ide_drive_t *);
  539. /* BOOL: protects all fields below */
  540. volatile int busy;
  541. /* BOOL: wake us up on timer expiry */
  542. unsigned int sleeping : 1;
  543. /* BOOL: polling active & poll_timeout field valid */
  544. unsigned int polling : 1;
  545. /* BOOL: in a polling reset situation. Must not trigger another reset yet */
  546. unsigned int resetting : 1;
  547. /* current drive */
  548. ide_drive_t *drive;
  549. /* ptr to current hwif in linked-list */
  550. ide_hwif_t *hwif;
  551. /* current request */
  552. struct request *rq;
  553. /* failsafe timer */
  554. struct timer_list timer;
  555. /* timeout value during long polls */
  556. unsigned long poll_timeout;
  557. /* queried upon timeouts */
  558. int (*expiry)(ide_drive_t *);
  559. int req_gen;
  560. int req_gen_timer;
  561. } ide_hwgroup_t;
  562. typedef struct ide_driver_s ide_driver_t;
  563. extern struct mutex ide_setting_mtx;
  564. int set_io_32bit(ide_drive_t *, int);
  565. int set_pio_mode(ide_drive_t *, int);
  566. int set_using_dma(ide_drive_t *, int);
  567. #ifdef CONFIG_IDE_PROC_FS
  568. /*
  569. * configurable drive settings
  570. */
  571. #define TYPE_INT 0
  572. #define TYPE_BYTE 1
  573. #define TYPE_SHORT 2
  574. #define SETTING_READ (1 << 0)
  575. #define SETTING_WRITE (1 << 1)
  576. #define SETTING_RW (SETTING_READ | SETTING_WRITE)
  577. typedef int (ide_procset_t)(ide_drive_t *, int);
  578. typedef struct ide_settings_s {
  579. char *name;
  580. int rw;
  581. int data_type;
  582. int min;
  583. int max;
  584. int mul_factor;
  585. int div_factor;
  586. void *data;
  587. ide_procset_t *set;
  588. int auto_remove;
  589. struct ide_settings_s *next;
  590. } ide_settings_t;
  591. int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
  592. /*
  593. * /proc/ide interface
  594. */
  595. typedef struct {
  596. const char *name;
  597. mode_t mode;
  598. read_proc_t *read_proc;
  599. write_proc_t *write_proc;
  600. } ide_proc_entry_t;
  601. void proc_ide_create(void);
  602. void proc_ide_destroy(void);
  603. void ide_proc_register_port(ide_hwif_t *);
  604. void ide_proc_port_register_devices(ide_hwif_t *);
  605. void ide_proc_unregister_port(ide_hwif_t *);
  606. void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
  607. void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
  608. void ide_add_generic_settings(ide_drive_t *);
  609. read_proc_t proc_ide_read_capacity;
  610. read_proc_t proc_ide_read_geometry;
  611. #ifdef CONFIG_BLK_DEV_IDEPCI
  612. void ide_pci_create_host_proc(const char *, get_info_t *);
  613. #endif
  614. /*
  615. * Standard exit stuff:
  616. */
  617. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
  618. { \
  619. len -= off; \
  620. if (len < count) { \
  621. *eof = 1; \
  622. if (len <= 0) \
  623. return 0; \
  624. } else \
  625. len = count; \
  626. *start = page + off; \
  627. return len; \
  628. }
  629. #else
  630. static inline void proc_ide_create(void) { ; }
  631. static inline void proc_ide_destroy(void) { ; }
  632. static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
  633. static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
  634. static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
  635. static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  636. static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
  637. static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
  638. #define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
  639. #endif
  640. /*
  641. * Power Management step value (rq->pm->pm_step).
  642. *
  643. * The step value starts at 0 (ide_pm_state_start_suspend) for a
  644. * suspend operation or 1000 (ide_pm_state_start_resume) for a
  645. * resume operation.
  646. *
  647. * For each step, the core calls the subdriver start_power_step() first.
  648. * This can return:
  649. * - ide_stopped : In this case, the core calls us back again unless
  650. * step have been set to ide_power_state_completed.
  651. * - ide_started : In this case, the channel is left busy until an
  652. * async event (interrupt) occurs.
  653. * Typically, start_power_step() will issue a taskfile request with
  654. * do_rw_taskfile().
  655. *
  656. * Upon reception of the interrupt, the core will call complete_power_step()
  657. * with the error code if any. This routine should update the step value
  658. * and return. It should not start a new request. The core will call
  659. * start_power_step for the new step value, unless step have been set to
  660. * ide_power_state_completed.
  661. *
  662. * Subdrivers are expected to define their own additional power
  663. * steps from 1..999 for suspend and from 1001..1999 for resume,
  664. * other values are reserved for future use.
  665. */
  666. enum {
  667. ide_pm_state_completed = -1,
  668. ide_pm_state_start_suspend = 0,
  669. ide_pm_state_start_resume = 1000,
  670. };
  671. /*
  672. * Subdrivers support.
  673. *
  674. * The gendriver.owner field should be set to the module owner of this driver.
  675. * The gendriver.name field should be set to the name of this driver
  676. */
  677. struct ide_driver_s {
  678. const char *version;
  679. u8 media;
  680. unsigned supports_dsc_overlap : 1;
  681. ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
  682. int (*end_request)(ide_drive_t *, int, int);
  683. ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
  684. ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
  685. struct device_driver gen_driver;
  686. int (*probe)(ide_drive_t *);
  687. void (*remove)(ide_drive_t *);
  688. void (*resume)(ide_drive_t *);
  689. void (*shutdown)(ide_drive_t *);
  690. #ifdef CONFIG_IDE_PROC_FS
  691. ide_proc_entry_t *proc;
  692. #endif
  693. };
  694. #define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
  695. int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
  696. /*
  697. * ide_hwifs[] is the master data structure used to keep track
  698. * of just about everything in ide.c. Whenever possible, routines
  699. * should be using pointers to a drive (ide_drive_t *) or
  700. * pointers to a hwif (ide_hwif_t *), rather than indexing this
  701. * structure directly (the allocation/layout may change!).
  702. *
  703. */
  704. #ifndef _IDE_C
  705. extern ide_hwif_t ide_hwifs[]; /* master data repository */
  706. #endif
  707. extern int noautodma;
  708. extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
  709. int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
  710. int uptodate, int nr_sectors);
  711. extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
  712. void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
  713. ide_expiry_t *);
  714. ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
  715. ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
  716. ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
  717. extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
  718. extern void ide_fix_driveid(struct hd_driveid *);
  719. extern void ide_fixstring(u8 *, const int, const int);
  720. int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
  721. extern ide_startstop_t ide_do_reset (ide_drive_t *);
  722. extern void ide_init_drive_cmd (struct request *rq);
  723. /*
  724. * "action" parameter type for ide_do_drive_cmd() below.
  725. */
  726. typedef enum {
  727. ide_wait, /* insert rq at end of list, and wait for it */
  728. ide_preempt, /* insert rq in front of current request */
  729. ide_head_wait, /* insert rq in front of current request and wait for it */
  730. ide_end /* insert rq at end of list, but don't wait for it */
  731. } ide_action_t;
  732. extern int ide_do_drive_cmd(ide_drive_t *, struct request *, ide_action_t);
  733. extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
  734. enum {
  735. IDE_TFLAG_LBA48 = (1 << 0),
  736. IDE_TFLAG_NO_SELECT_MASK = (1 << 1),
  737. IDE_TFLAG_FLAGGED = (1 << 2),
  738. IDE_TFLAG_OUT_DATA = (1 << 3),
  739. IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
  740. IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
  741. IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
  742. IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
  743. IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
  744. IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
  745. IDE_TFLAG_OUT_HOB_NSECT |
  746. IDE_TFLAG_OUT_HOB_LBAL |
  747. IDE_TFLAG_OUT_HOB_LBAM |
  748. IDE_TFLAG_OUT_HOB_LBAH,
  749. IDE_TFLAG_OUT_FEATURE = (1 << 9),
  750. IDE_TFLAG_OUT_NSECT = (1 << 10),
  751. IDE_TFLAG_OUT_LBAL = (1 << 11),
  752. IDE_TFLAG_OUT_LBAM = (1 << 12),
  753. IDE_TFLAG_OUT_LBAH = (1 << 13),
  754. IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
  755. IDE_TFLAG_OUT_NSECT |
  756. IDE_TFLAG_OUT_LBAL |
  757. IDE_TFLAG_OUT_LBAM |
  758. IDE_TFLAG_OUT_LBAH,
  759. IDE_TFLAG_OUT_DEVICE = (1 << 14),
  760. IDE_TFLAG_WRITE = (1 << 15),
  761. IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
  762. IDE_TFLAG_IN_DATA = (1 << 17),
  763. IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
  764. IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
  765. IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
  766. IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
  767. IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
  768. IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
  769. IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
  770. IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
  771. IDE_TFLAG_IN_HOB_LBAM |
  772. IDE_TFLAG_IN_HOB_LBAH,
  773. IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
  774. IDE_TFLAG_IN_HOB_NSECT |
  775. IDE_TFLAG_IN_HOB_LBA,
  776. IDE_TFLAG_IN_NSECT = (1 << 25),
  777. IDE_TFLAG_IN_LBAL = (1 << 26),
  778. IDE_TFLAG_IN_LBAM = (1 << 27),
  779. IDE_TFLAG_IN_LBAH = (1 << 28),
  780. IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
  781. IDE_TFLAG_IN_LBAM |
  782. IDE_TFLAG_IN_LBAH,
  783. IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
  784. IDE_TFLAG_IN_LBA,
  785. IDE_TFLAG_IN_DEVICE = (1 << 29),
  786. IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
  787. IDE_TFLAG_IN_HOB,
  788. IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
  789. IDE_TFLAG_IN_TF,
  790. IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
  791. IDE_TFLAG_IN_DEVICE,
  792. /* force 16-bit I/O operations */
  793. IDE_TFLAG_IO_16BIT = (1 << 30),
  794. };
  795. struct ide_taskfile {
  796. u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
  797. u8 hob_feature; /* 1-5: additional data to support LBA48 */
  798. u8 hob_nsect;
  799. u8 hob_lbal;
  800. u8 hob_lbam;
  801. u8 hob_lbah;
  802. u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
  803. union { /*  7: */
  804. u8 error; /* read: error */
  805. u8 feature; /* write: feature */
  806. };
  807. u8 nsect; /* 8: number of sectors */
  808. u8 lbal; /* 9: LBA low */
  809. u8 lbam; /* 10: LBA mid */
  810. u8 lbah; /* 11: LBA high */
  811. u8 device; /* 12: device select */
  812. union { /* 13: */
  813. u8 status; /*  read: status  */
  814. u8 command; /* write: command */
  815. };
  816. };
  817. typedef struct ide_task_s {
  818. union {
  819. struct ide_taskfile tf;
  820. u8 tf_array[14];
  821. };
  822. u32 tf_flags;
  823. int data_phase;
  824. struct request *rq; /* copy of request */
  825. void *special; /* valid_t generally */
  826. } ide_task_t;
  827. void ide_tf_load(ide_drive_t *, ide_task_t *);
  828. void ide_tf_read(ide_drive_t *, ide_task_t *);
  829. extern void SELECT_DRIVE(ide_drive_t *);
  830. extern void SELECT_MASK(ide_drive_t *, int);
  831. extern int drive_is_ready(ide_drive_t *);
  832. void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
  833. ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
  834. void task_end_request(ide_drive_t *, struct request *, u8);
  835. int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
  836. int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
  837. int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
  838. int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
  839. int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
  840. extern int system_bus_clock(void);
  841. extern int ide_driveid_update(ide_drive_t *);
  842. extern int ide_ata66_check(ide_drive_t *, ide_task_t *);
  843. extern int ide_config_drive_speed(ide_drive_t *, u8);
  844. extern u8 eighty_ninty_three (ide_drive_t *);
  845. extern int set_transfer(ide_drive_t *, ide_task_t *);
  846. extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
  847. extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
  848. extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
  849. extern int ide_spin_wait_hwgroup(ide_drive_t *);
  850. extern void ide_timer_expiry(unsigned long);
  851. extern irqreturn_t ide_intr(int irq, void *dev_id);
  852. extern void do_ide_request(struct request_queue *);
  853. void ide_init_disk(struct gendisk *, ide_drive_t *);
  854. #ifdef CONFIG_IDEPCI_PCIBUS_ORDER
  855. extern int ide_scan_direction;
  856. extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
  857. #define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
  858. #else
  859. #define ide_pci_register_driver(d) pci_register_driver(d)
  860. #endif
  861. void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
  862. void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
  863. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  864. void ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
  865. #else
  866. static inline void ide_hwif_setup_dma(ide_hwif_t *hwif,
  867. const struct ide_port_info *d) { }
  868. #endif
  869. extern void default_hwif_iops(ide_hwif_t *);
  870. extern void default_hwif_mmiops(ide_hwif_t *);
  871. extern void default_hwif_transport(ide_hwif_t *);
  872. typedef struct ide_pci_enablebit_s {
  873. u8 reg; /* byte pci reg holding the enable-bit */
  874. u8 mask; /* mask to isolate the enable-bit */
  875. u8 val; /* value of masked reg when "enabled" */
  876. } ide_pci_enablebit_t;
  877. enum {
  878. /* Uses ISA control ports not PCI ones. */
  879. IDE_HFLAG_ISA_PORTS = (1 << 0),
  880. /* single port device */
  881. IDE_HFLAG_SINGLE = (1 << 1),
  882. /* don't use legacy PIO blacklist */
  883. IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
  884. /* don't use conservative PIO "downgrade" */
  885. IDE_HFLAG_PIO_NO_DOWNGRADE = (1 << 3),
  886. /* use PIO8/9 for prefetch off/on */
  887. IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
  888. /* use PIO6/7 for fast-devsel off/on */
  889. IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
  890. /* use 100-102 and 200-202 PIO values to set DMA modes */
  891. IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
  892. /*
  893. * keep DMA setting when programming PIO mode, may be used only
  894. * for hosts which have separate PIO and DMA timings (ie. PMAC)
  895. */
  896. IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
  897. /* program host for the transfer mode after programming device */
  898. IDE_HFLAG_POST_SET_MODE = (1 << 8),
  899. /* don't program host/device for the transfer mode ("smart" hosts) */
  900. IDE_HFLAG_NO_SET_MODE = (1 << 9),
  901. /* trust BIOS for programming chipset/device for DMA */
  902. IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
  903. /* host uses VDMA (tied with IDE_HFLAG_CS5520 for now) */
  904. IDE_HFLAG_VDMA = (1 << 11),
  905. /* ATAPI DMA is unsupported */
  906. IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
  907. /* set if host is a "bootable" controller */
  908. IDE_HFLAG_BOOTABLE = (1 << 13),
  909. /* host doesn't support DMA */
  910. IDE_HFLAG_NO_DMA = (1 << 14),
  911. /* check if host is PCI IDE device before allowing DMA */
  912. IDE_HFLAG_NO_AUTODMA = (1 << 15),
  913. /* don't autotune PIO */
  914. IDE_HFLAG_NO_AUTOTUNE = (1 << 16),
  915. /* host is CS5510/CS5520 */
  916. IDE_HFLAG_CS5520 = IDE_HFLAG_VDMA,
  917. /* no LBA48 */
  918. IDE_HFLAG_NO_LBA48 = (1 << 17),
  919. /* no LBA48 DMA */
  920. IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
  921. /* data FIFO is cleared by an error */
  922. IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
  923. /* serialize ports */
  924. IDE_HFLAG_SERIALIZE = (1 << 20),
  925. /* use legacy IRQs */
  926. IDE_HFLAG_LEGACY_IRQS = (1 << 21),
  927. /* force use of legacy IRQs */
  928. IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
  929. /* limit LBA48 requests to 256 sectors */
  930. IDE_HFLAG_RQSIZE_256 = (1 << 23),
  931. /* use 32-bit I/O ops */
  932. IDE_HFLAG_IO_32BIT = (1 << 24),
  933. /* unmask IRQs */
  934. IDE_HFLAG_UNMASK_IRQS = (1 << 25),
  935. IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
  936. /* host is CY82C693 */
  937. IDE_HFLAG_CY82C693 = (1 << 27),
  938. /* force host out of "simplex" mode */
  939. IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
  940. /* DSC overlap is unsupported */
  941. IDE_HFLAG_NO_DSC = (1 << 29),
  942. /* never use 32-bit I/O ops */
  943. IDE_HFLAG_NO_IO_32BIT = (1 << 30),
  944. /* never unmask IRQs */
  945. IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
  946. };
  947. #ifdef CONFIG_BLK_DEV_OFFBOARD
  948. # define IDE_HFLAG_OFF_BOARD IDE_HFLAG_BOOTABLE
  949. #else
  950. # define IDE_HFLAG_OFF_BOARD 0
  951. #endif
  952. struct ide_port_info {
  953. char *name;
  954. unsigned int (*init_chipset)(struct pci_dev *, const char *);
  955. void (*init_iops)(ide_hwif_t *);
  956. void (*init_hwif)(ide_hwif_t *);
  957. void (*init_dma)(ide_hwif_t *, unsigned long);
  958. ide_pci_enablebit_t enablebits[2];
  959. hwif_chipset_t chipset;
  960. u8 extra;
  961. u32 host_flags;
  962. u8 pio_mask;
  963. u8 swdma_mask;
  964. u8 mwdma_mask;
  965. u8 udma_mask;
  966. };
  967. int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
  968. int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
  969. void ide_map_sg(ide_drive_t *, struct request *);
  970. void ide_init_sg_cmd(ide_drive_t *, struct request *);
  971. #define BAD_DMA_DRIVE 0
  972. #define GOOD_DMA_DRIVE 1
  973. struct drive_list_entry {
  974. const char *id_model;
  975. const char *id_firmware;
  976. };
  977. int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
  978. #ifdef CONFIG_BLK_DEV_IDEDMA
  979. int __ide_dma_bad_drive(ide_drive_t *);
  980. int ide_id_dma_bug(ide_drive_t *);
  981. u8 ide_find_dma_mode(ide_drive_t *, u8);
  982. static inline u8 ide_max_dma_mode(ide_drive_t *drive)
  983. {
  984. return ide_find_dma_mode(drive, XFER_UDMA_6);
  985. }
  986. void ide_dma_off_quietly(ide_drive_t *);
  987. void ide_dma_off(ide_drive_t *);
  988. void ide_dma_on(ide_drive_t *);
  989. int ide_set_dma(ide_drive_t *);
  990. ide_startstop_t ide_dma_intr(ide_drive_t *);
  991. int ide_build_sglist(ide_drive_t *, struct request *);
  992. void ide_destroy_dmatable(ide_drive_t *);
  993. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  994. extern int ide_build_dmatable(ide_drive_t *, struct request *);
  995. extern int ide_release_dma(ide_hwif_t *);
  996. extern void ide_setup_dma(ide_hwif_t *, unsigned long);
  997. void ide_dma_host_set(ide_drive_t *, int);
  998. extern int ide_dma_setup(ide_drive_t *);
  999. extern void ide_dma_start(ide_drive_t *);
  1000. extern int __ide_dma_end(ide_drive_t *);
  1001. extern void ide_dma_lost_irq(ide_drive_t *);
  1002. extern void ide_dma_timeout(ide_drive_t *);
  1003. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  1004. #else
  1005. static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
  1006. static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
  1007. static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
  1008. static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
  1009. static inline void ide_dma_off(ide_drive_t *drive) { ; }
  1010. static inline void ide_dma_on(ide_drive_t *drive) { ; }
  1011. static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
  1012. static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
  1013. #endif /* CONFIG_BLK_DEV_IDEDMA */
  1014. #ifndef CONFIG_BLK_DEV_IDEDMA_PCI
  1015. static inline void ide_release_dma(ide_hwif_t *drive) {;}
  1016. #endif
  1017. #ifdef CONFIG_BLK_DEV_IDEACPI
  1018. extern int ide_acpi_exec_tfs(ide_drive_t *drive);
  1019. extern void ide_acpi_get_timing(ide_hwif_t *hwif);
  1020. extern void ide_acpi_push_timing(ide_hwif_t *hwif);
  1021. extern void ide_acpi_init(ide_hwif_t *hwif);
  1022. void ide_acpi_port_init_devices(ide_hwif_t *);
  1023. extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
  1024. #else
  1025. static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
  1026. static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
  1027. static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
  1028. static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
  1029. static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
  1030. static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
  1031. #endif
  1032. void ide_remove_port_from_hwgroup(ide_hwif_t *);
  1033. extern int ide_hwif_request_regions(ide_hwif_t *hwif);
  1034. extern void ide_hwif_release_regions(ide_hwif_t* hwif);
  1035. void ide_unregister(unsigned int, int, int);
  1036. void ide_register_region(struct gendisk *);
  1037. void ide_unregister_region(struct gendisk *);
  1038. void ide_undecoded_slave(ide_drive_t *);
  1039. int ide_device_add_all(u8 *idx, const struct ide_port_info *);
  1040. int ide_device_add(u8 idx[4], const struct ide_port_info *);
  1041. static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
  1042. {
  1043. return hwif->hwif_data;
  1044. }
  1045. static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
  1046. {
  1047. hwif->hwif_data = data;
  1048. }
  1049. const char *ide_xfer_verbose(u8 mode);
  1050. extern void ide_toggle_bounce(ide_drive_t *drive, int on);
  1051. extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
  1052. static inline int ide_dev_has_iordy(struct hd_driveid *id)
  1053. {
  1054. return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
  1055. }
  1056. static inline int ide_dev_is_sata(struct hd_driveid *id)
  1057. {
  1058. /*
  1059. * See if word 93 is 0 AND drive is at least ATA-5 compatible
  1060. * verifying that word 80 by casting it to a signed type --
  1061. * this trick allows us to filter out the reserved values of
  1062. * 0x0000 and 0xffff along with the earlier ATA revisions...
  1063. */
  1064. if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
  1065. return 1;
  1066. return 0;
  1067. }
  1068. u64 ide_get_lba_addr(struct ide_taskfile *, int);
  1069. u8 ide_dump_status(ide_drive_t *, const char *, u8);
  1070. typedef struct ide_pio_timings_s {
  1071. int setup_time; /* Address setup (ns) minimum */
  1072. int active_time; /* Active pulse (ns) minimum */
  1073. int cycle_time; /* Cycle time (ns) minimum = */
  1074. /* active + recovery (+ setup for some chips) */
  1075. } ide_pio_timings_t;
  1076. unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
  1077. u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
  1078. extern const ide_pio_timings_t ide_pio_timings[6];
  1079. int ide_set_pio_mode(ide_drive_t *, u8);
  1080. int ide_set_dma_mode(ide_drive_t *, u8);
  1081. void ide_set_pio(ide_drive_t *, u8);
  1082. static inline void ide_set_max_pio(ide_drive_t *drive)
  1083. {
  1084. ide_set_pio(drive, 255);
  1085. }
  1086. extern spinlock_t ide_lock;
  1087. extern struct mutex ide_cfg_mtx;
  1088. /*
  1089. * Structure locking:
  1090. *
  1091. * ide_cfg_mtx and ide_lock together protect changes to
  1092. * ide_hwif_t->{next,hwgroup}
  1093. * ide_drive_t->next
  1094. *
  1095. * ide_hwgroup_t->busy: ide_lock
  1096. * ide_hwgroup_t->hwif: ide_lock
  1097. * ide_hwif_t->mate: constant, no locking
  1098. * ide_drive_t->hwif: constant, no locking
  1099. */
  1100. #define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
  1101. extern struct bus_type ide_bus_type;
  1102. /* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
  1103. #define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
  1104. /* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
  1105. #define ide_id_has_flush_cache_ext(id) \
  1106. (((id)->cfs_enable_2 & 0x2400) == 0x2400)
  1107. static inline void ide_dump_identify(u8 *id)
  1108. {
  1109. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
  1110. }
  1111. static inline int hwif_to_node(ide_hwif_t *hwif)
  1112. {
  1113. struct pci_dev *dev = to_pci_dev(hwif->dev);
  1114. return dev ? pcibus_to_node(dev->bus) : -1;
  1115. }
  1116. static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
  1117. {
  1118. ide_hwif_t *hwif = HWIF(drive);
  1119. return &hwif->drives[(drive->dn ^ 1) & 1];
  1120. }
  1121. static inline void ide_set_irq(ide_drive_t *drive, int on)
  1122. {
  1123. drive->hwif->OUTB(drive->ctl | (on ? 0 : 2), IDE_CONTROL_REG);
  1124. }
  1125. #endif /* _IDE_H */