radeon_pm.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include "drmP.h"
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #define RADEON_IDLE_LOOP_MS 100
  27. #define RADEON_RECLOCK_DELAY_MS 200
  28. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  29. #define RADEON_WAIT_IDLE_TIMEOUT 200
  30. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev);
  31. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  32. static void radeon_pm_idle_work_handler(struct work_struct *work);
  33. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  34. static const char *pm_state_names[4] = {
  35. "PM_STATE_DISABLED",
  36. "PM_STATE_MINIMUM",
  37. "PM_STATE_PAUSED",
  38. "PM_STATE_ACTIVE"
  39. };
  40. static const char *pm_state_types[5] = {
  41. "",
  42. "Powersave",
  43. "Battery",
  44. "Balanced",
  45. "Performance",
  46. };
  47. static void radeon_print_power_mode_info(struct radeon_device *rdev)
  48. {
  49. int i, j;
  50. bool is_default;
  51. DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.default_power_state_index == i)
  54. is_default = true;
  55. else
  56. is_default = false;
  57. DRM_INFO("State %d %s %s\n", i,
  58. pm_state_types[rdev->pm.power_state[i].type],
  59. is_default ? "(default)" : "");
  60. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  61. DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].non_clock_info.pcie_lanes);
  62. if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
  63. DRM_INFO("\tSingle display only\n");
  64. DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
  65. for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
  66. if (rdev->flags & RADEON_IS_IGP)
  67. DRM_INFO("\t\t%d engine: %d\n",
  68. j,
  69. rdev->pm.power_state[i].clock_info[j].sclk * 10);
  70. else
  71. DRM_INFO("\t\t%d engine/memory: %d/%d\n",
  72. j,
  73. rdev->pm.power_state[i].clock_info[j].sclk * 10,
  74. rdev->pm.power_state[i].clock_info[j].mclk * 10);
  75. }
  76. }
  77. }
  78. void radeon_sync_with_vblank(struct radeon_device *rdev)
  79. {
  80. if (rdev->pm.active_crtcs) {
  81. rdev->pm.vblank_sync = false;
  82. wait_event_timeout(
  83. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  84. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  85. }
  86. }
  87. int radeon_pm_init(struct radeon_device *rdev)
  88. {
  89. rdev->pm.state = PM_STATE_DISABLED;
  90. rdev->pm.planned_action = PM_ACTION_NONE;
  91. rdev->pm.can_upclock = true;
  92. rdev->pm.can_downclock = true;
  93. if (rdev->bios) {
  94. if (rdev->is_atom_bios)
  95. radeon_atombios_get_power_modes(rdev);
  96. else
  97. radeon_combios_get_power_modes(rdev);
  98. radeon_print_power_mode_info(rdev);
  99. }
  100. if (radeon_debugfs_pm_init(rdev)) {
  101. DRM_ERROR("Failed to register debugfs file for PM!\n");
  102. }
  103. INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
  104. if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
  105. rdev->pm.state = PM_STATE_PAUSED;
  106. DRM_INFO("radeon: dynamic power management enabled\n");
  107. }
  108. DRM_INFO("radeon: power management initialized\n");
  109. return 0;
  110. }
  111. void radeon_pm_fini(struct radeon_device *rdev)
  112. {
  113. if (rdev->pm.i2c_bus)
  114. radeon_i2c_destroy(rdev->pm.i2c_bus);
  115. }
  116. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  117. {
  118. struct drm_device *ddev = rdev->ddev;
  119. struct drm_crtc *crtc;
  120. struct radeon_crtc *radeon_crtc;
  121. if (rdev->pm.state == PM_STATE_DISABLED)
  122. return;
  123. mutex_lock(&rdev->pm.mutex);
  124. rdev->pm.active_crtcs = 0;
  125. rdev->pm.active_crtc_count = 0;
  126. list_for_each_entry(crtc,
  127. &ddev->mode_config.crtc_list, head) {
  128. radeon_crtc = to_radeon_crtc(crtc);
  129. if (radeon_crtc->enabled) {
  130. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  131. rdev->pm.active_crtc_count++;
  132. }
  133. }
  134. if (rdev->pm.active_crtc_count > 1) {
  135. if (rdev->pm.state == PM_STATE_ACTIVE) {
  136. cancel_delayed_work(&rdev->pm.idle_work);
  137. rdev->pm.state = PM_STATE_PAUSED;
  138. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  139. radeon_pm_set_clocks(rdev);
  140. DRM_DEBUG("radeon: dynamic power management deactivated\n");
  141. }
  142. } else if (rdev->pm.active_crtc_count == 1) {
  143. /* TODO: Increase clocks if needed for current mode */
  144. if (rdev->pm.state == PM_STATE_MINIMUM) {
  145. rdev->pm.state = PM_STATE_ACTIVE;
  146. rdev->pm.planned_action = PM_ACTION_UPCLOCK;
  147. radeon_pm_set_clocks(rdev);
  148. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  149. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  150. } else if (rdev->pm.state == PM_STATE_PAUSED) {
  151. rdev->pm.state = PM_STATE_ACTIVE;
  152. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  153. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  154. DRM_DEBUG("radeon: dynamic power management activated\n");
  155. }
  156. } else { /* count == 0 */
  157. if (rdev->pm.state != PM_STATE_MINIMUM) {
  158. cancel_delayed_work(&rdev->pm.idle_work);
  159. rdev->pm.state = PM_STATE_MINIMUM;
  160. rdev->pm.planned_action = PM_ACTION_MINIMUM;
  161. radeon_pm_set_clocks(rdev);
  162. }
  163. }
  164. mutex_unlock(&rdev->pm.mutex);
  165. }
  166. bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  167. {
  168. u32 stat_crtc = 0;
  169. bool in_vbl = true;
  170. if (ASIC_IS_DCE4(rdev)) {
  171. if (rdev->pm.active_crtcs & (1 << 0)) {
  172. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  173. if (!(stat_crtc & 1))
  174. in_vbl = false;
  175. }
  176. if (rdev->pm.active_crtcs & (1 << 1)) {
  177. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  178. if (!(stat_crtc & 1))
  179. in_vbl = false;
  180. }
  181. if (rdev->pm.active_crtcs & (1 << 2)) {
  182. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  183. if (!(stat_crtc & 1))
  184. in_vbl = false;
  185. }
  186. if (rdev->pm.active_crtcs & (1 << 3)) {
  187. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  188. if (!(stat_crtc & 1))
  189. in_vbl = false;
  190. }
  191. if (rdev->pm.active_crtcs & (1 << 4)) {
  192. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  193. if (!(stat_crtc & 1))
  194. in_vbl = false;
  195. }
  196. if (rdev->pm.active_crtcs & (1 << 5)) {
  197. stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  198. if (!(stat_crtc & 1))
  199. in_vbl = false;
  200. }
  201. } else if (ASIC_IS_AVIVO(rdev)) {
  202. if (rdev->pm.active_crtcs & (1 << 0)) {
  203. stat_crtc = RREG32(D1CRTC_STATUS);
  204. if (!(stat_crtc & 1))
  205. in_vbl = false;
  206. }
  207. if (rdev->pm.active_crtcs & (1 << 1)) {
  208. stat_crtc = RREG32(D2CRTC_STATUS);
  209. if (!(stat_crtc & 1))
  210. in_vbl = false;
  211. }
  212. } else {
  213. if (rdev->pm.active_crtcs & (1 << 0)) {
  214. stat_crtc = RREG32(RADEON_CRTC_STATUS);
  215. if (!(stat_crtc & 1))
  216. in_vbl = false;
  217. }
  218. if (rdev->pm.active_crtcs & (1 << 1)) {
  219. stat_crtc = RREG32(RADEON_CRTC2_STATUS);
  220. if (!(stat_crtc & 1))
  221. in_vbl = false;
  222. }
  223. }
  224. if (in_vbl == false)
  225. DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
  226. finish ? "exit" : "entry");
  227. return in_vbl;
  228. }
  229. static void radeon_pm_set_clocks_locked(struct radeon_device *rdev)
  230. {
  231. /*radeon_fence_wait_last(rdev);*/
  232. radeon_set_power_state(rdev);
  233. rdev->pm.planned_action = PM_ACTION_NONE;
  234. }
  235. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  236. {
  237. int i;
  238. radeon_get_power_state(rdev, rdev->pm.planned_action);
  239. mutex_lock(&rdev->cp.mutex);
  240. /* wait for GPU idle */
  241. rdev->pm.gui_idle = false;
  242. rdev->irq.gui_idle = true;
  243. radeon_irq_set(rdev);
  244. wait_event_interruptible_timeout(
  245. rdev->irq.idle_queue, rdev->pm.gui_idle,
  246. msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
  247. rdev->irq.gui_idle = false;
  248. radeon_irq_set(rdev);
  249. for (i = 0; i < rdev->num_crtc; i++) {
  250. if (rdev->pm.active_crtcs & (1 << i)) {
  251. rdev->pm.req_vblank |= (1 << i);
  252. drm_vblank_get(rdev->ddev, i);
  253. }
  254. }
  255. radeon_pm_set_clocks_locked(rdev);
  256. for (i = 0; i < rdev->num_crtc; i++) {
  257. if (rdev->pm.req_vblank & (1 << i)) {
  258. rdev->pm.req_vblank &= ~(1 << i);
  259. drm_vblank_put(rdev->ddev, i);
  260. }
  261. }
  262. /* update display watermarks based on new power state */
  263. radeon_update_bandwidth_info(rdev);
  264. if (rdev->pm.active_crtc_count)
  265. radeon_bandwidth_update(rdev);
  266. mutex_unlock(&rdev->cp.mutex);
  267. }
  268. static void radeon_pm_idle_work_handler(struct work_struct *work)
  269. {
  270. struct radeon_device *rdev;
  271. rdev = container_of(work, struct radeon_device,
  272. pm.idle_work.work);
  273. mutex_lock(&rdev->pm.mutex);
  274. if (rdev->pm.state == PM_STATE_ACTIVE) {
  275. unsigned long irq_flags;
  276. int not_processed = 0;
  277. read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
  278. if (!list_empty(&rdev->fence_drv.emited)) {
  279. struct list_head *ptr;
  280. list_for_each(ptr, &rdev->fence_drv.emited) {
  281. /* count up to 3, that's enought info */
  282. if (++not_processed >= 3)
  283. break;
  284. }
  285. }
  286. read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
  287. if (not_processed >= 3) { /* should upclock */
  288. if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
  289. rdev->pm.planned_action = PM_ACTION_NONE;
  290. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  291. rdev->pm.can_upclock) {
  292. rdev->pm.planned_action =
  293. PM_ACTION_UPCLOCK;
  294. rdev->pm.action_timeout = jiffies +
  295. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  296. }
  297. } else if (not_processed == 0) { /* should downclock */
  298. if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
  299. rdev->pm.planned_action = PM_ACTION_NONE;
  300. } else if (rdev->pm.planned_action == PM_ACTION_NONE &&
  301. rdev->pm.can_downclock) {
  302. rdev->pm.planned_action =
  303. PM_ACTION_DOWNCLOCK;
  304. rdev->pm.action_timeout = jiffies +
  305. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  306. }
  307. }
  308. if (rdev->pm.planned_action != PM_ACTION_NONE &&
  309. jiffies > rdev->pm.action_timeout) {
  310. radeon_pm_set_clocks(rdev);
  311. }
  312. }
  313. mutex_unlock(&rdev->pm.mutex);
  314. queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
  315. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  316. }
  317. /*
  318. * Debugfs info
  319. */
  320. #if defined(CONFIG_DEBUG_FS)
  321. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  322. {
  323. struct drm_info_node *node = (struct drm_info_node *) m->private;
  324. struct drm_device *dev = node->minor->dev;
  325. struct radeon_device *rdev = dev->dev_private;
  326. seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
  327. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
  328. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  329. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
  330. if (rdev->asic->get_memory_clock)
  331. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  332. if (rdev->asic->get_pcie_lanes)
  333. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  334. return 0;
  335. }
  336. static struct drm_info_list radeon_pm_info_list[] = {
  337. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  338. };
  339. #endif
  340. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  341. {
  342. #if defined(CONFIG_DEBUG_FS)
  343. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  344. #else
  345. return 0;
  346. #endif
  347. }