exynos_dp_core.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027
  1. /*
  2. * Samsung SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <video/exynos_dp.h>
  21. #include "exynos_dp_core.h"
  22. static int exynos_dp_init_dp(struct exynos_dp_device *dp)
  23. {
  24. exynos_dp_reset(dp);
  25. exynos_dp_swreset(dp);
  26. /* SW defined function Normal operation */
  27. exynos_dp_enable_sw_function(dp);
  28. exynos_dp_config_interrupt(dp);
  29. exynos_dp_init_analog_func(dp);
  30. exynos_dp_init_hpd(dp);
  31. exynos_dp_init_aux(dp);
  32. return 0;
  33. }
  34. static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
  35. {
  36. int timeout_loop = 0;
  37. exynos_dp_init_hpd(dp);
  38. usleep_range(200, 210);
  39. while (exynos_dp_get_plug_in_status(dp) != 0) {
  40. timeout_loop++;
  41. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  42. dev_err(dp->dev, "failed to get hpd plug status\n");
  43. return -ETIMEDOUT;
  44. }
  45. usleep_range(10, 11);
  46. }
  47. return 0;
  48. }
  49. static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
  50. {
  51. int i;
  52. unsigned char sum = 0;
  53. for (i = 0; i < EDID_BLOCK_LENGTH; i++)
  54. sum = sum + edid_data[i];
  55. return sum;
  56. }
  57. static int exynos_dp_read_edid(struct exynos_dp_device *dp)
  58. {
  59. unsigned char edid[EDID_BLOCK_LENGTH * 2];
  60. unsigned int extend_block = 0;
  61. unsigned char sum;
  62. unsigned char test_vector;
  63. int retval;
  64. /*
  65. * EDID device address is 0x50.
  66. * However, if necessary, you must have set upper address
  67. * into E-EDID in I2C device, 0x30.
  68. */
  69. /* Read Extension Flag, Number of 128-byte EDID extension blocks */
  70. exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  71. EDID_EXTENSION_FLAG,
  72. &extend_block);
  73. if (extend_block > 0) {
  74. dev_dbg(dp->dev, "EDID data includes a single extension!\n");
  75. /* Read EDID data */
  76. retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  77. EDID_HEADER_PATTERN,
  78. EDID_BLOCK_LENGTH,
  79. &edid[EDID_HEADER_PATTERN]);
  80. if (retval != 0) {
  81. dev_err(dp->dev, "EDID Read failed!\n");
  82. return -EIO;
  83. }
  84. sum = exynos_dp_calc_edid_check_sum(edid);
  85. if (sum != 0) {
  86. dev_err(dp->dev, "EDID bad checksum!\n");
  87. return -EIO;
  88. }
  89. /* Read additional EDID data */
  90. retval = exynos_dp_read_bytes_from_i2c(dp,
  91. I2C_EDID_DEVICE_ADDR,
  92. EDID_BLOCK_LENGTH,
  93. EDID_BLOCK_LENGTH,
  94. &edid[EDID_BLOCK_LENGTH]);
  95. if (retval != 0) {
  96. dev_err(dp->dev, "EDID Read failed!\n");
  97. return -EIO;
  98. }
  99. sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
  100. if (sum != 0) {
  101. dev_err(dp->dev, "EDID bad checksum!\n");
  102. return -EIO;
  103. }
  104. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
  105. &test_vector);
  106. if (test_vector & DPCD_TEST_EDID_READ) {
  107. exynos_dp_write_byte_to_dpcd(dp,
  108. DPCD_ADDR_TEST_EDID_CHECKSUM,
  109. edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
  110. exynos_dp_write_byte_to_dpcd(dp,
  111. DPCD_ADDR_TEST_RESPONSE,
  112. DPCD_TEST_EDID_CHECKSUM_WRITE);
  113. }
  114. } else {
  115. dev_info(dp->dev, "EDID data does not include any extensions.\n");
  116. /* Read EDID data */
  117. retval = exynos_dp_read_bytes_from_i2c(dp,
  118. I2C_EDID_DEVICE_ADDR,
  119. EDID_HEADER_PATTERN,
  120. EDID_BLOCK_LENGTH,
  121. &edid[EDID_HEADER_PATTERN]);
  122. if (retval != 0) {
  123. dev_err(dp->dev, "EDID Read failed!\n");
  124. return -EIO;
  125. }
  126. sum = exynos_dp_calc_edid_check_sum(edid);
  127. if (sum != 0) {
  128. dev_err(dp->dev, "EDID bad checksum!\n");
  129. return -EIO;
  130. }
  131. exynos_dp_read_byte_from_dpcd(dp,
  132. DPCD_ADDR_TEST_REQUEST,
  133. &test_vector);
  134. if (test_vector & DPCD_TEST_EDID_READ) {
  135. exynos_dp_write_byte_to_dpcd(dp,
  136. DPCD_ADDR_TEST_EDID_CHECKSUM,
  137. edid[EDID_CHECKSUM]);
  138. exynos_dp_write_byte_to_dpcd(dp,
  139. DPCD_ADDR_TEST_RESPONSE,
  140. DPCD_TEST_EDID_CHECKSUM_WRITE);
  141. }
  142. }
  143. dev_err(dp->dev, "EDID Read success!\n");
  144. return 0;
  145. }
  146. static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
  147. {
  148. u8 buf[12];
  149. int i;
  150. int retval;
  151. /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
  152. exynos_dp_read_bytes_from_dpcd(dp,
  153. DPCD_ADDR_DPCD_REV,
  154. 12, buf);
  155. /* Read EDID */
  156. for (i = 0; i < 3; i++) {
  157. retval = exynos_dp_read_edid(dp);
  158. if (retval == 0)
  159. break;
  160. }
  161. return retval;
  162. }
  163. static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
  164. bool enable)
  165. {
  166. u8 data;
  167. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
  168. if (enable)
  169. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  170. DPCD_ENHANCED_FRAME_EN |
  171. DPCD_LANE_COUNT_SET(data));
  172. else
  173. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  174. DPCD_LANE_COUNT_SET(data));
  175. }
  176. static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
  177. {
  178. u8 data;
  179. int retval;
  180. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  181. retval = DPCD_ENHANCED_FRAME_CAP(data);
  182. return retval;
  183. }
  184. static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
  185. {
  186. u8 data;
  187. data = exynos_dp_is_enhanced_mode_available(dp);
  188. exynos_dp_enable_rx_to_enhanced_mode(dp, data);
  189. exynos_dp_enable_enhanced_mode(dp, data);
  190. }
  191. static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
  192. {
  193. exynos_dp_set_training_pattern(dp, DP_NONE);
  194. exynos_dp_write_byte_to_dpcd(dp,
  195. DPCD_ADDR_TRAINING_PATTERN_SET,
  196. DPCD_TRAINING_PATTERN_DISABLED);
  197. }
  198. static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
  199. int pre_emphasis, int lane)
  200. {
  201. switch (lane) {
  202. case 0:
  203. exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
  204. break;
  205. case 1:
  206. exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
  207. break;
  208. case 2:
  209. exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
  210. break;
  211. case 3:
  212. exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
  213. break;
  214. }
  215. }
  216. static void exynos_dp_link_start(struct exynos_dp_device *dp)
  217. {
  218. u8 buf[4];
  219. int lane;
  220. int lane_count;
  221. lane_count = dp->link_train.lane_count;
  222. dp->link_train.lt_state = CLOCK_RECOVERY;
  223. dp->link_train.eq_loop = 0;
  224. for (lane = 0; lane < lane_count; lane++)
  225. dp->link_train.cr_loop[lane] = 0;
  226. /* Set sink to D0 (Sink Not Ready) mode. */
  227. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
  228. DPCD_SET_POWER_STATE_D0);
  229. /* Set link rate and count as you want to establish*/
  230. exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
  231. exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
  232. /* Setup RX configuration */
  233. buf[0] = dp->link_train.link_rate;
  234. buf[1] = dp->link_train.lane_count;
  235. exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
  236. 2, buf);
  237. /* Set TX pre-emphasis to minimum */
  238. for (lane = 0; lane < lane_count; lane++)
  239. exynos_dp_set_lane_lane_pre_emphasis(dp,
  240. PRE_EMPHASIS_LEVEL_0, lane);
  241. /* Set training pattern 1 */
  242. exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
  243. /* Set RX training pattern */
  244. exynos_dp_write_byte_to_dpcd(dp,
  245. DPCD_ADDR_TRAINING_PATTERN_SET,
  246. DPCD_SCRAMBLING_DISABLED |
  247. DPCD_TRAINING_PATTERN_1);
  248. for (lane = 0; lane < lane_count; lane++)
  249. buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
  250. DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
  251. exynos_dp_write_bytes_to_dpcd(dp,
  252. DPCD_ADDR_TRAINING_LANE0_SET,
  253. lane_count, buf);
  254. }
  255. static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
  256. {
  257. int shift = (lane & 1) * 4;
  258. u8 link_value = link_status[lane>>1];
  259. return (link_value >> shift) & 0xf;
  260. }
  261. static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
  262. {
  263. int lane;
  264. u8 lane_status;
  265. for (lane = 0; lane < lane_count; lane++) {
  266. lane_status = exynos_dp_get_lane_status(link_status, lane);
  267. if ((lane_status & DPCD_LANE_CR_DONE) == 0)
  268. return -EINVAL;
  269. }
  270. return 0;
  271. }
  272. static int exynos_dp_channel_eq_ok(u8 link_align[3], int lane_count)
  273. {
  274. int lane;
  275. u8 lane_align;
  276. u8 lane_status;
  277. lane_align = link_align[2];
  278. if ((lane_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
  279. return -EINVAL;
  280. for (lane = 0; lane < lane_count; lane++) {
  281. lane_status = exynos_dp_get_lane_status(link_align, lane);
  282. lane_status &= DPCD_CHANNEL_EQ_BITS;
  283. if (lane_status != DPCD_CHANNEL_EQ_BITS)
  284. return -EINVAL;
  285. }
  286. return 0;
  287. }
  288. static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
  289. int lane)
  290. {
  291. int shift = (lane & 1) * 4;
  292. u8 link_value = adjust_request[lane>>1];
  293. return (link_value >> shift) & 0x3;
  294. }
  295. static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
  296. u8 adjust_request[2],
  297. int lane)
  298. {
  299. int shift = (lane & 1) * 4;
  300. u8 link_value = adjust_request[lane>>1];
  301. return ((link_value >> shift) & 0xc) >> 2;
  302. }
  303. static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
  304. u8 training_lane_set, int lane)
  305. {
  306. switch (lane) {
  307. case 0:
  308. exynos_dp_set_lane0_link_training(dp, training_lane_set);
  309. break;
  310. case 1:
  311. exynos_dp_set_lane1_link_training(dp, training_lane_set);
  312. break;
  313. case 2:
  314. exynos_dp_set_lane2_link_training(dp, training_lane_set);
  315. break;
  316. case 3:
  317. exynos_dp_set_lane3_link_training(dp, training_lane_set);
  318. break;
  319. }
  320. }
  321. static unsigned int exynos_dp_get_lane_link_training(
  322. struct exynos_dp_device *dp,
  323. int lane)
  324. {
  325. u32 reg;
  326. switch (lane) {
  327. case 0:
  328. reg = exynos_dp_get_lane0_link_training(dp);
  329. break;
  330. case 1:
  331. reg = exynos_dp_get_lane1_link_training(dp);
  332. break;
  333. case 2:
  334. reg = exynos_dp_get_lane2_link_training(dp);
  335. break;
  336. case 3:
  337. reg = exynos_dp_get_lane3_link_training(dp);
  338. break;
  339. default:
  340. WARN_ON(1);
  341. return 0;
  342. }
  343. return reg;
  344. }
  345. static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
  346. {
  347. exynos_dp_training_pattern_dis(dp);
  348. exynos_dp_set_enhanced_mode(dp);
  349. dp->link_train.lt_state = FAILED;
  350. }
  351. static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
  352. {
  353. u8 link_status[2];
  354. int lane;
  355. int lane_count;
  356. u8 adjust_request[2];
  357. u8 voltage_swing;
  358. u8 pre_emphasis;
  359. u8 training_lane;
  360. usleep_range(100, 101);
  361. lane_count = dp->link_train.lane_count;
  362. exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
  363. 2, link_status);
  364. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  365. /* set training pattern 2 for EQ */
  366. exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
  367. for (lane = 0; lane < lane_count; lane++) {
  368. exynos_dp_read_bytes_from_dpcd(dp,
  369. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  370. 2, adjust_request);
  371. voltage_swing = exynos_dp_get_adjust_request_voltage(
  372. adjust_request, lane);
  373. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  374. adjust_request, lane);
  375. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  376. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  377. if (voltage_swing == VOLTAGE_LEVEL_3)
  378. training_lane |= DPCD_MAX_SWING_REACHED;
  379. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  380. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  381. dp->link_train.training_lane[lane] = training_lane;
  382. exynos_dp_set_lane_link_training(dp,
  383. dp->link_train.training_lane[lane],
  384. lane);
  385. }
  386. exynos_dp_write_byte_to_dpcd(dp,
  387. DPCD_ADDR_TRAINING_PATTERN_SET,
  388. DPCD_SCRAMBLING_DISABLED |
  389. DPCD_TRAINING_PATTERN_2);
  390. exynos_dp_write_bytes_to_dpcd(dp,
  391. DPCD_ADDR_TRAINING_LANE0_SET,
  392. lane_count,
  393. dp->link_train.training_lane);
  394. dev_info(dp->dev, "Link Training Clock Recovery success\n");
  395. dp->link_train.lt_state = EQUALIZER_TRAINING;
  396. } else {
  397. for (lane = 0; lane < lane_count; lane++) {
  398. training_lane = exynos_dp_get_lane_link_training(
  399. dp, lane);
  400. exynos_dp_read_bytes_from_dpcd(dp,
  401. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  402. 2, adjust_request);
  403. voltage_swing = exynos_dp_get_adjust_request_voltage(
  404. adjust_request, lane);
  405. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  406. adjust_request, lane);
  407. if (voltage_swing == VOLTAGE_LEVEL_3 ||
  408. pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
  409. dev_err(dp->dev, "voltage or pre emphasis reached max level\n");
  410. goto reduce_link_rate;
  411. }
  412. if ((DPCD_VOLTAGE_SWING_GET(training_lane) ==
  413. voltage_swing) &&
  414. (DPCD_PRE_EMPHASIS_GET(training_lane) ==
  415. pre_emphasis)) {
  416. dp->link_train.cr_loop[lane]++;
  417. if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP) {
  418. dev_err(dp->dev, "CR Max loop\n");
  419. goto reduce_link_rate;
  420. }
  421. }
  422. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  423. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  424. if (voltage_swing == VOLTAGE_LEVEL_3)
  425. training_lane |= DPCD_MAX_SWING_REACHED;
  426. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  427. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  428. dp->link_train.training_lane[lane] = training_lane;
  429. exynos_dp_set_lane_link_training(dp,
  430. dp->link_train.training_lane[lane], lane);
  431. }
  432. exynos_dp_write_bytes_to_dpcd(dp,
  433. DPCD_ADDR_TRAINING_LANE0_SET,
  434. lane_count,
  435. dp->link_train.training_lane);
  436. }
  437. return 0;
  438. reduce_link_rate:
  439. exynos_dp_reduce_link_rate(dp);
  440. return -EIO;
  441. }
  442. static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
  443. {
  444. u8 link_status[2];
  445. u8 link_align[3];
  446. int lane;
  447. int lane_count;
  448. u32 reg;
  449. u8 adjust_request[2];
  450. u8 voltage_swing;
  451. u8 pre_emphasis;
  452. u8 training_lane;
  453. usleep_range(400, 401);
  454. lane_count = dp->link_train.lane_count;
  455. exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
  456. 2, link_status);
  457. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  458. link_align[0] = link_status[0];
  459. link_align[1] = link_status[1];
  460. exynos_dp_read_byte_from_dpcd(dp,
  461. DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED,
  462. &link_align[2]);
  463. for (lane = 0; lane < lane_count; lane++) {
  464. exynos_dp_read_bytes_from_dpcd(dp,
  465. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  466. 2, adjust_request);
  467. voltage_swing = exynos_dp_get_adjust_request_voltage(
  468. adjust_request, lane);
  469. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  470. adjust_request, lane);
  471. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  472. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  473. if (voltage_swing == VOLTAGE_LEVEL_3)
  474. training_lane |= DPCD_MAX_SWING_REACHED;
  475. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  476. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  477. dp->link_train.training_lane[lane] = training_lane;
  478. }
  479. if (exynos_dp_channel_eq_ok(link_status, lane_count) == 0) {
  480. /* traing pattern Set to Normal */
  481. exynos_dp_training_pattern_dis(dp);
  482. dev_info(dp->dev, "Link Training success!\n");
  483. exynos_dp_get_link_bandwidth(dp, &reg);
  484. dp->link_train.link_rate = reg;
  485. dev_dbg(dp->dev, "final bandwidth = %.2x\n",
  486. dp->link_train.link_rate);
  487. exynos_dp_get_lane_count(dp, &reg);
  488. dp->link_train.lane_count = reg;
  489. dev_dbg(dp->dev, "final lane count = %.2x\n",
  490. dp->link_train.lane_count);
  491. /* set enhanced mode if available */
  492. exynos_dp_set_enhanced_mode(dp);
  493. dp->link_train.lt_state = FINISHED;
  494. } else {
  495. /* not all locked */
  496. dp->link_train.eq_loop++;
  497. if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
  498. dev_err(dp->dev, "EQ Max loop\n");
  499. goto reduce_link_rate;
  500. }
  501. for (lane = 0; lane < lane_count; lane++)
  502. exynos_dp_set_lane_link_training(dp,
  503. dp->link_train.training_lane[lane],
  504. lane);
  505. exynos_dp_write_bytes_to_dpcd(dp,
  506. DPCD_ADDR_TRAINING_LANE0_SET,
  507. lane_count,
  508. dp->link_train.training_lane);
  509. }
  510. } else {
  511. goto reduce_link_rate;
  512. }
  513. return 0;
  514. reduce_link_rate:
  515. exynos_dp_reduce_link_rate(dp);
  516. return -EIO;
  517. }
  518. static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
  519. u8 *bandwidth)
  520. {
  521. u8 data;
  522. /*
  523. * For DP rev.1.1, Maximum link rate of Main Link lanes
  524. * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
  525. */
  526. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
  527. *bandwidth = data;
  528. }
  529. static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
  530. u8 *lane_count)
  531. {
  532. u8 data;
  533. /*
  534. * For DP rev.1.1, Maximum number of Main Link lanes
  535. * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
  536. */
  537. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  538. *lane_count = DPCD_MAX_LANE_COUNT(data);
  539. }
  540. static void exynos_dp_init_training(struct exynos_dp_device *dp,
  541. enum link_lane_count_type max_lane,
  542. enum link_rate_type max_rate)
  543. {
  544. /*
  545. * MACRO_RST must be applied after the PLL_LOCK to avoid
  546. * the DP inter pair skew issue for at least 10 us
  547. */
  548. exynos_dp_reset_macro(dp);
  549. /* Initialize by reading RX's DPCD */
  550. exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
  551. exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
  552. if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  553. (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  554. dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
  555. dp->link_train.link_rate);
  556. dp->link_train.link_rate = LINK_RATE_1_62GBPS;
  557. }
  558. if (dp->link_train.lane_count == 0) {
  559. dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
  560. dp->link_train.lane_count);
  561. dp->link_train.lane_count = (u8)LANE_COUNT1;
  562. }
  563. /* Setup TX lane count & rate */
  564. if (dp->link_train.lane_count > max_lane)
  565. dp->link_train.lane_count = max_lane;
  566. if (dp->link_train.link_rate > max_rate)
  567. dp->link_train.link_rate = max_rate;
  568. /* All DP analog module power up */
  569. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  570. }
  571. static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
  572. {
  573. int retval = 0;
  574. int training_finished = 0;
  575. dp->link_train.lt_state = START;
  576. /* Process here */
  577. while (!training_finished) {
  578. switch (dp->link_train.lt_state) {
  579. case START:
  580. exynos_dp_link_start(dp);
  581. break;
  582. case CLOCK_RECOVERY:
  583. retval = exynos_dp_process_clock_recovery(dp);
  584. if (retval)
  585. dev_err(dp->dev, "LT CR failed!\n");
  586. break;
  587. case EQUALIZER_TRAINING:
  588. retval = exynos_dp_process_equalizer_training(dp);
  589. if (retval)
  590. dev_err(dp->dev, "LT EQ failed!\n");
  591. break;
  592. case FINISHED:
  593. training_finished = 1;
  594. break;
  595. case FAILED:
  596. return -EREMOTEIO;
  597. }
  598. }
  599. return retval;
  600. }
  601. static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
  602. u32 count,
  603. u32 bwtype)
  604. {
  605. int i;
  606. int retval;
  607. for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
  608. exynos_dp_init_training(dp, count, bwtype);
  609. retval = exynos_dp_sw_link_training(dp);
  610. if (retval == 0)
  611. break;
  612. usleep_range(100, 110);
  613. }
  614. return retval;
  615. }
  616. static int exynos_dp_config_video(struct exynos_dp_device *dp,
  617. struct video_info *video_info)
  618. {
  619. int retval = 0;
  620. int timeout_loop = 0;
  621. int done_count = 0;
  622. exynos_dp_config_video_slave_mode(dp, video_info);
  623. exynos_dp_set_video_color_format(dp, video_info->color_depth,
  624. video_info->color_space,
  625. video_info->dynamic_range,
  626. video_info->ycbcr_coeff);
  627. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  628. dev_err(dp->dev, "PLL is not locked yet.\n");
  629. return -EINVAL;
  630. }
  631. for (;;) {
  632. timeout_loop++;
  633. if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
  634. break;
  635. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  636. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  637. return -ETIMEDOUT;
  638. }
  639. usleep_range(1, 2);
  640. }
  641. /* Set to use the register calculated M/N video */
  642. exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
  643. /* For video bist, Video timing must be generated by register */
  644. exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
  645. /* Disable video mute */
  646. exynos_dp_enable_video_mute(dp, 0);
  647. /* Configure video slave mode */
  648. exynos_dp_enable_video_master(dp, 0);
  649. /* Enable video */
  650. exynos_dp_start_video(dp);
  651. timeout_loop = 0;
  652. for (;;) {
  653. timeout_loop++;
  654. if (exynos_dp_is_video_stream_on(dp) == 0) {
  655. done_count++;
  656. if (done_count > 10)
  657. break;
  658. } else if (done_count) {
  659. done_count = 0;
  660. }
  661. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  662. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  663. return -ETIMEDOUT;
  664. }
  665. usleep_range(1000, 1001);
  666. }
  667. if (retval != 0)
  668. dev_err(dp->dev, "Video stream is not detected!\n");
  669. return retval;
  670. }
  671. static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
  672. {
  673. u8 data;
  674. if (enable) {
  675. exynos_dp_enable_scrambling(dp);
  676. exynos_dp_read_byte_from_dpcd(dp,
  677. DPCD_ADDR_TRAINING_PATTERN_SET,
  678. &data);
  679. exynos_dp_write_byte_to_dpcd(dp,
  680. DPCD_ADDR_TRAINING_PATTERN_SET,
  681. (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
  682. } else {
  683. exynos_dp_disable_scrambling(dp);
  684. exynos_dp_read_byte_from_dpcd(dp,
  685. DPCD_ADDR_TRAINING_PATTERN_SET,
  686. &data);
  687. exynos_dp_write_byte_to_dpcd(dp,
  688. DPCD_ADDR_TRAINING_PATTERN_SET,
  689. (u8)(data | DPCD_SCRAMBLING_DISABLED));
  690. }
  691. }
  692. static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
  693. {
  694. struct exynos_dp_device *dp = arg;
  695. dev_err(dp->dev, "exynos_dp_irq_handler\n");
  696. return IRQ_HANDLED;
  697. }
  698. static int __devinit exynos_dp_probe(struct platform_device *pdev)
  699. {
  700. struct resource *res;
  701. struct exynos_dp_device *dp;
  702. struct exynos_dp_platdata *pdata;
  703. int ret = 0;
  704. pdata = pdev->dev.platform_data;
  705. if (!pdata) {
  706. dev_err(&pdev->dev, "no platform data\n");
  707. return -EINVAL;
  708. }
  709. dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
  710. GFP_KERNEL);
  711. if (!dp) {
  712. dev_err(&pdev->dev, "no memory for device data\n");
  713. return -ENOMEM;
  714. }
  715. dp->dev = &pdev->dev;
  716. dp->clock = devm_clk_get(&pdev->dev, "dp");
  717. if (IS_ERR(dp->clock)) {
  718. dev_err(&pdev->dev, "failed to get clock\n");
  719. return PTR_ERR(dp->clock);
  720. }
  721. clk_enable(dp->clock);
  722. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  723. dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
  724. if (!dp->reg_base) {
  725. dev_err(&pdev->dev, "failed to ioremap\n");
  726. return -ENOMEM;
  727. }
  728. dp->irq = platform_get_irq(pdev, 0);
  729. if (!dp->irq) {
  730. dev_err(&pdev->dev, "failed to get irq\n");
  731. return -ENODEV;
  732. }
  733. ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
  734. "exynos-dp", dp);
  735. if (ret) {
  736. dev_err(&pdev->dev, "failed to request irq\n");
  737. return ret;
  738. }
  739. dp->video_info = pdata->video_info;
  740. if (pdata->phy_init)
  741. pdata->phy_init();
  742. exynos_dp_init_dp(dp);
  743. ret = exynos_dp_detect_hpd(dp);
  744. if (ret) {
  745. dev_err(&pdev->dev, "unable to detect hpd\n");
  746. return ret;
  747. }
  748. exynos_dp_handle_edid(dp);
  749. ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  750. dp->video_info->link_rate);
  751. if (ret) {
  752. dev_err(&pdev->dev, "unable to do link train\n");
  753. return ret;
  754. }
  755. exynos_dp_enable_scramble(dp, 1);
  756. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  757. exynos_dp_enable_enhanced_mode(dp, 1);
  758. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  759. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  760. exynos_dp_init_video(dp);
  761. ret = exynos_dp_config_video(dp, dp->video_info);
  762. if (ret) {
  763. dev_err(&pdev->dev, "unable to config video\n");
  764. return ret;
  765. }
  766. platform_set_drvdata(pdev, dp);
  767. return 0;
  768. }
  769. static int __devexit exynos_dp_remove(struct platform_device *pdev)
  770. {
  771. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  772. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  773. if (pdata && pdata->phy_exit)
  774. pdata->phy_exit();
  775. clk_disable(dp->clock);
  776. return 0;
  777. }
  778. #ifdef CONFIG_PM_SLEEP
  779. static int exynos_dp_suspend(struct device *dev)
  780. {
  781. struct platform_device *pdev = to_platform_device(dev);
  782. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  783. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  784. if (pdata && pdata->phy_exit)
  785. pdata->phy_exit();
  786. clk_disable(dp->clock);
  787. return 0;
  788. }
  789. static int exynos_dp_resume(struct device *dev)
  790. {
  791. struct platform_device *pdev = to_platform_device(dev);
  792. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  793. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  794. if (pdata && pdata->phy_init)
  795. pdata->phy_init();
  796. clk_enable(dp->clock);
  797. exynos_dp_init_dp(dp);
  798. exynos_dp_detect_hpd(dp);
  799. exynos_dp_handle_edid(dp);
  800. exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  801. dp->video_info->link_rate);
  802. exynos_dp_enable_scramble(dp, 1);
  803. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  804. exynos_dp_enable_enhanced_mode(dp, 1);
  805. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  806. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  807. exynos_dp_init_video(dp);
  808. exynos_dp_config_video(dp, dp->video_info);
  809. return 0;
  810. }
  811. #endif
  812. static const struct dev_pm_ops exynos_dp_pm_ops = {
  813. SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
  814. };
  815. static struct platform_driver exynos_dp_driver = {
  816. .probe = exynos_dp_probe,
  817. .remove = __devexit_p(exynos_dp_remove),
  818. .driver = {
  819. .name = "exynos-dp",
  820. .owner = THIS_MODULE,
  821. .pm = &exynos_dp_pm_ops,
  822. },
  823. };
  824. module_platform_driver(exynos_dp_driver);
  825. MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
  826. MODULE_DESCRIPTION("Samsung SoC DP Driver");
  827. MODULE_LICENSE("GPL");