mcbsp.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcbsp.h>
  27. #include "../mach-omap2/cm-regbits-34xx.h"
  28. struct omap_mcbsp **mcbsp_ptr;
  29. int omap_mcbsp_count, omap_mcbsp_cache_size;
  30. void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  31. {
  32. if (cpu_class_is_omap1()) {
  33. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
  34. __raw_writew((u16)val, mcbsp->io_base + reg);
  35. } else if (cpu_is_omap2420()) {
  36. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
  37. __raw_writew((u16)val, mcbsp->io_base + reg);
  38. } else {
  39. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
  40. __raw_writel(val, mcbsp->io_base + reg);
  41. }
  42. }
  43. int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  44. {
  45. if (cpu_class_is_omap1()) {
  46. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  47. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
  48. } else if (cpu_is_omap2420()) {
  49. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  50. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  51. } else {
  52. return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
  53. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  54. }
  55. }
  56. #ifdef CONFIG_ARCH_OMAP3
  57. void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  58. {
  59. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  60. }
  61. int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  62. {
  63. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  64. }
  65. #endif
  66. #define MCBSP_READ(mcbsp, reg) \
  67. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  68. #define MCBSP_WRITE(mcbsp, reg, val) \
  69. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  70. #define MCBSP_READ_CACHE(mcbsp, reg) \
  71. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  72. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  73. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  74. #define MCBSP_ST_READ(mcbsp, reg) \
  75. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  76. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  77. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  78. static void omap_mcbsp_dump_reg(u8 id)
  79. {
  80. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  81. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  82. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  83. MCBSP_READ(mcbsp, DRR2));
  84. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  85. MCBSP_READ(mcbsp, DRR1));
  86. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  87. MCBSP_READ(mcbsp, DXR2));
  88. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  89. MCBSP_READ(mcbsp, DXR1));
  90. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  91. MCBSP_READ(mcbsp, SPCR2));
  92. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  93. MCBSP_READ(mcbsp, SPCR1));
  94. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  95. MCBSP_READ(mcbsp, RCR2));
  96. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  97. MCBSP_READ(mcbsp, RCR1));
  98. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  99. MCBSP_READ(mcbsp, XCR2));
  100. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  101. MCBSP_READ(mcbsp, XCR1));
  102. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  103. MCBSP_READ(mcbsp, SRGR2));
  104. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  105. MCBSP_READ(mcbsp, SRGR1));
  106. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  107. MCBSP_READ(mcbsp, PCR0));
  108. dev_dbg(mcbsp->dev, "***********************\n");
  109. }
  110. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  111. {
  112. struct omap_mcbsp *mcbsp_tx = dev_id;
  113. u16 irqst_spcr2;
  114. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  115. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  116. if (irqst_spcr2 & XSYNC_ERR) {
  117. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  118. irqst_spcr2);
  119. /* Writing zero to XSYNC_ERR clears the IRQ */
  120. MCBSP_WRITE(mcbsp_tx, SPCR2,
  121. MCBSP_READ_CACHE(mcbsp_tx, SPCR2) & ~(XSYNC_ERR));
  122. } else {
  123. complete(&mcbsp_tx->tx_irq_completion);
  124. }
  125. return IRQ_HANDLED;
  126. }
  127. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  128. {
  129. struct omap_mcbsp *mcbsp_rx = dev_id;
  130. u16 irqst_spcr1;
  131. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  132. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  133. if (irqst_spcr1 & RSYNC_ERR) {
  134. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  135. irqst_spcr1);
  136. /* Writing zero to RSYNC_ERR clears the IRQ */
  137. MCBSP_WRITE(mcbsp_rx, SPCR1,
  138. MCBSP_READ_CACHE(mcbsp_rx, SPCR1) & ~(RSYNC_ERR));
  139. } else {
  140. complete(&mcbsp_rx->tx_irq_completion);
  141. }
  142. return IRQ_HANDLED;
  143. }
  144. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  145. {
  146. struct omap_mcbsp *mcbsp_dma_tx = data;
  147. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  148. MCBSP_READ(mcbsp_dma_tx, SPCR2));
  149. /* We can free the channels */
  150. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  151. mcbsp_dma_tx->dma_tx_lch = -1;
  152. complete(&mcbsp_dma_tx->tx_dma_completion);
  153. }
  154. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  155. {
  156. struct omap_mcbsp *mcbsp_dma_rx = data;
  157. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  158. MCBSP_READ(mcbsp_dma_rx, SPCR2));
  159. /* We can free the channels */
  160. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  161. mcbsp_dma_rx->dma_rx_lch = -1;
  162. complete(&mcbsp_dma_rx->rx_dma_completion);
  163. }
  164. /*
  165. * omap_mcbsp_config simply write a config to the
  166. * appropriate McBSP.
  167. * You either call this function or set the McBSP registers
  168. * by yourself before calling omap_mcbsp_start().
  169. */
  170. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  171. {
  172. struct omap_mcbsp *mcbsp;
  173. if (!omap_mcbsp_check_valid_id(id)) {
  174. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  175. return;
  176. }
  177. mcbsp = id_to_mcbsp_ptr(id);
  178. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  179. mcbsp->id, mcbsp->phys_base);
  180. /* We write the given config */
  181. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  182. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  183. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  184. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  185. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  186. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  187. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  188. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  189. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  190. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  191. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  192. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  193. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  194. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  195. }
  196. }
  197. EXPORT_SYMBOL(omap_mcbsp_config);
  198. #ifdef CONFIG_ARCH_OMAP3
  199. static void omap_st_on(struct omap_mcbsp *mcbsp)
  200. {
  201. unsigned int w;
  202. /*
  203. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  204. * are enabled or sidetones start sounding ugly.
  205. */
  206. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  207. w &= ~(1 << (mcbsp->id - 2));
  208. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  209. /* Enable McBSP Sidetone */
  210. w = MCBSP_READ(mcbsp, SSELCR);
  211. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  212. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  213. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  214. /* Enable Sidetone from Sidetone Core */
  215. w = MCBSP_ST_READ(mcbsp, SSELCR);
  216. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  217. }
  218. static void omap_st_off(struct omap_mcbsp *mcbsp)
  219. {
  220. unsigned int w;
  221. w = MCBSP_ST_READ(mcbsp, SSELCR);
  222. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  223. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  224. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
  225. w = MCBSP_READ(mcbsp, SSELCR);
  226. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  227. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  228. w |= 1 << (mcbsp->id - 2);
  229. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  230. }
  231. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  232. {
  233. u16 val, i;
  234. val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  235. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
  236. val = MCBSP_ST_READ(mcbsp, SSELCR);
  237. if (val & ST_COEFFWREN)
  238. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  239. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  240. for (i = 0; i < 128; i++)
  241. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  242. i = 0;
  243. val = MCBSP_ST_READ(mcbsp, SSELCR);
  244. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  245. val = MCBSP_ST_READ(mcbsp, SSELCR);
  246. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  247. if (i == 1000)
  248. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  249. }
  250. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  251. {
  252. u16 w;
  253. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  254. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  255. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  256. w = MCBSP_ST_READ(mcbsp, SSELCR);
  257. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  258. ST_CH1GAIN(st_data->ch1gain));
  259. }
  260. int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
  261. {
  262. struct omap_mcbsp *mcbsp;
  263. struct omap_mcbsp_st_data *st_data;
  264. int ret = 0;
  265. if (!omap_mcbsp_check_valid_id(id)) {
  266. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  267. return -ENODEV;
  268. }
  269. mcbsp = id_to_mcbsp_ptr(id);
  270. st_data = mcbsp->st_data;
  271. if (!st_data)
  272. return -ENOENT;
  273. spin_lock_irq(&mcbsp->lock);
  274. if (channel == 0)
  275. st_data->ch0gain = chgain;
  276. else if (channel == 1)
  277. st_data->ch1gain = chgain;
  278. else
  279. ret = -EINVAL;
  280. if (st_data->enabled)
  281. omap_st_chgain(mcbsp);
  282. spin_unlock_irq(&mcbsp->lock);
  283. return ret;
  284. }
  285. EXPORT_SYMBOL(omap_st_set_chgain);
  286. int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
  287. {
  288. struct omap_mcbsp *mcbsp;
  289. struct omap_mcbsp_st_data *st_data;
  290. int ret = 0;
  291. if (!omap_mcbsp_check_valid_id(id)) {
  292. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  293. return -ENODEV;
  294. }
  295. mcbsp = id_to_mcbsp_ptr(id);
  296. st_data = mcbsp->st_data;
  297. if (!st_data)
  298. return -ENOENT;
  299. spin_lock_irq(&mcbsp->lock);
  300. if (channel == 0)
  301. *chgain = st_data->ch0gain;
  302. else if (channel == 1)
  303. *chgain = st_data->ch1gain;
  304. else
  305. ret = -EINVAL;
  306. spin_unlock_irq(&mcbsp->lock);
  307. return ret;
  308. }
  309. EXPORT_SYMBOL(omap_st_get_chgain);
  310. static int omap_st_start(struct omap_mcbsp *mcbsp)
  311. {
  312. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  313. if (st_data && st_data->enabled && !st_data->running) {
  314. omap_st_fir_write(mcbsp, st_data->taps);
  315. omap_st_chgain(mcbsp);
  316. if (!mcbsp->free) {
  317. omap_st_on(mcbsp);
  318. st_data->running = 1;
  319. }
  320. }
  321. return 0;
  322. }
  323. int omap_st_enable(unsigned int id)
  324. {
  325. struct omap_mcbsp *mcbsp;
  326. struct omap_mcbsp_st_data *st_data;
  327. if (!omap_mcbsp_check_valid_id(id)) {
  328. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  329. return -ENODEV;
  330. }
  331. mcbsp = id_to_mcbsp_ptr(id);
  332. st_data = mcbsp->st_data;
  333. if (!st_data)
  334. return -ENODEV;
  335. spin_lock_irq(&mcbsp->lock);
  336. st_data->enabled = 1;
  337. omap_st_start(mcbsp);
  338. spin_unlock_irq(&mcbsp->lock);
  339. return 0;
  340. }
  341. EXPORT_SYMBOL(omap_st_enable);
  342. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  343. {
  344. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  345. if (st_data && st_data->running) {
  346. if (!mcbsp->free) {
  347. omap_st_off(mcbsp);
  348. st_data->running = 0;
  349. }
  350. }
  351. return 0;
  352. }
  353. int omap_st_disable(unsigned int id)
  354. {
  355. struct omap_mcbsp *mcbsp;
  356. struct omap_mcbsp_st_data *st_data;
  357. int ret = 0;
  358. if (!omap_mcbsp_check_valid_id(id)) {
  359. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  360. return -ENODEV;
  361. }
  362. mcbsp = id_to_mcbsp_ptr(id);
  363. st_data = mcbsp->st_data;
  364. if (!st_data)
  365. return -ENODEV;
  366. spin_lock_irq(&mcbsp->lock);
  367. omap_st_stop(mcbsp);
  368. st_data->enabled = 0;
  369. spin_unlock_irq(&mcbsp->lock);
  370. return ret;
  371. }
  372. EXPORT_SYMBOL(omap_st_disable);
  373. int omap_st_is_enabled(unsigned int id)
  374. {
  375. struct omap_mcbsp *mcbsp;
  376. struct omap_mcbsp_st_data *st_data;
  377. if (!omap_mcbsp_check_valid_id(id)) {
  378. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  379. return -ENODEV;
  380. }
  381. mcbsp = id_to_mcbsp_ptr(id);
  382. st_data = mcbsp->st_data;
  383. if (!st_data)
  384. return -ENODEV;
  385. return st_data->enabled;
  386. }
  387. EXPORT_SYMBOL(omap_st_is_enabled);
  388. /*
  389. * omap_mcbsp_set_tx_threshold configures how to deal
  390. * with transmit threshold. the threshold value and handler can be
  391. * configure in here.
  392. */
  393. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  394. {
  395. struct omap_mcbsp *mcbsp;
  396. if (!cpu_is_omap34xx())
  397. return;
  398. if (!omap_mcbsp_check_valid_id(id)) {
  399. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  400. return;
  401. }
  402. mcbsp = id_to_mcbsp_ptr(id);
  403. MCBSP_WRITE(mcbsp, THRSH2, threshold);
  404. }
  405. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  406. /*
  407. * omap_mcbsp_set_rx_threshold configures how to deal
  408. * with receive threshold. the threshold value and handler can be
  409. * configure in here.
  410. */
  411. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  412. {
  413. struct omap_mcbsp *mcbsp;
  414. if (!cpu_is_omap34xx())
  415. return;
  416. if (!omap_mcbsp_check_valid_id(id)) {
  417. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  418. return;
  419. }
  420. mcbsp = id_to_mcbsp_ptr(id);
  421. MCBSP_WRITE(mcbsp, THRSH1, threshold);
  422. }
  423. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  424. /*
  425. * omap_mcbsp_get_max_tx_thres just return the current configured
  426. * maximum threshold for transmission
  427. */
  428. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  429. {
  430. struct omap_mcbsp *mcbsp;
  431. if (!omap_mcbsp_check_valid_id(id)) {
  432. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  433. return -ENODEV;
  434. }
  435. mcbsp = id_to_mcbsp_ptr(id);
  436. return mcbsp->max_tx_thres;
  437. }
  438. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  439. /*
  440. * omap_mcbsp_get_max_rx_thres just return the current configured
  441. * maximum threshold for reception
  442. */
  443. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  444. {
  445. struct omap_mcbsp *mcbsp;
  446. if (!omap_mcbsp_check_valid_id(id)) {
  447. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  448. return -ENODEV;
  449. }
  450. mcbsp = id_to_mcbsp_ptr(id);
  451. return mcbsp->max_rx_thres;
  452. }
  453. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  454. /*
  455. * omap_mcbsp_get_dma_op_mode just return the current configured
  456. * operating mode for the mcbsp channel
  457. */
  458. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  459. {
  460. struct omap_mcbsp *mcbsp;
  461. int dma_op_mode;
  462. if (!omap_mcbsp_check_valid_id(id)) {
  463. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  464. return -ENODEV;
  465. }
  466. mcbsp = id_to_mcbsp_ptr(id);
  467. dma_op_mode = mcbsp->dma_op_mode;
  468. return dma_op_mode;
  469. }
  470. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  471. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  472. {
  473. /*
  474. * Enable wakup behavior, smart idle and all wakeups
  475. * REVISIT: some wakeups may be unnecessary
  476. */
  477. if (cpu_is_omap34xx()) {
  478. u16 syscon;
  479. syscon = MCBSP_READ(mcbsp, SYSCON);
  480. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  481. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  482. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  483. CLOCKACTIVITY(0x02));
  484. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  485. } else {
  486. syscon |= SIDLEMODE(0x01);
  487. }
  488. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  489. }
  490. }
  491. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  492. {
  493. /*
  494. * Disable wakup behavior, smart idle and all wakeups
  495. */
  496. if (cpu_is_omap34xx()) {
  497. u16 syscon;
  498. syscon = MCBSP_READ(mcbsp, SYSCON);
  499. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  500. /*
  501. * HW bug workaround - If no_idle mode is taken, we need to
  502. * go to smart_idle before going to always_idle, or the
  503. * device will not hit retention anymore.
  504. */
  505. syscon |= SIDLEMODE(0x02);
  506. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  507. syscon &= ~(SIDLEMODE(0x03));
  508. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  509. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  510. }
  511. }
  512. #else
  513. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  514. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  515. static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
  516. static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
  517. #endif
  518. /*
  519. * We can choose between IRQ based or polled IO.
  520. * This needs to be called before omap_mcbsp_request().
  521. */
  522. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  523. {
  524. struct omap_mcbsp *mcbsp;
  525. if (!omap_mcbsp_check_valid_id(id)) {
  526. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  527. return -ENODEV;
  528. }
  529. mcbsp = id_to_mcbsp_ptr(id);
  530. spin_lock(&mcbsp->lock);
  531. if (!mcbsp->free) {
  532. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  533. mcbsp->id);
  534. spin_unlock(&mcbsp->lock);
  535. return -EINVAL;
  536. }
  537. mcbsp->io_type = io_type;
  538. spin_unlock(&mcbsp->lock);
  539. return 0;
  540. }
  541. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  542. int omap_mcbsp_request(unsigned int id)
  543. {
  544. struct omap_mcbsp *mcbsp;
  545. void *reg_cache;
  546. int err;
  547. if (!omap_mcbsp_check_valid_id(id)) {
  548. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  549. return -ENODEV;
  550. }
  551. mcbsp = id_to_mcbsp_ptr(id);
  552. reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
  553. if (!reg_cache) {
  554. return -ENOMEM;
  555. }
  556. spin_lock(&mcbsp->lock);
  557. if (!mcbsp->free) {
  558. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  559. mcbsp->id);
  560. err = -EBUSY;
  561. goto err_kfree;
  562. }
  563. mcbsp->free = 0;
  564. mcbsp->reg_cache = reg_cache;
  565. spin_unlock(&mcbsp->lock);
  566. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  567. mcbsp->pdata->ops->request(id);
  568. clk_enable(mcbsp->iclk);
  569. clk_enable(mcbsp->fclk);
  570. /* Do procedure specific to omap34xx arch, if applicable */
  571. omap34xx_mcbsp_request(mcbsp);
  572. /*
  573. * Make sure that transmitter, receiver and sample-rate generator are
  574. * not running before activating IRQs.
  575. */
  576. MCBSP_WRITE(mcbsp, SPCR1, 0);
  577. MCBSP_WRITE(mcbsp, SPCR2, 0);
  578. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  579. /* We need to get IRQs here */
  580. init_completion(&mcbsp->tx_irq_completion);
  581. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  582. 0, "McBSP", (void *)mcbsp);
  583. if (err != 0) {
  584. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  585. "for McBSP%d\n", mcbsp->tx_irq,
  586. mcbsp->id);
  587. goto err_clk_disable;
  588. }
  589. init_completion(&mcbsp->rx_irq_completion);
  590. err = request_irq(mcbsp->rx_irq, omap_mcbsp_rx_irq_handler,
  591. 0, "McBSP", (void *)mcbsp);
  592. if (err != 0) {
  593. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  594. "for McBSP%d\n", mcbsp->rx_irq,
  595. mcbsp->id);
  596. goto err_free_irq;
  597. }
  598. }
  599. return 0;
  600. err_free_irq:
  601. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  602. err_clk_disable:
  603. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  604. mcbsp->pdata->ops->free(id);
  605. /* Do procedure specific to omap34xx arch, if applicable */
  606. omap34xx_mcbsp_free(mcbsp);
  607. clk_disable(mcbsp->fclk);
  608. clk_disable(mcbsp->iclk);
  609. spin_lock(&mcbsp->lock);
  610. mcbsp->free = 1;
  611. mcbsp->reg_cache = NULL;
  612. err_kfree:
  613. spin_unlock(&mcbsp->lock);
  614. kfree(reg_cache);
  615. return err;
  616. }
  617. EXPORT_SYMBOL(omap_mcbsp_request);
  618. void omap_mcbsp_free(unsigned int id)
  619. {
  620. struct omap_mcbsp *mcbsp;
  621. void *reg_cache;
  622. if (!omap_mcbsp_check_valid_id(id)) {
  623. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  624. return;
  625. }
  626. mcbsp = id_to_mcbsp_ptr(id);
  627. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  628. mcbsp->pdata->ops->free(id);
  629. /* Do procedure specific to omap34xx arch, if applicable */
  630. omap34xx_mcbsp_free(mcbsp);
  631. clk_disable(mcbsp->fclk);
  632. clk_disable(mcbsp->iclk);
  633. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  634. /* Free IRQs */
  635. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  636. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  637. }
  638. reg_cache = mcbsp->reg_cache;
  639. spin_lock(&mcbsp->lock);
  640. if (mcbsp->free)
  641. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  642. else
  643. mcbsp->free = 1;
  644. mcbsp->reg_cache = NULL;
  645. spin_unlock(&mcbsp->lock);
  646. if (reg_cache)
  647. kfree(reg_cache);
  648. }
  649. EXPORT_SYMBOL(omap_mcbsp_free);
  650. /*
  651. * Here we start the McBSP, by enabling transmitter, receiver or both.
  652. * If no transmitter or receiver is active prior calling, then sample-rate
  653. * generator and frame sync are started.
  654. */
  655. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  656. {
  657. struct omap_mcbsp *mcbsp;
  658. int idle;
  659. u16 w;
  660. if (!omap_mcbsp_check_valid_id(id)) {
  661. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  662. return;
  663. }
  664. mcbsp = id_to_mcbsp_ptr(id);
  665. if (cpu_is_omap34xx())
  666. omap_st_start(mcbsp);
  667. mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
  668. mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
  669. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  670. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  671. if (idle) {
  672. /* Start the sample generator */
  673. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  674. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  675. }
  676. /* Enable transmitter and receiver */
  677. tx &= 1;
  678. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  679. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  680. rx &= 1;
  681. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  682. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  683. /*
  684. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  685. * REVISIT: 100us may give enough time for two CLKSRG, however
  686. * due to some unknown PM related, clock gating etc. reason it
  687. * is now at 500us.
  688. */
  689. udelay(500);
  690. if (idle) {
  691. /* Start frame sync */
  692. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  693. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  694. }
  695. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  696. /* Release the transmitter and receiver */
  697. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  698. w &= ~(tx ? XDISABLE : 0);
  699. MCBSP_WRITE(mcbsp, XCCR, w);
  700. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  701. w &= ~(rx ? RDISABLE : 0);
  702. MCBSP_WRITE(mcbsp, RCCR, w);
  703. }
  704. /* Dump McBSP Regs */
  705. omap_mcbsp_dump_reg(id);
  706. }
  707. EXPORT_SYMBOL(omap_mcbsp_start);
  708. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  709. {
  710. struct omap_mcbsp *mcbsp;
  711. int idle;
  712. u16 w;
  713. if (!omap_mcbsp_check_valid_id(id)) {
  714. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  715. return;
  716. }
  717. mcbsp = id_to_mcbsp_ptr(id);
  718. /* Reset transmitter */
  719. tx &= 1;
  720. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  721. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  722. w |= (tx ? XDISABLE : 0);
  723. MCBSP_WRITE(mcbsp, XCCR, w);
  724. }
  725. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  726. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  727. /* Reset receiver */
  728. rx &= 1;
  729. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  730. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  731. w |= (rx ? RDISABLE : 0);
  732. MCBSP_WRITE(mcbsp, RCCR, w);
  733. }
  734. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  735. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  736. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  737. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  738. if (idle) {
  739. /* Reset the sample rate generator */
  740. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  741. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  742. }
  743. if (cpu_is_omap34xx())
  744. omap_st_stop(mcbsp);
  745. }
  746. EXPORT_SYMBOL(omap_mcbsp_stop);
  747. /* polled mcbsp i/o operations */
  748. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  749. {
  750. struct omap_mcbsp *mcbsp;
  751. if (!omap_mcbsp_check_valid_id(id)) {
  752. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  753. return -ENODEV;
  754. }
  755. mcbsp = id_to_mcbsp_ptr(id);
  756. MCBSP_WRITE(mcbsp, DXR1, buf);
  757. /* if frame sync error - clear the error */
  758. if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
  759. /* clear error */
  760. MCBSP_WRITE(mcbsp, SPCR2,
  761. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XSYNC_ERR));
  762. /* resend */
  763. return -1;
  764. } else {
  765. /* wait for transmit confirmation */
  766. int attemps = 0;
  767. while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
  768. if (attemps++ > 1000) {
  769. MCBSP_WRITE(mcbsp, SPCR2,
  770. MCBSP_READ_CACHE(mcbsp, SPCR2) &
  771. (~XRST));
  772. udelay(10);
  773. MCBSP_WRITE(mcbsp, SPCR2,
  774. MCBSP_READ_CACHE(mcbsp, SPCR2) |
  775. (XRST));
  776. udelay(10);
  777. dev_err(mcbsp->dev, "Could not write to"
  778. " McBSP%d Register\n", mcbsp->id);
  779. return -2;
  780. }
  781. }
  782. }
  783. return 0;
  784. }
  785. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  786. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  787. {
  788. struct omap_mcbsp *mcbsp;
  789. if (!omap_mcbsp_check_valid_id(id)) {
  790. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  791. return -ENODEV;
  792. }
  793. mcbsp = id_to_mcbsp_ptr(id);
  794. /* if frame sync error - clear the error */
  795. if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
  796. /* clear error */
  797. MCBSP_WRITE(mcbsp, SPCR1,
  798. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RSYNC_ERR));
  799. /* resend */
  800. return -1;
  801. } else {
  802. /* wait for recieve confirmation */
  803. int attemps = 0;
  804. while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
  805. if (attemps++ > 1000) {
  806. MCBSP_WRITE(mcbsp, SPCR1,
  807. MCBSP_READ_CACHE(mcbsp, SPCR1) &
  808. (~RRST));
  809. udelay(10);
  810. MCBSP_WRITE(mcbsp, SPCR1,
  811. MCBSP_READ_CACHE(mcbsp, SPCR1) |
  812. (RRST));
  813. udelay(10);
  814. dev_err(mcbsp->dev, "Could not read from"
  815. " McBSP%d Register\n", mcbsp->id);
  816. return -2;
  817. }
  818. }
  819. }
  820. *buf = MCBSP_READ(mcbsp, DRR1);
  821. return 0;
  822. }
  823. EXPORT_SYMBOL(omap_mcbsp_pollread);
  824. /*
  825. * IRQ based word transmission.
  826. */
  827. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  828. {
  829. struct omap_mcbsp *mcbsp;
  830. omap_mcbsp_word_length word_length;
  831. if (!omap_mcbsp_check_valid_id(id)) {
  832. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  833. return;
  834. }
  835. mcbsp = id_to_mcbsp_ptr(id);
  836. word_length = mcbsp->tx_word_length;
  837. wait_for_completion(&mcbsp->tx_irq_completion);
  838. if (word_length > OMAP_MCBSP_WORD_16)
  839. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  840. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  841. }
  842. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  843. u32 omap_mcbsp_recv_word(unsigned int id)
  844. {
  845. struct omap_mcbsp *mcbsp;
  846. u16 word_lsb, word_msb = 0;
  847. omap_mcbsp_word_length word_length;
  848. if (!omap_mcbsp_check_valid_id(id)) {
  849. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  850. return -ENODEV;
  851. }
  852. mcbsp = id_to_mcbsp_ptr(id);
  853. word_length = mcbsp->rx_word_length;
  854. wait_for_completion(&mcbsp->rx_irq_completion);
  855. if (word_length > OMAP_MCBSP_WORD_16)
  856. word_msb = MCBSP_READ(mcbsp, DRR2);
  857. word_lsb = MCBSP_READ(mcbsp, DRR1);
  858. return (word_lsb | (word_msb << 16));
  859. }
  860. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  861. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  862. {
  863. struct omap_mcbsp *mcbsp;
  864. omap_mcbsp_word_length tx_word_length;
  865. omap_mcbsp_word_length rx_word_length;
  866. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  867. if (!omap_mcbsp_check_valid_id(id)) {
  868. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  869. return -ENODEV;
  870. }
  871. mcbsp = id_to_mcbsp_ptr(id);
  872. tx_word_length = mcbsp->tx_word_length;
  873. rx_word_length = mcbsp->rx_word_length;
  874. if (tx_word_length != rx_word_length)
  875. return -EINVAL;
  876. /* First we wait for the transmitter to be ready */
  877. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  878. while (!(spcr2 & XRDY)) {
  879. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  880. if (attempts++ > 1000) {
  881. /* We must reset the transmitter */
  882. MCBSP_WRITE(mcbsp, SPCR2,
  883. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  884. udelay(10);
  885. MCBSP_WRITE(mcbsp, SPCR2,
  886. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  887. udelay(10);
  888. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  889. "ready\n", mcbsp->id);
  890. return -EAGAIN;
  891. }
  892. }
  893. /* Now we can push the data */
  894. if (tx_word_length > OMAP_MCBSP_WORD_16)
  895. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  896. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  897. /* We wait for the receiver to be ready */
  898. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  899. while (!(spcr1 & RRDY)) {
  900. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  901. if (attempts++ > 1000) {
  902. /* We must reset the receiver */
  903. MCBSP_WRITE(mcbsp, SPCR1,
  904. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  905. udelay(10);
  906. MCBSP_WRITE(mcbsp, SPCR1,
  907. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  908. udelay(10);
  909. dev_err(mcbsp->dev, "McBSP%d receiver not "
  910. "ready\n", mcbsp->id);
  911. return -EAGAIN;
  912. }
  913. }
  914. /* Receiver is ready, let's read the dummy data */
  915. if (rx_word_length > OMAP_MCBSP_WORD_16)
  916. word_msb = MCBSP_READ(mcbsp, DRR2);
  917. word_lsb = MCBSP_READ(mcbsp, DRR1);
  918. return 0;
  919. }
  920. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  921. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  922. {
  923. struct omap_mcbsp *mcbsp;
  924. u32 clock_word = 0;
  925. omap_mcbsp_word_length tx_word_length;
  926. omap_mcbsp_word_length rx_word_length;
  927. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  928. if (!omap_mcbsp_check_valid_id(id)) {
  929. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  930. return -ENODEV;
  931. }
  932. mcbsp = id_to_mcbsp_ptr(id);
  933. tx_word_length = mcbsp->tx_word_length;
  934. rx_word_length = mcbsp->rx_word_length;
  935. if (tx_word_length != rx_word_length)
  936. return -EINVAL;
  937. /* First we wait for the transmitter to be ready */
  938. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  939. while (!(spcr2 & XRDY)) {
  940. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  941. if (attempts++ > 1000) {
  942. /* We must reset the transmitter */
  943. MCBSP_WRITE(mcbsp, SPCR2,
  944. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  945. udelay(10);
  946. MCBSP_WRITE(mcbsp, SPCR2,
  947. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  948. udelay(10);
  949. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  950. "ready\n", mcbsp->id);
  951. return -EAGAIN;
  952. }
  953. }
  954. /* We first need to enable the bus clock */
  955. if (tx_word_length > OMAP_MCBSP_WORD_16)
  956. MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
  957. MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
  958. /* We wait for the receiver to be ready */
  959. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  960. while (!(spcr1 & RRDY)) {
  961. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  962. if (attempts++ > 1000) {
  963. /* We must reset the receiver */
  964. MCBSP_WRITE(mcbsp, SPCR1,
  965. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  966. udelay(10);
  967. MCBSP_WRITE(mcbsp, SPCR1,
  968. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  969. udelay(10);
  970. dev_err(mcbsp->dev, "McBSP%d receiver not "
  971. "ready\n", mcbsp->id);
  972. return -EAGAIN;
  973. }
  974. }
  975. /* Receiver is ready, there is something for us */
  976. if (rx_word_length > OMAP_MCBSP_WORD_16)
  977. word_msb = MCBSP_READ(mcbsp, DRR2);
  978. word_lsb = MCBSP_READ(mcbsp, DRR1);
  979. word[0] = (word_lsb | (word_msb << 16));
  980. return 0;
  981. }
  982. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  983. /*
  984. * Simple DMA based buffer rx/tx routines.
  985. * Nothing fancy, just a single buffer tx/rx through DMA.
  986. * The DMA resources are released once the transfer is done.
  987. * For anything fancier, you should use your own customized DMA
  988. * routines and callbacks.
  989. */
  990. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  991. unsigned int length)
  992. {
  993. struct omap_mcbsp *mcbsp;
  994. int dma_tx_ch;
  995. int src_port = 0;
  996. int dest_port = 0;
  997. int sync_dev = 0;
  998. if (!omap_mcbsp_check_valid_id(id)) {
  999. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1000. return -ENODEV;
  1001. }
  1002. mcbsp = id_to_mcbsp_ptr(id);
  1003. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  1004. omap_mcbsp_tx_dma_callback,
  1005. mcbsp,
  1006. &dma_tx_ch)) {
  1007. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  1008. "McBSP%d TX. Trying IRQ based TX\n",
  1009. mcbsp->id);
  1010. return -EAGAIN;
  1011. }
  1012. mcbsp->dma_tx_lch = dma_tx_ch;
  1013. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  1014. dma_tx_ch);
  1015. init_completion(&mcbsp->tx_dma_completion);
  1016. if (cpu_class_is_omap1()) {
  1017. src_port = OMAP_DMA_PORT_TIPB;
  1018. dest_port = OMAP_DMA_PORT_EMIFF;
  1019. }
  1020. if (cpu_class_is_omap2())
  1021. sync_dev = mcbsp->dma_tx_sync;
  1022. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  1023. OMAP_DMA_DATA_TYPE_S16,
  1024. length >> 1, 1,
  1025. OMAP_DMA_SYNC_ELEMENT,
  1026. sync_dev, 0);
  1027. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  1028. src_port,
  1029. OMAP_DMA_AMODE_CONSTANT,
  1030. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  1031. 0, 0);
  1032. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  1033. dest_port,
  1034. OMAP_DMA_AMODE_POST_INC,
  1035. buffer,
  1036. 0, 0);
  1037. omap_start_dma(mcbsp->dma_tx_lch);
  1038. wait_for_completion(&mcbsp->tx_dma_completion);
  1039. return 0;
  1040. }
  1041. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  1042. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  1043. unsigned int length)
  1044. {
  1045. struct omap_mcbsp *mcbsp;
  1046. int dma_rx_ch;
  1047. int src_port = 0;
  1048. int dest_port = 0;
  1049. int sync_dev = 0;
  1050. if (!omap_mcbsp_check_valid_id(id)) {
  1051. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1052. return -ENODEV;
  1053. }
  1054. mcbsp = id_to_mcbsp_ptr(id);
  1055. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  1056. omap_mcbsp_rx_dma_callback,
  1057. mcbsp,
  1058. &dma_rx_ch)) {
  1059. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  1060. "McBSP%d RX. Trying IRQ based RX\n",
  1061. mcbsp->id);
  1062. return -EAGAIN;
  1063. }
  1064. mcbsp->dma_rx_lch = dma_rx_ch;
  1065. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  1066. dma_rx_ch);
  1067. init_completion(&mcbsp->rx_dma_completion);
  1068. if (cpu_class_is_omap1()) {
  1069. src_port = OMAP_DMA_PORT_TIPB;
  1070. dest_port = OMAP_DMA_PORT_EMIFF;
  1071. }
  1072. if (cpu_class_is_omap2())
  1073. sync_dev = mcbsp->dma_rx_sync;
  1074. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  1075. OMAP_DMA_DATA_TYPE_S16,
  1076. length >> 1, 1,
  1077. OMAP_DMA_SYNC_ELEMENT,
  1078. sync_dev, 0);
  1079. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  1080. src_port,
  1081. OMAP_DMA_AMODE_CONSTANT,
  1082. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  1083. 0, 0);
  1084. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  1085. dest_port,
  1086. OMAP_DMA_AMODE_POST_INC,
  1087. buffer,
  1088. 0, 0);
  1089. omap_start_dma(mcbsp->dma_rx_lch);
  1090. wait_for_completion(&mcbsp->rx_dma_completion);
  1091. return 0;
  1092. }
  1093. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  1094. /*
  1095. * SPI wrapper.
  1096. * Since SPI setup is much simpler than the generic McBSP one,
  1097. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  1098. * Once this is done, you can call omap_mcbsp_start().
  1099. */
  1100. void omap_mcbsp_set_spi_mode(unsigned int id,
  1101. const struct omap_mcbsp_spi_cfg *spi_cfg)
  1102. {
  1103. struct omap_mcbsp *mcbsp;
  1104. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  1105. if (!omap_mcbsp_check_valid_id(id)) {
  1106. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1107. return;
  1108. }
  1109. mcbsp = id_to_mcbsp_ptr(id);
  1110. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  1111. /* SPI has only one frame */
  1112. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  1113. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  1114. /* Clock stop mode */
  1115. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  1116. mcbsp_cfg.spcr1 |= (1 << 12);
  1117. else
  1118. mcbsp_cfg.spcr1 |= (3 << 11);
  1119. /* Set clock parities */
  1120. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1121. mcbsp_cfg.pcr0 |= CLKRP;
  1122. else
  1123. mcbsp_cfg.pcr0 &= ~CLKRP;
  1124. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1125. mcbsp_cfg.pcr0 &= ~CLKXP;
  1126. else
  1127. mcbsp_cfg.pcr0 |= CLKXP;
  1128. /* Set SCLKME to 0 and CLKSM to 1 */
  1129. mcbsp_cfg.pcr0 &= ~SCLKME;
  1130. mcbsp_cfg.srgr2 |= CLKSM;
  1131. /* Set FSXP */
  1132. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  1133. mcbsp_cfg.pcr0 &= ~FSXP;
  1134. else
  1135. mcbsp_cfg.pcr0 |= FSXP;
  1136. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  1137. mcbsp_cfg.pcr0 |= CLKXM;
  1138. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  1139. mcbsp_cfg.pcr0 |= FSXM;
  1140. mcbsp_cfg.srgr2 &= ~FSGM;
  1141. mcbsp_cfg.xcr2 |= XDATDLY(1);
  1142. mcbsp_cfg.rcr2 |= RDATDLY(1);
  1143. } else {
  1144. mcbsp_cfg.pcr0 &= ~CLKXM;
  1145. mcbsp_cfg.srgr1 |= CLKGDV(1);
  1146. mcbsp_cfg.pcr0 &= ~FSXM;
  1147. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  1148. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  1149. }
  1150. mcbsp_cfg.xcr2 &= ~XPHASE;
  1151. mcbsp_cfg.rcr2 &= ~RPHASE;
  1152. omap_mcbsp_config(id, &mcbsp_cfg);
  1153. }
  1154. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  1155. #ifdef CONFIG_ARCH_OMAP3
  1156. #define max_thres(m) (mcbsp->pdata->buffer_size)
  1157. #define valid_threshold(m, val) ((val) <= max_thres(m))
  1158. #define THRESHOLD_PROP_BUILDER(prop) \
  1159. static ssize_t prop##_show(struct device *dev, \
  1160. struct device_attribute *attr, char *buf) \
  1161. { \
  1162. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1163. \
  1164. return sprintf(buf, "%u\n", mcbsp->prop); \
  1165. } \
  1166. \
  1167. static ssize_t prop##_store(struct device *dev, \
  1168. struct device_attribute *attr, \
  1169. const char *buf, size_t size) \
  1170. { \
  1171. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1172. unsigned long val; \
  1173. int status; \
  1174. \
  1175. status = strict_strtoul(buf, 0, &val); \
  1176. if (status) \
  1177. return status; \
  1178. \
  1179. if (!valid_threshold(mcbsp, val)) \
  1180. return -EDOM; \
  1181. \
  1182. mcbsp->prop = val; \
  1183. return size; \
  1184. } \
  1185. \
  1186. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  1187. THRESHOLD_PROP_BUILDER(max_tx_thres);
  1188. THRESHOLD_PROP_BUILDER(max_rx_thres);
  1189. static const char *dma_op_modes[] = {
  1190. "element", "threshold", "frame",
  1191. };
  1192. static ssize_t dma_op_mode_show(struct device *dev,
  1193. struct device_attribute *attr, char *buf)
  1194. {
  1195. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1196. int dma_op_mode, i = 0;
  1197. ssize_t len = 0;
  1198. const char * const *s;
  1199. dma_op_mode = mcbsp->dma_op_mode;
  1200. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  1201. if (dma_op_mode == i)
  1202. len += sprintf(buf + len, "[%s] ", *s);
  1203. else
  1204. len += sprintf(buf + len, "%s ", *s);
  1205. }
  1206. len += sprintf(buf + len, "\n");
  1207. return len;
  1208. }
  1209. static ssize_t dma_op_mode_store(struct device *dev,
  1210. struct device_attribute *attr,
  1211. const char *buf, size_t size)
  1212. {
  1213. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1214. const char * const *s;
  1215. int i = 0;
  1216. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  1217. if (sysfs_streq(buf, *s))
  1218. break;
  1219. if (i == ARRAY_SIZE(dma_op_modes))
  1220. return -EINVAL;
  1221. spin_lock_irq(&mcbsp->lock);
  1222. if (!mcbsp->free) {
  1223. size = -EBUSY;
  1224. goto unlock;
  1225. }
  1226. mcbsp->dma_op_mode = i;
  1227. unlock:
  1228. spin_unlock_irq(&mcbsp->lock);
  1229. return size;
  1230. }
  1231. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1232. static ssize_t st_taps_show(struct device *dev,
  1233. struct device_attribute *attr, char *buf)
  1234. {
  1235. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1236. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1237. ssize_t status = 0;
  1238. int i;
  1239. spin_lock_irq(&mcbsp->lock);
  1240. for (i = 0; i < st_data->nr_taps; i++)
  1241. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  1242. st_data->taps[i]);
  1243. if (i)
  1244. status += sprintf(&buf[status], "\n");
  1245. spin_unlock_irq(&mcbsp->lock);
  1246. return status;
  1247. }
  1248. static ssize_t st_taps_store(struct device *dev,
  1249. struct device_attribute *attr,
  1250. const char *buf, size_t size)
  1251. {
  1252. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1253. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1254. int val, tmp, status, i = 0;
  1255. spin_lock_irq(&mcbsp->lock);
  1256. memset(st_data->taps, 0, sizeof(st_data->taps));
  1257. st_data->nr_taps = 0;
  1258. do {
  1259. status = sscanf(buf, "%d%n", &val, &tmp);
  1260. if (status < 0 || status == 0) {
  1261. size = -EINVAL;
  1262. goto out;
  1263. }
  1264. if (val < -32768 || val > 32767) {
  1265. size = -EINVAL;
  1266. goto out;
  1267. }
  1268. st_data->taps[i++] = val;
  1269. buf += tmp;
  1270. if (*buf != ',')
  1271. break;
  1272. buf++;
  1273. } while (1);
  1274. st_data->nr_taps = i;
  1275. out:
  1276. spin_unlock_irq(&mcbsp->lock);
  1277. return size;
  1278. }
  1279. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  1280. static const struct attribute *additional_attrs[] = {
  1281. &dev_attr_max_tx_thres.attr,
  1282. &dev_attr_max_rx_thres.attr,
  1283. &dev_attr_dma_op_mode.attr,
  1284. NULL,
  1285. };
  1286. static const struct attribute_group additional_attr_group = {
  1287. .attrs = (struct attribute **)additional_attrs,
  1288. };
  1289. static inline int __devinit omap_additional_add(struct device *dev)
  1290. {
  1291. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1292. }
  1293. static inline void __devexit omap_additional_remove(struct device *dev)
  1294. {
  1295. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1296. }
  1297. static const struct attribute *sidetone_attrs[] = {
  1298. &dev_attr_st_taps.attr,
  1299. NULL,
  1300. };
  1301. static const struct attribute_group sidetone_attr_group = {
  1302. .attrs = (struct attribute **)sidetone_attrs,
  1303. };
  1304. int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
  1305. {
  1306. struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
  1307. struct omap_mcbsp_st_data *st_data;
  1308. int err;
  1309. st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
  1310. if (!st_data) {
  1311. err = -ENOMEM;
  1312. goto err1;
  1313. }
  1314. st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
  1315. if (!st_data->io_base_st) {
  1316. err = -ENOMEM;
  1317. goto err2;
  1318. }
  1319. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1320. if (err)
  1321. goto err3;
  1322. mcbsp->st_data = st_data;
  1323. return 0;
  1324. err3:
  1325. iounmap(st_data->io_base_st);
  1326. err2:
  1327. kfree(st_data);
  1328. err1:
  1329. return err;
  1330. }
  1331. static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
  1332. {
  1333. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1334. if (st_data) {
  1335. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1336. iounmap(st_data->io_base_st);
  1337. kfree(st_data);
  1338. }
  1339. }
  1340. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1341. {
  1342. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1343. if (cpu_is_omap34xx()) {
  1344. mcbsp->max_tx_thres = max_thres(mcbsp);
  1345. mcbsp->max_rx_thres = max_thres(mcbsp);
  1346. /*
  1347. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1348. * for mcbsp2 instances.
  1349. */
  1350. if (omap_additional_add(mcbsp->dev))
  1351. dev_warn(mcbsp->dev,
  1352. "Unable to create additional controls\n");
  1353. if (mcbsp->id == 2 || mcbsp->id == 3)
  1354. if (omap_st_add(mcbsp))
  1355. dev_warn(mcbsp->dev,
  1356. "Unable to create sidetone controls\n");
  1357. } else {
  1358. mcbsp->max_tx_thres = -EINVAL;
  1359. mcbsp->max_rx_thres = -EINVAL;
  1360. }
  1361. }
  1362. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1363. {
  1364. if (cpu_is_omap34xx()) {
  1365. omap_additional_remove(mcbsp->dev);
  1366. if (mcbsp->id == 2 || mcbsp->id == 3)
  1367. omap_st_remove(mcbsp);
  1368. }
  1369. }
  1370. #else
  1371. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1372. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1373. #endif /* CONFIG_ARCH_OMAP3 */
  1374. /*
  1375. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1376. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1377. */
  1378. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1379. {
  1380. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1381. struct omap_mcbsp *mcbsp;
  1382. int id = pdev->id - 1;
  1383. int ret = 0;
  1384. if (!pdata) {
  1385. dev_err(&pdev->dev, "McBSP device initialized without"
  1386. "platform data\n");
  1387. ret = -EINVAL;
  1388. goto exit;
  1389. }
  1390. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1391. if (id >= omap_mcbsp_count) {
  1392. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1393. ret = -EINVAL;
  1394. goto exit;
  1395. }
  1396. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1397. if (!mcbsp) {
  1398. ret = -ENOMEM;
  1399. goto exit;
  1400. }
  1401. spin_lock_init(&mcbsp->lock);
  1402. mcbsp->id = id + 1;
  1403. mcbsp->free = 1;
  1404. mcbsp->dma_tx_lch = -1;
  1405. mcbsp->dma_rx_lch = -1;
  1406. mcbsp->phys_base = pdata->phys_base;
  1407. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1408. if (!mcbsp->io_base) {
  1409. ret = -ENOMEM;
  1410. goto err_ioremap;
  1411. }
  1412. /* Default I/O is IRQ based */
  1413. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1414. mcbsp->tx_irq = pdata->tx_irq;
  1415. mcbsp->rx_irq = pdata->rx_irq;
  1416. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1417. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1418. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1419. if (IS_ERR(mcbsp->iclk)) {
  1420. ret = PTR_ERR(mcbsp->iclk);
  1421. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1422. goto err_iclk;
  1423. }
  1424. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1425. if (IS_ERR(mcbsp->fclk)) {
  1426. ret = PTR_ERR(mcbsp->fclk);
  1427. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1428. goto err_fclk;
  1429. }
  1430. mcbsp->pdata = pdata;
  1431. mcbsp->dev = &pdev->dev;
  1432. mcbsp_ptr[id] = mcbsp;
  1433. platform_set_drvdata(pdev, mcbsp);
  1434. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1435. omap34xx_device_init(mcbsp);
  1436. return 0;
  1437. err_fclk:
  1438. clk_put(mcbsp->iclk);
  1439. err_iclk:
  1440. iounmap(mcbsp->io_base);
  1441. err_ioremap:
  1442. kfree(mcbsp);
  1443. exit:
  1444. return ret;
  1445. }
  1446. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1447. {
  1448. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1449. platform_set_drvdata(pdev, NULL);
  1450. if (mcbsp) {
  1451. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1452. mcbsp->pdata->ops->free)
  1453. mcbsp->pdata->ops->free(mcbsp->id);
  1454. omap34xx_device_exit(mcbsp);
  1455. clk_disable(mcbsp->fclk);
  1456. clk_disable(mcbsp->iclk);
  1457. clk_put(mcbsp->fclk);
  1458. clk_put(mcbsp->iclk);
  1459. iounmap(mcbsp->io_base);
  1460. mcbsp->fclk = NULL;
  1461. mcbsp->iclk = NULL;
  1462. mcbsp->free = 0;
  1463. mcbsp->dev = NULL;
  1464. }
  1465. return 0;
  1466. }
  1467. static struct platform_driver omap_mcbsp_driver = {
  1468. .probe = omap_mcbsp_probe,
  1469. .remove = __devexit_p(omap_mcbsp_remove),
  1470. .driver = {
  1471. .name = "omap-mcbsp",
  1472. },
  1473. };
  1474. int __init omap_mcbsp_init(void)
  1475. {
  1476. /* Register the McBSP driver */
  1477. return platform_driver_register(&omap_mcbsp_driver);
  1478. }