visws_quirks.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678
  1. /*
  2. * SGI Visual Workstation support and quirks, unmaintained.
  3. *
  4. * Split out from setup.c by davej@suse.de
  5. *
  6. * Copyright (C) 1999 Bent Hagemark, Ingo Molnar
  7. *
  8. * SGI Visual Workstation interrupt controller
  9. *
  10. * The Cobalt system ASIC in the Visual Workstation contains a "Cobalt" APIC
  11. * which serves as the main interrupt controller in the system. Non-legacy
  12. * hardware in the system uses this controller directly. Legacy devices
  13. * are connected to the PIIX4 which in turn has its 8259(s) connected to
  14. * a of the Cobalt APIC entry.
  15. *
  16. * 09/02/2000 - Updated for 2.4 by jbarnes@sgi.com
  17. *
  18. * 25/11/2002 - Updated for 2.5 by Andrey Panin <pazke@orbita1.ru>
  19. */
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/smp.h>
  24. #include <asm/visws/cobalt.h>
  25. #include <asm/visws/piix4.h>
  26. #include <asm/io_apic.h>
  27. #include <asm/fixmap.h>
  28. #include <asm/reboot.h>
  29. #include <asm/setup.h>
  30. #include <asm/apic.h>
  31. #include <asm/e820.h>
  32. #include <asm/io.h>
  33. #include <linux/kernel_stat.h>
  34. #include <asm/i8259.h>
  35. #include <asm/irq_vectors.h>
  36. #include <asm/visws/lithium.h>
  37. #include <linux/sched.h>
  38. #include <linux/kernel.h>
  39. #include <linux/pci.h>
  40. #include <linux/pci_ids.h>
  41. extern int no_broadcast;
  42. char visws_board_type = -1;
  43. char visws_board_rev = -1;
  44. int is_visws_box(void)
  45. {
  46. return visws_board_type >= 0;
  47. }
  48. static int __init visws_time_init(void)
  49. {
  50. printk(KERN_INFO "Starting Cobalt Timer system clock\n");
  51. /* Set the countdown value */
  52. co_cpu_write(CO_CPU_TIMEVAL, CO_TIME_HZ/HZ);
  53. /* Start the timer */
  54. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) | CO_CTRL_TIMERUN);
  55. /* Enable (unmask) the timer interrupt */
  56. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) & ~CO_CTRL_TIMEMASK);
  57. /*
  58. * Zero return means the generic timer setup code will set up
  59. * the standard vector:
  60. */
  61. return 0;
  62. }
  63. /* Replaces the default init_ISA_irqs in the generic setup */
  64. static void __init visws_pre_intr_init(void)
  65. {
  66. init_VISWS_APIC_irqs();
  67. }
  68. /* Quirk for machine specific memory setup. */
  69. #define MB (1024 * 1024)
  70. unsigned long sgivwfb_mem_phys;
  71. unsigned long sgivwfb_mem_size;
  72. EXPORT_SYMBOL(sgivwfb_mem_phys);
  73. EXPORT_SYMBOL(sgivwfb_mem_size);
  74. long long mem_size __initdata = 0;
  75. static char * __init visws_memory_setup(void)
  76. {
  77. long long gfx_mem_size = 8 * MB;
  78. mem_size = boot_params.alt_mem_k;
  79. if (!mem_size) {
  80. printk(KERN_WARNING "Bootloader didn't set memory size, upgrade it !\n");
  81. mem_size = 128 * MB;
  82. }
  83. /*
  84. * this hardcodes the graphics memory to 8 MB
  85. * it really should be sized dynamically (or at least
  86. * set as a boot param)
  87. */
  88. if (!sgivwfb_mem_size) {
  89. printk(KERN_WARNING "Defaulting to 8 MB framebuffer size\n");
  90. sgivwfb_mem_size = 8 * MB;
  91. }
  92. /*
  93. * Trim to nearest MB
  94. */
  95. sgivwfb_mem_size &= ~((1 << 20) - 1);
  96. sgivwfb_mem_phys = mem_size - gfx_mem_size;
  97. e820_add_region(0, LOWMEMSIZE(), E820_RAM);
  98. e820_add_region(HIGH_MEMORY, mem_size - sgivwfb_mem_size - HIGH_MEMORY, E820_RAM);
  99. e820_add_region(sgivwfb_mem_phys, sgivwfb_mem_size, E820_RESERVED);
  100. return "PROM";
  101. }
  102. static void visws_machine_emergency_restart(void)
  103. {
  104. /*
  105. * Visual Workstations restart after this
  106. * register is poked on the PIIX4
  107. */
  108. outb(PIIX4_RESET_VAL, PIIX4_RESET_PORT);
  109. }
  110. static void visws_machine_power_off(void)
  111. {
  112. unsigned short pm_status;
  113. /* extern unsigned int pci_bus0; */
  114. while ((pm_status = inw(PMSTS_PORT)) & 0x100)
  115. outw(pm_status, PMSTS_PORT);
  116. outw(PM_SUSPEND_ENABLE, PMCNTRL_PORT);
  117. mdelay(10);
  118. #define PCI_CONF1_ADDRESS(bus, devfn, reg) \
  119. (0x80000000 | (bus << 16) | (devfn << 8) | (reg & ~3))
  120. /* outl(PCI_CONF1_ADDRESS(pci_bus0, SPECIAL_DEV, SPECIAL_REG), 0xCF8); */
  121. outl(PIIX_SPECIAL_STOP, 0xCFC);
  122. }
  123. static void __init visws_get_smp_config(unsigned int early)
  124. {
  125. }
  126. /*
  127. * The Visual Workstation is Intel MP compliant in the hardware
  128. * sense, but it doesn't have a BIOS(-configuration table).
  129. * No problem for Linux.
  130. */
  131. static void __init MP_processor_info(struct mpc_cpu *m)
  132. {
  133. int ver, logical_apicid;
  134. physid_mask_t apic_cpus;
  135. if (!(m->cpuflag & CPU_ENABLED))
  136. return;
  137. logical_apicid = m->apicid;
  138. printk(KERN_INFO "%sCPU #%d %u:%u APIC version %d\n",
  139. m->cpuflag & CPU_BOOTPROCESSOR ? "Bootup " : "",
  140. m->apicid, (m->cpufeature & CPU_FAMILY_MASK) >> 8,
  141. (m->cpufeature & CPU_MODEL_MASK) >> 4, m->apicver);
  142. if (m->cpuflag & CPU_BOOTPROCESSOR)
  143. boot_cpu_physical_apicid = m->apicid;
  144. ver = m->apicver;
  145. if ((ver >= 0x14 && m->apicid >= 0xff) || m->apicid >= 0xf) {
  146. printk(KERN_ERR "Processor #%d INVALID. (Max ID: %d).\n",
  147. m->apicid, MAX_APICS);
  148. return;
  149. }
  150. apic_cpus = apic->apicid_to_cpu_present(m->apicid);
  151. physids_or(phys_cpu_present_map, phys_cpu_present_map, apic_cpus);
  152. /*
  153. * Validate version
  154. */
  155. if (ver == 0x0) {
  156. printk(KERN_ERR "BIOS bug, APIC version is 0 for CPU#%d! "
  157. "fixing up to 0x10. (tell your hw vendor)\n",
  158. m->apicid);
  159. ver = 0x10;
  160. }
  161. apic_version[m->apicid] = ver;
  162. }
  163. static void __init visws_find_smp_config(unsigned int reserve)
  164. {
  165. struct mpc_cpu *mp = phys_to_virt(CO_CPU_TAB_PHYS);
  166. unsigned short ncpus = readw(phys_to_virt(CO_CPU_NUM_PHYS));
  167. if (ncpus > CO_CPU_MAX) {
  168. printk(KERN_WARNING "find_visws_smp: got cpu count of %d at %p\n",
  169. ncpus, mp);
  170. ncpus = CO_CPU_MAX;
  171. }
  172. if (ncpus > setup_max_cpus)
  173. ncpus = setup_max_cpus;
  174. #ifdef CONFIG_X86_LOCAL_APIC
  175. smp_found_config = 1;
  176. #endif
  177. while (ncpus--)
  178. MP_processor_info(mp++);
  179. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  180. }
  181. static int visws_trap_init(void);
  182. static struct x86_quirks visws_x86_quirks __initdata = {
  183. .arch_time_init = visws_time_init,
  184. .arch_intr_init = NULL,
  185. .arch_trap_init = visws_trap_init,
  186. };
  187. void __init visws_early_detect(void)
  188. {
  189. int raw;
  190. visws_board_type = (char)(inb_p(PIIX_GPI_BD_REG) & PIIX_GPI_BD_REG)
  191. >> PIIX_GPI_BD_SHIFT;
  192. if (visws_board_type < 0)
  193. return;
  194. /*
  195. * Install special quirks for timer, interrupt and memory setup:
  196. * Fall back to generic behavior for traps:
  197. * Override generic MP-table parsing:
  198. */
  199. x86_quirks = &visws_x86_quirks;
  200. x86_init.resources.memory_setup = visws_memory_setup;
  201. x86_init.mpparse.get_smp_config = visws_get_smp_config;
  202. x86_init.mpparse.find_smp_config = visws_find_smp_config;
  203. x86_init.irqs.pre_vector_init = visws_pre_intr_init;
  204. /*
  205. * Install reboot quirks:
  206. */
  207. pm_power_off = visws_machine_power_off;
  208. machine_ops.emergency_restart = visws_machine_emergency_restart;
  209. /*
  210. * Do not use broadcast IPIs:
  211. */
  212. no_broadcast = 0;
  213. #ifdef CONFIG_X86_IO_APIC
  214. /*
  215. * Turn off IO-APIC detection and initialization:
  216. */
  217. skip_ioapic_setup = 1;
  218. #endif
  219. /*
  220. * Get Board rev.
  221. * First, we have to initialize the 307 part to allow us access
  222. * to the GPIO registers. Let's map them at 0x0fc0 which is right
  223. * after the PIIX4 PM section.
  224. */
  225. outb_p(SIO_DEV_SEL, SIO_INDEX);
  226. outb_p(SIO_GP_DEV, SIO_DATA); /* Talk to GPIO regs. */
  227. outb_p(SIO_DEV_MSB, SIO_INDEX);
  228. outb_p(SIO_GP_MSB, SIO_DATA); /* MSB of GPIO base address */
  229. outb_p(SIO_DEV_LSB, SIO_INDEX);
  230. outb_p(SIO_GP_LSB, SIO_DATA); /* LSB of GPIO base address */
  231. outb_p(SIO_DEV_ENB, SIO_INDEX);
  232. outb_p(1, SIO_DATA); /* Enable GPIO registers. */
  233. /*
  234. * Now, we have to map the power management section to write
  235. * a bit which enables access to the GPIO registers.
  236. * What lunatic came up with this shit?
  237. */
  238. outb_p(SIO_DEV_SEL, SIO_INDEX);
  239. outb_p(SIO_PM_DEV, SIO_DATA); /* Talk to GPIO regs. */
  240. outb_p(SIO_DEV_MSB, SIO_INDEX);
  241. outb_p(SIO_PM_MSB, SIO_DATA); /* MSB of PM base address */
  242. outb_p(SIO_DEV_LSB, SIO_INDEX);
  243. outb_p(SIO_PM_LSB, SIO_DATA); /* LSB of PM base address */
  244. outb_p(SIO_DEV_ENB, SIO_INDEX);
  245. outb_p(1, SIO_DATA); /* Enable PM registers. */
  246. /*
  247. * Now, write the PM register which enables the GPIO registers.
  248. */
  249. outb_p(SIO_PM_FER2, SIO_PM_INDEX);
  250. outb_p(SIO_PM_GP_EN, SIO_PM_DATA);
  251. /*
  252. * Now, initialize the GPIO registers.
  253. * We want them all to be inputs which is the
  254. * power on default, so let's leave them alone.
  255. * So, let's just read the board rev!
  256. */
  257. raw = inb_p(SIO_GP_DATA1);
  258. raw &= 0x7f; /* 7 bits of valid board revision ID. */
  259. if (visws_board_type == VISWS_320) {
  260. if (raw < 0x6) {
  261. visws_board_rev = 4;
  262. } else if (raw < 0xc) {
  263. visws_board_rev = 5;
  264. } else {
  265. visws_board_rev = 6;
  266. }
  267. } else if (visws_board_type == VISWS_540) {
  268. visws_board_rev = 2;
  269. } else {
  270. visws_board_rev = raw;
  271. }
  272. printk(KERN_INFO "Silicon Graphics Visual Workstation %s (rev %d) detected\n",
  273. (visws_board_type == VISWS_320 ? "320" :
  274. (visws_board_type == VISWS_540 ? "540" :
  275. "unknown")), visws_board_rev);
  276. }
  277. #define A01234 (LI_INTA_0 | LI_INTA_1 | LI_INTA_2 | LI_INTA_3 | LI_INTA_4)
  278. #define BCD (LI_INTB | LI_INTC | LI_INTD)
  279. #define ALLDEVS (A01234 | BCD)
  280. static __init void lithium_init(void)
  281. {
  282. set_fixmap(FIX_LI_PCIA, LI_PCI_A_PHYS);
  283. set_fixmap(FIX_LI_PCIB, LI_PCI_B_PHYS);
  284. if ((li_pcia_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  285. (li_pcia_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  286. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'A');
  287. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  288. }
  289. if ((li_pcib_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  290. (li_pcib_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  291. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'B');
  292. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  293. }
  294. li_pcia_write16(LI_PCI_INTEN, ALLDEVS);
  295. li_pcib_write16(LI_PCI_INTEN, ALLDEVS);
  296. }
  297. static __init void cobalt_init(void)
  298. {
  299. /*
  300. * On normal SMP PC this is used only with SMP, but we have to
  301. * use it and set it up here to start the Cobalt clock
  302. */
  303. set_fixmap(FIX_APIC_BASE, APIC_DEFAULT_PHYS_BASE);
  304. setup_local_APIC();
  305. printk(KERN_INFO "Local APIC Version %#x, ID %#x\n",
  306. (unsigned int)apic_read(APIC_LVR),
  307. (unsigned int)apic_read(APIC_ID));
  308. set_fixmap(FIX_CO_CPU, CO_CPU_PHYS);
  309. set_fixmap(FIX_CO_APIC, CO_APIC_PHYS);
  310. printk(KERN_INFO "Cobalt Revision %#lx, APIC ID %#lx\n",
  311. co_cpu_read(CO_CPU_REV), co_apic_read(CO_APIC_ID));
  312. /* Enable Cobalt APIC being careful to NOT change the ID! */
  313. co_apic_write(CO_APIC_ID, co_apic_read(CO_APIC_ID) | CO_APIC_ENABLE);
  314. printk(KERN_INFO "Cobalt APIC enabled: ID reg %#lx\n",
  315. co_apic_read(CO_APIC_ID));
  316. }
  317. static int __init visws_trap_init(void)
  318. {
  319. lithium_init();
  320. cobalt_init();
  321. return 1;
  322. }
  323. /*
  324. * IRQ controller / APIC support:
  325. */
  326. static DEFINE_SPINLOCK(cobalt_lock);
  327. /*
  328. * Set the given Cobalt APIC Redirection Table entry to point
  329. * to the given IDT vector/index.
  330. */
  331. static inline void co_apic_set(int entry, int irq)
  332. {
  333. co_apic_write(CO_APIC_LO(entry), CO_APIC_LEVEL | (irq + FIRST_EXTERNAL_VECTOR));
  334. co_apic_write(CO_APIC_HI(entry), 0);
  335. }
  336. /*
  337. * Cobalt (IO)-APIC functions to handle PCI devices.
  338. */
  339. static inline int co_apic_ide0_hack(void)
  340. {
  341. extern char visws_board_type;
  342. extern char visws_board_rev;
  343. if (visws_board_type == VISWS_320 && visws_board_rev == 5)
  344. return 5;
  345. return CO_APIC_IDE0;
  346. }
  347. static int is_co_apic(unsigned int irq)
  348. {
  349. if (IS_CO_APIC(irq))
  350. return CO_APIC(irq);
  351. switch (irq) {
  352. case 0: return CO_APIC_CPU;
  353. case CO_IRQ_IDE0: return co_apic_ide0_hack();
  354. case CO_IRQ_IDE1: return CO_APIC_IDE1;
  355. default: return -1;
  356. }
  357. }
  358. /*
  359. * This is the SGI Cobalt (IO-)APIC:
  360. */
  361. static void enable_cobalt_irq(unsigned int irq)
  362. {
  363. co_apic_set(is_co_apic(irq), irq);
  364. }
  365. static void disable_cobalt_irq(unsigned int irq)
  366. {
  367. int entry = is_co_apic(irq);
  368. co_apic_write(CO_APIC_LO(entry), CO_APIC_MASK);
  369. co_apic_read(CO_APIC_LO(entry));
  370. }
  371. /*
  372. * "irq" really just serves to identify the device. Here is where we
  373. * map this to the Cobalt APIC entry where it's physically wired.
  374. * This is called via request_irq -> setup_irq -> irq_desc->startup()
  375. */
  376. static unsigned int startup_cobalt_irq(unsigned int irq)
  377. {
  378. unsigned long flags;
  379. struct irq_desc *desc = irq_to_desc(irq);
  380. spin_lock_irqsave(&cobalt_lock, flags);
  381. if ((desc->status & (IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING)))
  382. desc->status &= ~(IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING);
  383. enable_cobalt_irq(irq);
  384. spin_unlock_irqrestore(&cobalt_lock, flags);
  385. return 0;
  386. }
  387. static void ack_cobalt_irq(unsigned int irq)
  388. {
  389. unsigned long flags;
  390. spin_lock_irqsave(&cobalt_lock, flags);
  391. disable_cobalt_irq(irq);
  392. apic_write(APIC_EOI, APIC_EIO_ACK);
  393. spin_unlock_irqrestore(&cobalt_lock, flags);
  394. }
  395. static void end_cobalt_irq(unsigned int irq)
  396. {
  397. unsigned long flags;
  398. struct irq_desc *desc = irq_to_desc(irq);
  399. spin_lock_irqsave(&cobalt_lock, flags);
  400. if (!(desc->status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  401. enable_cobalt_irq(irq);
  402. spin_unlock_irqrestore(&cobalt_lock, flags);
  403. }
  404. static struct irq_chip cobalt_irq_type = {
  405. .typename = "Cobalt-APIC",
  406. .startup = startup_cobalt_irq,
  407. .shutdown = disable_cobalt_irq,
  408. .enable = enable_cobalt_irq,
  409. .disable = disable_cobalt_irq,
  410. .ack = ack_cobalt_irq,
  411. .end = end_cobalt_irq,
  412. };
  413. /*
  414. * This is the PIIX4-based 8259 that is wired up indirectly to Cobalt
  415. * -- not the manner expected by the code in i8259.c.
  416. *
  417. * there is a 'master' physical interrupt source that gets sent to
  418. * the CPU. But in the chipset there are various 'virtual' interrupts
  419. * waiting to be handled. We represent this to Linux through a 'master'
  420. * interrupt controller type, and through a special virtual interrupt-
  421. * controller. Device drivers only see the virtual interrupt sources.
  422. */
  423. static unsigned int startup_piix4_master_irq(unsigned int irq)
  424. {
  425. init_8259A(0);
  426. return startup_cobalt_irq(irq);
  427. }
  428. static void end_piix4_master_irq(unsigned int irq)
  429. {
  430. unsigned long flags;
  431. spin_lock_irqsave(&cobalt_lock, flags);
  432. enable_cobalt_irq(irq);
  433. spin_unlock_irqrestore(&cobalt_lock, flags);
  434. }
  435. static struct irq_chip piix4_master_irq_type = {
  436. .typename = "PIIX4-master",
  437. .startup = startup_piix4_master_irq,
  438. .ack = ack_cobalt_irq,
  439. .end = end_piix4_master_irq,
  440. };
  441. static struct irq_chip piix4_virtual_irq_type = {
  442. .typename = "PIIX4-virtual",
  443. .shutdown = disable_8259A_irq,
  444. .enable = enable_8259A_irq,
  445. .disable = disable_8259A_irq,
  446. };
  447. /*
  448. * PIIX4-8259 master/virtual functions to handle interrupt requests
  449. * from legacy devices: floppy, parallel, serial, rtc.
  450. *
  451. * None of these get Cobalt APIC entries, neither do they have IDT
  452. * entries. These interrupts are purely virtual and distributed from
  453. * the 'master' interrupt source: CO_IRQ_8259.
  454. *
  455. * When the 8259 interrupts its handler figures out which of these
  456. * devices is interrupting and dispatches to its handler.
  457. *
  458. * CAREFUL: devices see the 'virtual' interrupt only. Thus disable/
  459. * enable_irq gets the right irq. This 'master' irq is never directly
  460. * manipulated by any driver.
  461. */
  462. static irqreturn_t piix4_master_intr(int irq, void *dev_id)
  463. {
  464. int realirq;
  465. struct irq_desc *desc;
  466. unsigned long flags;
  467. spin_lock_irqsave(&i8259A_lock, flags);
  468. /* Find out what's interrupting in the PIIX4 master 8259 */
  469. outb(0x0c, 0x20); /* OCW3 Poll command */
  470. realirq = inb(0x20);
  471. /*
  472. * Bit 7 == 0 means invalid/spurious
  473. */
  474. if (unlikely(!(realirq & 0x80)))
  475. goto out_unlock;
  476. realirq &= 7;
  477. if (unlikely(realirq == 2)) {
  478. outb(0x0c, 0xa0);
  479. realirq = inb(0xa0);
  480. if (unlikely(!(realirq & 0x80)))
  481. goto out_unlock;
  482. realirq = (realirq & 7) + 8;
  483. }
  484. /* mask and ack interrupt */
  485. cached_irq_mask |= 1 << realirq;
  486. if (unlikely(realirq > 7)) {
  487. inb(0xa1);
  488. outb(cached_slave_mask, 0xa1);
  489. outb(0x60 + (realirq & 7), 0xa0);
  490. outb(0x60 + 2, 0x20);
  491. } else {
  492. inb(0x21);
  493. outb(cached_master_mask, 0x21);
  494. outb(0x60 + realirq, 0x20);
  495. }
  496. spin_unlock_irqrestore(&i8259A_lock, flags);
  497. desc = irq_to_desc(realirq);
  498. /*
  499. * handle this 'virtual interrupt' as a Cobalt one now.
  500. */
  501. kstat_incr_irqs_this_cpu(realirq, desc);
  502. if (likely(desc->action != NULL))
  503. handle_IRQ_event(realirq, desc->action);
  504. if (!(desc->status & IRQ_DISABLED))
  505. enable_8259A_irq(realirq);
  506. return IRQ_HANDLED;
  507. out_unlock:
  508. spin_unlock_irqrestore(&i8259A_lock, flags);
  509. return IRQ_NONE;
  510. }
  511. static struct irqaction master_action = {
  512. .handler = piix4_master_intr,
  513. .name = "PIIX4-8259",
  514. };
  515. static struct irqaction cascade_action = {
  516. .handler = no_action,
  517. .name = "cascade",
  518. };
  519. void init_VISWS_APIC_irqs(void)
  520. {
  521. int i;
  522. for (i = 0; i < CO_IRQ_APIC0 + CO_APIC_LAST + 1; i++) {
  523. struct irq_desc *desc = irq_to_desc(i);
  524. desc->status = IRQ_DISABLED;
  525. desc->action = 0;
  526. desc->depth = 1;
  527. if (i == 0) {
  528. desc->chip = &cobalt_irq_type;
  529. }
  530. else if (i == CO_IRQ_IDE0) {
  531. desc->chip = &cobalt_irq_type;
  532. }
  533. else if (i == CO_IRQ_IDE1) {
  534. desc->chip = &cobalt_irq_type;
  535. }
  536. else if (i == CO_IRQ_8259) {
  537. desc->chip = &piix4_master_irq_type;
  538. }
  539. else if (i < CO_IRQ_APIC0) {
  540. desc->chip = &piix4_virtual_irq_type;
  541. }
  542. else if (IS_CO_APIC(i)) {
  543. desc->chip = &cobalt_irq_type;
  544. }
  545. }
  546. setup_irq(CO_IRQ_8259, &master_action);
  547. setup_irq(2, &cascade_action);
  548. }