rv770.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  43. {
  44. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  45. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  46. /* Lock the graphics update lock */
  47. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  48. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  49. /* update the scanout addresses */
  50. if (radeon_crtc->crtc_id) {
  51. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  52. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  53. } else {
  54. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  55. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  56. }
  57. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  58. (u32)crtc_base);
  59. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  60. (u32)crtc_base);
  61. /* Wait for update_pending to go high. */
  62. while (!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING));
  63. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  64. /* Unlock the lock, so double-buffering can take place inside vblank */
  65. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  66. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  67. /* Return current update_pending status: */
  68. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  69. }
  70. /* get temperature in millidegrees */
  71. u32 rv770_get_temp(struct radeon_device *rdev)
  72. {
  73. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  74. ASIC_T_SHIFT;
  75. u32 actual_temp = 0;
  76. if ((temp >> 9) & 1)
  77. actual_temp = 0;
  78. else
  79. actual_temp = (temp >> 1) & 0xff;
  80. return actual_temp * 1000;
  81. }
  82. void rv770_pm_misc(struct radeon_device *rdev)
  83. {
  84. int req_ps_idx = rdev->pm.requested_power_state_index;
  85. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  86. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  87. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  88. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  89. if (voltage->voltage != rdev->pm.current_vddc) {
  90. radeon_atom_set_voltage(rdev, voltage->voltage);
  91. rdev->pm.current_vddc = voltage->voltage;
  92. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  93. }
  94. }
  95. }
  96. /*
  97. * GART
  98. */
  99. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  100. {
  101. u32 tmp;
  102. int r, i;
  103. if (rdev->gart.table.vram.robj == NULL) {
  104. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  105. return -EINVAL;
  106. }
  107. r = radeon_gart_table_vram_pin(rdev);
  108. if (r)
  109. return r;
  110. radeon_gart_restore(rdev);
  111. /* Setup L2 cache */
  112. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  113. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  114. EFFECTIVE_L2_QUEUE_SIZE(7));
  115. WREG32(VM_L2_CNTL2, 0);
  116. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  117. /* Setup TLB control */
  118. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  119. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  120. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  121. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  122. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  123. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  124. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  125. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  126. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  127. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  128. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  129. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  130. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  131. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  132. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  133. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  134. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  135. (u32)(rdev->dummy_page.addr >> 12));
  136. for (i = 1; i < 7; i++)
  137. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  138. r600_pcie_gart_tlb_flush(rdev);
  139. rdev->gart.ready = true;
  140. return 0;
  141. }
  142. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  143. {
  144. u32 tmp;
  145. int i, r;
  146. /* Disable all tables */
  147. for (i = 0; i < 7; i++)
  148. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  149. /* Setup L2 cache */
  150. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  151. EFFECTIVE_L2_QUEUE_SIZE(7));
  152. WREG32(VM_L2_CNTL2, 0);
  153. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  154. /* Setup TLB control */
  155. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  156. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  157. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  158. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  159. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  160. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  161. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  162. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  163. if (rdev->gart.table.vram.robj) {
  164. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  165. if (likely(r == 0)) {
  166. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  167. radeon_bo_unpin(rdev->gart.table.vram.robj);
  168. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  169. }
  170. }
  171. }
  172. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  173. {
  174. radeon_gart_fini(rdev);
  175. rv770_pcie_gart_disable(rdev);
  176. radeon_gart_table_vram_free(rdev);
  177. }
  178. void rv770_agp_enable(struct radeon_device *rdev)
  179. {
  180. u32 tmp;
  181. int i;
  182. /* Setup L2 cache */
  183. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  184. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  185. EFFECTIVE_L2_QUEUE_SIZE(7));
  186. WREG32(VM_L2_CNTL2, 0);
  187. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  188. /* Setup TLB control */
  189. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  190. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  191. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  192. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  193. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  194. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  195. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  196. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  197. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  198. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  199. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  200. for (i = 0; i < 7; i++)
  201. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  202. }
  203. static void rv770_mc_program(struct radeon_device *rdev)
  204. {
  205. struct rv515_mc_save save;
  206. u32 tmp;
  207. int i, j;
  208. /* Initialize HDP */
  209. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  210. WREG32((0x2c14 + j), 0x00000000);
  211. WREG32((0x2c18 + j), 0x00000000);
  212. WREG32((0x2c1c + j), 0x00000000);
  213. WREG32((0x2c20 + j), 0x00000000);
  214. WREG32((0x2c24 + j), 0x00000000);
  215. }
  216. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  217. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  218. */
  219. tmp = RREG32(HDP_DEBUG1);
  220. rv515_mc_stop(rdev, &save);
  221. if (r600_mc_wait_for_idle(rdev)) {
  222. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  223. }
  224. /* Lockout access through VGA aperture*/
  225. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  226. /* Update configuration */
  227. if (rdev->flags & RADEON_IS_AGP) {
  228. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  229. /* VRAM before AGP */
  230. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  231. rdev->mc.vram_start >> 12);
  232. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  233. rdev->mc.gtt_end >> 12);
  234. } else {
  235. /* VRAM after AGP */
  236. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  237. rdev->mc.gtt_start >> 12);
  238. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  239. rdev->mc.vram_end >> 12);
  240. }
  241. } else {
  242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  243. rdev->mc.vram_start >> 12);
  244. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  245. rdev->mc.vram_end >> 12);
  246. }
  247. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  248. if (rdev->flags & RADEON_IS_IGP) {
  249. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  250. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  251. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  252. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  253. }
  254. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  255. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  256. WREG32(MC_VM_FB_LOCATION, tmp);
  257. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  258. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  259. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  260. if (rdev->flags & RADEON_IS_AGP) {
  261. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  262. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  263. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  264. } else {
  265. WREG32(MC_VM_AGP_BASE, 0);
  266. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  267. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  268. }
  269. if (r600_mc_wait_for_idle(rdev)) {
  270. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  271. }
  272. rv515_mc_resume(rdev, &save);
  273. /* we need to own VRAM, so turn off the VGA renderer here
  274. * to stop it overwriting our objects */
  275. rv515_vga_render_disable(rdev);
  276. }
  277. /*
  278. * CP.
  279. */
  280. void r700_cp_stop(struct radeon_device *rdev)
  281. {
  282. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  283. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  284. WREG32(SCRATCH_UMSK, 0);
  285. }
  286. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  287. {
  288. const __be32 *fw_data;
  289. int i;
  290. if (!rdev->me_fw || !rdev->pfp_fw)
  291. return -EINVAL;
  292. r700_cp_stop(rdev);
  293. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  294. /* Reset cp */
  295. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  296. RREG32(GRBM_SOFT_RESET);
  297. mdelay(15);
  298. WREG32(GRBM_SOFT_RESET, 0);
  299. fw_data = (const __be32 *)rdev->pfp_fw->data;
  300. WREG32(CP_PFP_UCODE_ADDR, 0);
  301. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  302. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  303. WREG32(CP_PFP_UCODE_ADDR, 0);
  304. fw_data = (const __be32 *)rdev->me_fw->data;
  305. WREG32(CP_ME_RAM_WADDR, 0);
  306. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  307. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  308. WREG32(CP_PFP_UCODE_ADDR, 0);
  309. WREG32(CP_ME_RAM_WADDR, 0);
  310. WREG32(CP_ME_RAM_RADDR, 0);
  311. return 0;
  312. }
  313. void r700_cp_fini(struct radeon_device *rdev)
  314. {
  315. r700_cp_stop(rdev);
  316. radeon_ring_fini(rdev);
  317. }
  318. /*
  319. * Core functions
  320. */
  321. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  322. u32 num_tile_pipes,
  323. u32 num_backends,
  324. u32 backend_disable_mask)
  325. {
  326. u32 backend_map = 0;
  327. u32 enabled_backends_mask;
  328. u32 enabled_backends_count;
  329. u32 cur_pipe;
  330. u32 swizzle_pipe[R7XX_MAX_PIPES];
  331. u32 cur_backend;
  332. u32 i;
  333. bool force_no_swizzle;
  334. if (num_tile_pipes > R7XX_MAX_PIPES)
  335. num_tile_pipes = R7XX_MAX_PIPES;
  336. if (num_tile_pipes < 1)
  337. num_tile_pipes = 1;
  338. if (num_backends > R7XX_MAX_BACKENDS)
  339. num_backends = R7XX_MAX_BACKENDS;
  340. if (num_backends < 1)
  341. num_backends = 1;
  342. enabled_backends_mask = 0;
  343. enabled_backends_count = 0;
  344. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  345. if (((backend_disable_mask >> i) & 1) == 0) {
  346. enabled_backends_mask |= (1 << i);
  347. ++enabled_backends_count;
  348. }
  349. if (enabled_backends_count == num_backends)
  350. break;
  351. }
  352. if (enabled_backends_count == 0) {
  353. enabled_backends_mask = 1;
  354. enabled_backends_count = 1;
  355. }
  356. if (enabled_backends_count != num_backends)
  357. num_backends = enabled_backends_count;
  358. switch (rdev->family) {
  359. case CHIP_RV770:
  360. case CHIP_RV730:
  361. force_no_swizzle = false;
  362. break;
  363. case CHIP_RV710:
  364. case CHIP_RV740:
  365. default:
  366. force_no_swizzle = true;
  367. break;
  368. }
  369. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  370. switch (num_tile_pipes) {
  371. case 1:
  372. swizzle_pipe[0] = 0;
  373. break;
  374. case 2:
  375. swizzle_pipe[0] = 0;
  376. swizzle_pipe[1] = 1;
  377. break;
  378. case 3:
  379. if (force_no_swizzle) {
  380. swizzle_pipe[0] = 0;
  381. swizzle_pipe[1] = 1;
  382. swizzle_pipe[2] = 2;
  383. } else {
  384. swizzle_pipe[0] = 0;
  385. swizzle_pipe[1] = 2;
  386. swizzle_pipe[2] = 1;
  387. }
  388. break;
  389. case 4:
  390. if (force_no_swizzle) {
  391. swizzle_pipe[0] = 0;
  392. swizzle_pipe[1] = 1;
  393. swizzle_pipe[2] = 2;
  394. swizzle_pipe[3] = 3;
  395. } else {
  396. swizzle_pipe[0] = 0;
  397. swizzle_pipe[1] = 2;
  398. swizzle_pipe[2] = 3;
  399. swizzle_pipe[3] = 1;
  400. }
  401. break;
  402. case 5:
  403. if (force_no_swizzle) {
  404. swizzle_pipe[0] = 0;
  405. swizzle_pipe[1] = 1;
  406. swizzle_pipe[2] = 2;
  407. swizzle_pipe[3] = 3;
  408. swizzle_pipe[4] = 4;
  409. } else {
  410. swizzle_pipe[0] = 0;
  411. swizzle_pipe[1] = 2;
  412. swizzle_pipe[2] = 4;
  413. swizzle_pipe[3] = 1;
  414. swizzle_pipe[4] = 3;
  415. }
  416. break;
  417. case 6:
  418. if (force_no_swizzle) {
  419. swizzle_pipe[0] = 0;
  420. swizzle_pipe[1] = 1;
  421. swizzle_pipe[2] = 2;
  422. swizzle_pipe[3] = 3;
  423. swizzle_pipe[4] = 4;
  424. swizzle_pipe[5] = 5;
  425. } else {
  426. swizzle_pipe[0] = 0;
  427. swizzle_pipe[1] = 2;
  428. swizzle_pipe[2] = 4;
  429. swizzle_pipe[3] = 5;
  430. swizzle_pipe[4] = 3;
  431. swizzle_pipe[5] = 1;
  432. }
  433. break;
  434. case 7:
  435. if (force_no_swizzle) {
  436. swizzle_pipe[0] = 0;
  437. swizzle_pipe[1] = 1;
  438. swizzle_pipe[2] = 2;
  439. swizzle_pipe[3] = 3;
  440. swizzle_pipe[4] = 4;
  441. swizzle_pipe[5] = 5;
  442. swizzle_pipe[6] = 6;
  443. } else {
  444. swizzle_pipe[0] = 0;
  445. swizzle_pipe[1] = 2;
  446. swizzle_pipe[2] = 4;
  447. swizzle_pipe[3] = 6;
  448. swizzle_pipe[4] = 3;
  449. swizzle_pipe[5] = 1;
  450. swizzle_pipe[6] = 5;
  451. }
  452. break;
  453. case 8:
  454. if (force_no_swizzle) {
  455. swizzle_pipe[0] = 0;
  456. swizzle_pipe[1] = 1;
  457. swizzle_pipe[2] = 2;
  458. swizzle_pipe[3] = 3;
  459. swizzle_pipe[4] = 4;
  460. swizzle_pipe[5] = 5;
  461. swizzle_pipe[6] = 6;
  462. swizzle_pipe[7] = 7;
  463. } else {
  464. swizzle_pipe[0] = 0;
  465. swizzle_pipe[1] = 2;
  466. swizzle_pipe[2] = 4;
  467. swizzle_pipe[3] = 6;
  468. swizzle_pipe[4] = 3;
  469. swizzle_pipe[5] = 1;
  470. swizzle_pipe[6] = 7;
  471. swizzle_pipe[7] = 5;
  472. }
  473. break;
  474. }
  475. cur_backend = 0;
  476. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  477. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  478. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  479. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  480. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  481. }
  482. return backend_map;
  483. }
  484. static void rv770_program_channel_remap(struct radeon_device *rdev)
  485. {
  486. u32 tcp_chan_steer, mc_shared_chremap, tmp;
  487. bool force_no_swizzle;
  488. switch (rdev->family) {
  489. case CHIP_RV770:
  490. case CHIP_RV730:
  491. force_no_swizzle = false;
  492. break;
  493. case CHIP_RV710:
  494. case CHIP_RV740:
  495. default:
  496. force_no_swizzle = true;
  497. break;
  498. }
  499. tmp = RREG32(MC_SHARED_CHMAP);
  500. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  501. case 0:
  502. case 1:
  503. default:
  504. /* default mapping */
  505. mc_shared_chremap = 0x00fac688;
  506. break;
  507. case 2:
  508. case 3:
  509. if (force_no_swizzle)
  510. mc_shared_chremap = 0x00fac688;
  511. else
  512. mc_shared_chremap = 0x00bbc298;
  513. break;
  514. }
  515. if (rdev->family == CHIP_RV740)
  516. tcp_chan_steer = 0x00ef2a60;
  517. else
  518. tcp_chan_steer = 0x00fac688;
  519. WREG32(TCP_CHAN_STEER, tcp_chan_steer);
  520. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  521. }
  522. static void rv770_gpu_init(struct radeon_device *rdev)
  523. {
  524. int i, j, num_qd_pipes;
  525. u32 ta_aux_cntl;
  526. u32 sx_debug_1;
  527. u32 smx_dc_ctl0;
  528. u32 db_debug3;
  529. u32 num_gs_verts_per_thread;
  530. u32 vgt_gs_per_es;
  531. u32 gs_prim_buffer_depth = 0;
  532. u32 sq_ms_fifo_sizes;
  533. u32 sq_config;
  534. u32 sq_thread_resource_mgmt;
  535. u32 hdp_host_path_cntl;
  536. u32 sq_dyn_gpr_size_simd_ab_0;
  537. u32 backend_map;
  538. u32 gb_tiling_config = 0;
  539. u32 cc_rb_backend_disable = 0;
  540. u32 cc_gc_shader_pipe_config = 0;
  541. u32 mc_arb_ramcfg;
  542. u32 db_debug4;
  543. /* setup chip specs */
  544. switch (rdev->family) {
  545. case CHIP_RV770:
  546. rdev->config.rv770.max_pipes = 4;
  547. rdev->config.rv770.max_tile_pipes = 8;
  548. rdev->config.rv770.max_simds = 10;
  549. rdev->config.rv770.max_backends = 4;
  550. rdev->config.rv770.max_gprs = 256;
  551. rdev->config.rv770.max_threads = 248;
  552. rdev->config.rv770.max_stack_entries = 512;
  553. rdev->config.rv770.max_hw_contexts = 8;
  554. rdev->config.rv770.max_gs_threads = 16 * 2;
  555. rdev->config.rv770.sx_max_export_size = 128;
  556. rdev->config.rv770.sx_max_export_pos_size = 16;
  557. rdev->config.rv770.sx_max_export_smx_size = 112;
  558. rdev->config.rv770.sq_num_cf_insts = 2;
  559. rdev->config.rv770.sx_num_of_sets = 7;
  560. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  561. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  562. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  563. break;
  564. case CHIP_RV730:
  565. rdev->config.rv770.max_pipes = 2;
  566. rdev->config.rv770.max_tile_pipes = 4;
  567. rdev->config.rv770.max_simds = 8;
  568. rdev->config.rv770.max_backends = 2;
  569. rdev->config.rv770.max_gprs = 128;
  570. rdev->config.rv770.max_threads = 248;
  571. rdev->config.rv770.max_stack_entries = 256;
  572. rdev->config.rv770.max_hw_contexts = 8;
  573. rdev->config.rv770.max_gs_threads = 16 * 2;
  574. rdev->config.rv770.sx_max_export_size = 256;
  575. rdev->config.rv770.sx_max_export_pos_size = 32;
  576. rdev->config.rv770.sx_max_export_smx_size = 224;
  577. rdev->config.rv770.sq_num_cf_insts = 2;
  578. rdev->config.rv770.sx_num_of_sets = 7;
  579. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  580. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  581. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  582. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  583. rdev->config.rv770.sx_max_export_pos_size -= 16;
  584. rdev->config.rv770.sx_max_export_smx_size += 16;
  585. }
  586. break;
  587. case CHIP_RV710:
  588. rdev->config.rv770.max_pipes = 2;
  589. rdev->config.rv770.max_tile_pipes = 2;
  590. rdev->config.rv770.max_simds = 2;
  591. rdev->config.rv770.max_backends = 1;
  592. rdev->config.rv770.max_gprs = 256;
  593. rdev->config.rv770.max_threads = 192;
  594. rdev->config.rv770.max_stack_entries = 256;
  595. rdev->config.rv770.max_hw_contexts = 4;
  596. rdev->config.rv770.max_gs_threads = 8 * 2;
  597. rdev->config.rv770.sx_max_export_size = 128;
  598. rdev->config.rv770.sx_max_export_pos_size = 16;
  599. rdev->config.rv770.sx_max_export_smx_size = 112;
  600. rdev->config.rv770.sq_num_cf_insts = 1;
  601. rdev->config.rv770.sx_num_of_sets = 7;
  602. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  603. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  604. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  605. break;
  606. case CHIP_RV740:
  607. rdev->config.rv770.max_pipes = 4;
  608. rdev->config.rv770.max_tile_pipes = 4;
  609. rdev->config.rv770.max_simds = 8;
  610. rdev->config.rv770.max_backends = 4;
  611. rdev->config.rv770.max_gprs = 256;
  612. rdev->config.rv770.max_threads = 248;
  613. rdev->config.rv770.max_stack_entries = 512;
  614. rdev->config.rv770.max_hw_contexts = 8;
  615. rdev->config.rv770.max_gs_threads = 16 * 2;
  616. rdev->config.rv770.sx_max_export_size = 256;
  617. rdev->config.rv770.sx_max_export_pos_size = 32;
  618. rdev->config.rv770.sx_max_export_smx_size = 224;
  619. rdev->config.rv770.sq_num_cf_insts = 2;
  620. rdev->config.rv770.sx_num_of_sets = 7;
  621. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  622. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  623. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  624. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  625. rdev->config.rv770.sx_max_export_pos_size -= 16;
  626. rdev->config.rv770.sx_max_export_smx_size += 16;
  627. }
  628. break;
  629. default:
  630. break;
  631. }
  632. /* Initialize HDP */
  633. j = 0;
  634. for (i = 0; i < 32; i++) {
  635. WREG32((0x2c14 + j), 0x00000000);
  636. WREG32((0x2c18 + j), 0x00000000);
  637. WREG32((0x2c1c + j), 0x00000000);
  638. WREG32((0x2c20 + j), 0x00000000);
  639. WREG32((0x2c24 + j), 0x00000000);
  640. j += 0x18;
  641. }
  642. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  643. /* setup tiling, simd, pipe config */
  644. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  645. switch (rdev->config.rv770.max_tile_pipes) {
  646. case 1:
  647. default:
  648. gb_tiling_config |= PIPE_TILING(0);
  649. break;
  650. case 2:
  651. gb_tiling_config |= PIPE_TILING(1);
  652. break;
  653. case 4:
  654. gb_tiling_config |= PIPE_TILING(2);
  655. break;
  656. case 8:
  657. gb_tiling_config |= PIPE_TILING(3);
  658. break;
  659. }
  660. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  661. if (rdev->family == CHIP_RV770)
  662. gb_tiling_config |= BANK_TILING(1);
  663. else
  664. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  665. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  666. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  667. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  668. rdev->config.rv770.tiling_group_size = 512;
  669. else
  670. rdev->config.rv770.tiling_group_size = 256;
  671. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  672. gb_tiling_config |= ROW_TILING(3);
  673. gb_tiling_config |= SAMPLE_SPLIT(3);
  674. } else {
  675. gb_tiling_config |=
  676. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  677. gb_tiling_config |=
  678. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  679. }
  680. gb_tiling_config |= BANK_SWAPS(1);
  681. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  682. cc_rb_backend_disable |=
  683. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  684. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  685. cc_gc_shader_pipe_config |=
  686. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  687. cc_gc_shader_pipe_config |=
  688. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  689. if (rdev->family == CHIP_RV740)
  690. backend_map = 0x28;
  691. else
  692. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  693. rdev->config.rv770.max_tile_pipes,
  694. (R7XX_MAX_BACKENDS -
  695. r600_count_pipe_bits((cc_rb_backend_disable &
  696. R7XX_MAX_BACKENDS_MASK) >> 16)),
  697. (cc_rb_backend_disable >> 16));
  698. rdev->config.rv770.tile_config = gb_tiling_config;
  699. gb_tiling_config |= BACKEND_MAP(backend_map);
  700. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  701. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  702. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  703. rv770_program_channel_remap(rdev);
  704. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  705. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  706. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  707. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  708. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  709. WREG32(CGTS_TCC_DISABLE, 0);
  710. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  711. WREG32(CGTS_USER_TCC_DISABLE, 0);
  712. num_qd_pipes =
  713. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  714. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  715. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  716. /* set HW defaults for 3D engine */
  717. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  718. ROQ_IB2_START(0x2b)));
  719. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  720. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  721. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  722. sx_debug_1 = RREG32(SX_DEBUG_1);
  723. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  724. WREG32(SX_DEBUG_1, sx_debug_1);
  725. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  726. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  727. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  728. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  729. if (rdev->family != CHIP_RV740)
  730. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  731. GS_FLUSH_CTL(4) |
  732. ACK_FLUSH_CTL(3) |
  733. SYNC_FLUSH_CTL));
  734. db_debug3 = RREG32(DB_DEBUG3);
  735. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  736. switch (rdev->family) {
  737. case CHIP_RV770:
  738. case CHIP_RV740:
  739. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  740. break;
  741. case CHIP_RV710:
  742. case CHIP_RV730:
  743. default:
  744. db_debug3 |= DB_CLK_OFF_DELAY(2);
  745. break;
  746. }
  747. WREG32(DB_DEBUG3, db_debug3);
  748. if (rdev->family != CHIP_RV770) {
  749. db_debug4 = RREG32(DB_DEBUG4);
  750. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  751. WREG32(DB_DEBUG4, db_debug4);
  752. }
  753. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  754. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  755. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  756. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  757. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  758. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  759. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  760. WREG32(VGT_NUM_INSTANCES, 1);
  761. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  762. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  763. WREG32(CP_PERFMON_CNTL, 0);
  764. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  765. DONE_FIFO_HIWATER(0xe0) |
  766. ALU_UPDATE_FIFO_HIWATER(0x8));
  767. switch (rdev->family) {
  768. case CHIP_RV770:
  769. case CHIP_RV730:
  770. case CHIP_RV710:
  771. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  772. break;
  773. case CHIP_RV740:
  774. default:
  775. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  776. break;
  777. }
  778. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  779. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  780. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  781. */
  782. sq_config = RREG32(SQ_CONFIG);
  783. sq_config &= ~(PS_PRIO(3) |
  784. VS_PRIO(3) |
  785. GS_PRIO(3) |
  786. ES_PRIO(3));
  787. sq_config |= (DX9_CONSTS |
  788. VC_ENABLE |
  789. EXPORT_SRC_C |
  790. PS_PRIO(0) |
  791. VS_PRIO(1) |
  792. GS_PRIO(2) |
  793. ES_PRIO(3));
  794. if (rdev->family == CHIP_RV710)
  795. /* no vertex cache */
  796. sq_config &= ~VC_ENABLE;
  797. WREG32(SQ_CONFIG, sq_config);
  798. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  799. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  800. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  801. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  802. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  803. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  804. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  805. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  806. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  807. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  808. else
  809. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  810. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  811. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  812. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  813. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  814. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  815. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  816. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  817. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  818. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  819. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  820. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  821. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  822. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  823. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  824. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  825. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  826. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  827. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  828. FORCE_EOV_MAX_REZ_CNT(255)));
  829. if (rdev->family == CHIP_RV710)
  830. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  831. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  832. else
  833. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  834. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  835. switch (rdev->family) {
  836. case CHIP_RV770:
  837. case CHIP_RV730:
  838. case CHIP_RV740:
  839. gs_prim_buffer_depth = 384;
  840. break;
  841. case CHIP_RV710:
  842. gs_prim_buffer_depth = 128;
  843. break;
  844. default:
  845. break;
  846. }
  847. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  848. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  849. /* Max value for this is 256 */
  850. if (vgt_gs_per_es > 256)
  851. vgt_gs_per_es = 256;
  852. WREG32(VGT_ES_PER_GS, 128);
  853. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  854. WREG32(VGT_GS_PER_VS, 2);
  855. /* more default values. 2D/3D driver should adjust as needed */
  856. WREG32(VGT_GS_VERTEX_REUSE, 16);
  857. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  858. WREG32(VGT_STRMOUT_EN, 0);
  859. WREG32(SX_MISC, 0);
  860. WREG32(PA_SC_MODE_CNTL, 0);
  861. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  862. WREG32(PA_SC_AA_CONFIG, 0);
  863. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  864. WREG32(PA_SC_LINE_STIPPLE, 0);
  865. WREG32(SPI_INPUT_Z, 0);
  866. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  867. WREG32(CB_COLOR7_FRAG, 0);
  868. /* clear render buffer base addresses */
  869. WREG32(CB_COLOR0_BASE, 0);
  870. WREG32(CB_COLOR1_BASE, 0);
  871. WREG32(CB_COLOR2_BASE, 0);
  872. WREG32(CB_COLOR3_BASE, 0);
  873. WREG32(CB_COLOR4_BASE, 0);
  874. WREG32(CB_COLOR5_BASE, 0);
  875. WREG32(CB_COLOR6_BASE, 0);
  876. WREG32(CB_COLOR7_BASE, 0);
  877. WREG32(TCP_CNTL, 0);
  878. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  879. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  880. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  881. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  882. NUM_CLIP_SEQ(3)));
  883. }
  884. static int rv770_vram_scratch_init(struct radeon_device *rdev)
  885. {
  886. int r;
  887. u64 gpu_addr;
  888. if (rdev->vram_scratch.robj == NULL) {
  889. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE,
  890. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  891. &rdev->vram_scratch.robj);
  892. if (r) {
  893. return r;
  894. }
  895. }
  896. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  897. if (unlikely(r != 0))
  898. return r;
  899. r = radeon_bo_pin(rdev->vram_scratch.robj,
  900. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  901. if (r) {
  902. radeon_bo_unreserve(rdev->vram_scratch.robj);
  903. return r;
  904. }
  905. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  906. (void **)&rdev->vram_scratch.ptr);
  907. if (r)
  908. radeon_bo_unpin(rdev->vram_scratch.robj);
  909. radeon_bo_unreserve(rdev->vram_scratch.robj);
  910. return r;
  911. }
  912. static void rv770_vram_scratch_fini(struct radeon_device *rdev)
  913. {
  914. int r;
  915. if (rdev->vram_scratch.robj == NULL) {
  916. return;
  917. }
  918. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  919. if (likely(r == 0)) {
  920. radeon_bo_kunmap(rdev->vram_scratch.robj);
  921. radeon_bo_unpin(rdev->vram_scratch.robj);
  922. radeon_bo_unreserve(rdev->vram_scratch.robj);
  923. }
  924. radeon_bo_unref(&rdev->vram_scratch.robj);
  925. }
  926. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  927. {
  928. u64 size_bf, size_af;
  929. if (mc->mc_vram_size > 0xE0000000) {
  930. /* leave room for at least 512M GTT */
  931. dev_warn(rdev->dev, "limiting VRAM\n");
  932. mc->real_vram_size = 0xE0000000;
  933. mc->mc_vram_size = 0xE0000000;
  934. }
  935. if (rdev->flags & RADEON_IS_AGP) {
  936. size_bf = mc->gtt_start;
  937. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  938. if (size_bf > size_af) {
  939. if (mc->mc_vram_size > size_bf) {
  940. dev_warn(rdev->dev, "limiting VRAM\n");
  941. mc->real_vram_size = size_bf;
  942. mc->mc_vram_size = size_bf;
  943. }
  944. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  945. } else {
  946. if (mc->mc_vram_size > size_af) {
  947. dev_warn(rdev->dev, "limiting VRAM\n");
  948. mc->real_vram_size = size_af;
  949. mc->mc_vram_size = size_af;
  950. }
  951. mc->vram_start = mc->gtt_end;
  952. }
  953. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  954. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  955. mc->mc_vram_size >> 20, mc->vram_start,
  956. mc->vram_end, mc->real_vram_size >> 20);
  957. } else {
  958. u64 base = 0;
  959. if (rdev->flags & RADEON_IS_IGP) {
  960. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  961. base |= RREG32(MC_FUS_VM_FB_OFFSET) & 0x00F00000;
  962. }
  963. radeon_vram_location(rdev, &rdev->mc, base);
  964. rdev->mc.gtt_base_align = 0;
  965. radeon_gtt_location(rdev, mc);
  966. }
  967. }
  968. int rv770_mc_init(struct radeon_device *rdev)
  969. {
  970. u32 tmp;
  971. int chansize, numchan;
  972. /* Get VRAM informations */
  973. rdev->mc.vram_is_ddr = true;
  974. tmp = RREG32(MC_ARB_RAMCFG);
  975. if (tmp & CHANSIZE_OVERRIDE) {
  976. chansize = 16;
  977. } else if (tmp & CHANSIZE_MASK) {
  978. chansize = 64;
  979. } else {
  980. chansize = 32;
  981. }
  982. tmp = RREG32(MC_SHARED_CHMAP);
  983. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  984. case 0:
  985. default:
  986. numchan = 1;
  987. break;
  988. case 1:
  989. numchan = 2;
  990. break;
  991. case 2:
  992. numchan = 4;
  993. break;
  994. case 3:
  995. numchan = 8;
  996. break;
  997. }
  998. rdev->mc.vram_width = numchan * chansize;
  999. /* Could aper size report 0 ? */
  1000. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1001. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1002. /* Setup GPU memory space */
  1003. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1004. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1005. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1006. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1007. r700_vram_gtt_location(rdev, &rdev->mc);
  1008. radeon_update_bandwidth_info(rdev);
  1009. return 0;
  1010. }
  1011. static int rv770_startup(struct radeon_device *rdev)
  1012. {
  1013. int r;
  1014. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1015. r = r600_init_microcode(rdev);
  1016. if (r) {
  1017. DRM_ERROR("Failed to load firmware!\n");
  1018. return r;
  1019. }
  1020. }
  1021. rv770_mc_program(rdev);
  1022. if (rdev->flags & RADEON_IS_AGP) {
  1023. rv770_agp_enable(rdev);
  1024. } else {
  1025. r = rv770_pcie_gart_enable(rdev);
  1026. if (r)
  1027. return r;
  1028. }
  1029. r = rv770_vram_scratch_init(rdev);
  1030. if (r)
  1031. return r;
  1032. rv770_gpu_init(rdev);
  1033. r = r600_blit_init(rdev);
  1034. if (r) {
  1035. r600_blit_fini(rdev);
  1036. rdev->asic->copy = NULL;
  1037. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1038. }
  1039. /* allocate wb buffer */
  1040. r = radeon_wb_init(rdev);
  1041. if (r)
  1042. return r;
  1043. /* Enable IRQ */
  1044. r = r600_irq_init(rdev);
  1045. if (r) {
  1046. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1047. radeon_irq_kms_fini(rdev);
  1048. return r;
  1049. }
  1050. r600_irq_set(rdev);
  1051. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1052. if (r)
  1053. return r;
  1054. r = rv770_cp_load_microcode(rdev);
  1055. if (r)
  1056. return r;
  1057. r = r600_cp_resume(rdev);
  1058. if (r)
  1059. return r;
  1060. return 0;
  1061. }
  1062. int rv770_resume(struct radeon_device *rdev)
  1063. {
  1064. int r;
  1065. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1066. * posting will perform necessary task to bring back GPU into good
  1067. * shape.
  1068. */
  1069. /* post card */
  1070. atom_asic_init(rdev->mode_info.atom_context);
  1071. r = rv770_startup(rdev);
  1072. if (r) {
  1073. DRM_ERROR("r600 startup failed on resume\n");
  1074. return r;
  1075. }
  1076. r = r600_ib_test(rdev);
  1077. if (r) {
  1078. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1079. return r;
  1080. }
  1081. r = r600_audio_init(rdev);
  1082. if (r) {
  1083. dev_err(rdev->dev, "radeon: audio init failed\n");
  1084. return r;
  1085. }
  1086. return r;
  1087. }
  1088. int rv770_suspend(struct radeon_device *rdev)
  1089. {
  1090. int r;
  1091. r600_audio_fini(rdev);
  1092. /* FIXME: we should wait for ring to be empty */
  1093. r700_cp_stop(rdev);
  1094. rdev->cp.ready = false;
  1095. r600_irq_suspend(rdev);
  1096. radeon_wb_disable(rdev);
  1097. rv770_pcie_gart_disable(rdev);
  1098. /* unpin shaders bo */
  1099. if (rdev->r600_blit.shader_obj) {
  1100. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1101. if (likely(r == 0)) {
  1102. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1103. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1104. }
  1105. }
  1106. return 0;
  1107. }
  1108. /* Plan is to move initialization in that function and use
  1109. * helper function so that radeon_device_init pretty much
  1110. * do nothing more than calling asic specific function. This
  1111. * should also allow to remove a bunch of callback function
  1112. * like vram_info.
  1113. */
  1114. int rv770_init(struct radeon_device *rdev)
  1115. {
  1116. int r;
  1117. r = radeon_dummy_page_init(rdev);
  1118. if (r)
  1119. return r;
  1120. /* This don't do much */
  1121. r = radeon_gem_init(rdev);
  1122. if (r)
  1123. return r;
  1124. /* Read BIOS */
  1125. if (!radeon_get_bios(rdev)) {
  1126. if (ASIC_IS_AVIVO(rdev))
  1127. return -EINVAL;
  1128. }
  1129. /* Must be an ATOMBIOS */
  1130. if (!rdev->is_atom_bios) {
  1131. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1132. return -EINVAL;
  1133. }
  1134. r = radeon_atombios_init(rdev);
  1135. if (r)
  1136. return r;
  1137. /* Post card if necessary */
  1138. if (!r600_card_posted(rdev)) {
  1139. if (!rdev->bios) {
  1140. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1141. return -EINVAL;
  1142. }
  1143. DRM_INFO("GPU not posted. posting now...\n");
  1144. atom_asic_init(rdev->mode_info.atom_context);
  1145. }
  1146. /* Initialize scratch registers */
  1147. r600_scratch_init(rdev);
  1148. /* Initialize surface registers */
  1149. radeon_surface_init(rdev);
  1150. /* Initialize clocks */
  1151. radeon_get_clock_info(rdev->ddev);
  1152. /* Fence driver */
  1153. r = radeon_fence_driver_init(rdev);
  1154. if (r)
  1155. return r;
  1156. /* initialize AGP */
  1157. if (rdev->flags & RADEON_IS_AGP) {
  1158. r = radeon_agp_init(rdev);
  1159. if (r)
  1160. radeon_agp_disable(rdev);
  1161. }
  1162. r = rv770_mc_init(rdev);
  1163. if (r)
  1164. return r;
  1165. /* Memory manager */
  1166. r = radeon_bo_init(rdev);
  1167. if (r)
  1168. return r;
  1169. r = radeon_irq_kms_init(rdev);
  1170. if (r)
  1171. return r;
  1172. rdev->cp.ring_obj = NULL;
  1173. r600_ring_init(rdev, 1024 * 1024);
  1174. rdev->ih.ring_obj = NULL;
  1175. r600_ih_ring_init(rdev, 64 * 1024);
  1176. r = r600_pcie_gart_init(rdev);
  1177. if (r)
  1178. return r;
  1179. rdev->accel_working = true;
  1180. r = rv770_startup(rdev);
  1181. if (r) {
  1182. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1183. r700_cp_fini(rdev);
  1184. r600_irq_fini(rdev);
  1185. radeon_wb_fini(rdev);
  1186. radeon_irq_kms_fini(rdev);
  1187. rv770_pcie_gart_fini(rdev);
  1188. rdev->accel_working = false;
  1189. }
  1190. if (rdev->accel_working) {
  1191. r = radeon_ib_pool_init(rdev);
  1192. if (r) {
  1193. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1194. rdev->accel_working = false;
  1195. } else {
  1196. r = r600_ib_test(rdev);
  1197. if (r) {
  1198. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1199. rdev->accel_working = false;
  1200. }
  1201. }
  1202. }
  1203. r = r600_audio_init(rdev);
  1204. if (r) {
  1205. dev_err(rdev->dev, "radeon: audio init failed\n");
  1206. return r;
  1207. }
  1208. return 0;
  1209. }
  1210. void rv770_fini(struct radeon_device *rdev)
  1211. {
  1212. r600_blit_fini(rdev);
  1213. r700_cp_fini(rdev);
  1214. r600_irq_fini(rdev);
  1215. radeon_wb_fini(rdev);
  1216. radeon_irq_kms_fini(rdev);
  1217. rv770_pcie_gart_fini(rdev);
  1218. rv770_vram_scratch_fini(rdev);
  1219. radeon_gem_fini(rdev);
  1220. radeon_fence_driver_fini(rdev);
  1221. radeon_agp_fini(rdev);
  1222. radeon_bo_fini(rdev);
  1223. radeon_atombios_fini(rdev);
  1224. kfree(rdev->bios);
  1225. rdev->bios = NULL;
  1226. radeon_dummy_page_fini(rdev);
  1227. }