radeon_encoders.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. struct drm_encoder *radeon_atom_get_external_encoder(struct drm_encoder *encoder)
  214. {
  215. struct drm_device *dev = encoder->dev;
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_encoder *other_encoder;
  218. struct radeon_encoder *other_radeon_encoder;
  219. if (radeon_encoder->is_ext_encoder)
  220. return NULL;
  221. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  222. if (other_encoder == encoder)
  223. continue;
  224. other_radeon_encoder = to_radeon_encoder(other_encoder);
  225. if (other_radeon_encoder->is_ext_encoder &&
  226. (radeon_encoder->devices & other_radeon_encoder->devices))
  227. return other_encoder;
  228. }
  229. return NULL;
  230. }
  231. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  232. struct drm_display_mode *adjusted_mode)
  233. {
  234. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  235. struct drm_device *dev = encoder->dev;
  236. struct radeon_device *rdev = dev->dev_private;
  237. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  238. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  239. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  240. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  241. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  242. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  243. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  244. adjusted_mode->clock = native_mode->clock;
  245. adjusted_mode->flags = native_mode->flags;
  246. if (ASIC_IS_AVIVO(rdev)) {
  247. adjusted_mode->hdisplay = native_mode->hdisplay;
  248. adjusted_mode->vdisplay = native_mode->vdisplay;
  249. }
  250. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  251. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  252. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  253. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  254. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  255. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  256. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  257. if (ASIC_IS_AVIVO(rdev)) {
  258. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  259. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  260. }
  261. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  262. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  263. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  264. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  265. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  266. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  267. }
  268. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  269. struct drm_display_mode *mode,
  270. struct drm_display_mode *adjusted_mode)
  271. {
  272. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  273. struct drm_device *dev = encoder->dev;
  274. struct radeon_device *rdev = dev->dev_private;
  275. /* set the active encoder to connector routing */
  276. radeon_encoder_set_active_device(encoder);
  277. drm_mode_set_crtcinfo(adjusted_mode, 0);
  278. /* hw bug */
  279. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  280. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  281. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  282. /* get the native mode for LVDS */
  283. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  284. radeon_panel_mode_fixup(encoder, adjusted_mode);
  285. /* get the native mode for TV */
  286. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  287. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  288. if (tv_dac) {
  289. if (tv_dac->tv_std == TV_STD_NTSC ||
  290. tv_dac->tv_std == TV_STD_NTSC_J ||
  291. tv_dac->tv_std == TV_STD_PAL_M)
  292. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  293. else
  294. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  295. }
  296. }
  297. if (ASIC_IS_DCE3(rdev) &&
  298. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  299. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  300. radeon_dp_set_link_config(connector, mode);
  301. }
  302. return true;
  303. }
  304. static void
  305. atombios_dac_setup(struct drm_encoder *encoder, int action)
  306. {
  307. struct drm_device *dev = encoder->dev;
  308. struct radeon_device *rdev = dev->dev_private;
  309. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  310. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  311. int index = 0;
  312. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  313. memset(&args, 0, sizeof(args));
  314. switch (radeon_encoder->encoder_id) {
  315. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  316. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  317. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  318. break;
  319. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  320. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  321. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  322. break;
  323. }
  324. args.ucAction = action;
  325. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  326. args.ucDacStandard = ATOM_DAC1_PS2;
  327. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  328. args.ucDacStandard = ATOM_DAC1_CV;
  329. else {
  330. switch (dac_info->tv_std) {
  331. case TV_STD_PAL:
  332. case TV_STD_PAL_M:
  333. case TV_STD_SCART_PAL:
  334. case TV_STD_SECAM:
  335. case TV_STD_PAL_CN:
  336. args.ucDacStandard = ATOM_DAC1_PAL;
  337. break;
  338. case TV_STD_NTSC:
  339. case TV_STD_NTSC_J:
  340. case TV_STD_PAL_60:
  341. default:
  342. args.ucDacStandard = ATOM_DAC1_NTSC;
  343. break;
  344. }
  345. }
  346. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  347. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  348. }
  349. static void
  350. atombios_tv_setup(struct drm_encoder *encoder, int action)
  351. {
  352. struct drm_device *dev = encoder->dev;
  353. struct radeon_device *rdev = dev->dev_private;
  354. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  355. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  356. int index = 0;
  357. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  358. memset(&args, 0, sizeof(args));
  359. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  360. args.sTVEncoder.ucAction = action;
  361. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  362. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  363. else {
  364. switch (dac_info->tv_std) {
  365. case TV_STD_NTSC:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  367. break;
  368. case TV_STD_PAL:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  370. break;
  371. case TV_STD_PAL_M:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  373. break;
  374. case TV_STD_PAL_60:
  375. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  376. break;
  377. case TV_STD_NTSC_J:
  378. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  379. break;
  380. case TV_STD_SCART_PAL:
  381. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  382. break;
  383. case TV_STD_SECAM:
  384. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  385. break;
  386. case TV_STD_PAL_CN:
  387. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  388. break;
  389. default:
  390. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  391. break;
  392. }
  393. }
  394. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  395. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  396. }
  397. union dvo_encoder_control {
  398. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  399. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  400. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  401. };
  402. void
  403. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  404. {
  405. struct drm_device *dev = encoder->dev;
  406. struct radeon_device *rdev = dev->dev_private;
  407. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  408. union dvo_encoder_control args;
  409. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  410. memset(&args, 0, sizeof(args));
  411. if (ASIC_IS_DCE3(rdev)) {
  412. /* DCE3+ */
  413. args.dvo_v3.ucAction = action;
  414. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  415. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  416. } else if (ASIC_IS_DCE2(rdev)) {
  417. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  418. args.dvo.sDVOEncoder.ucAction = action;
  419. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  420. /* DFP1, CRT1, TV1 depending on the type of port */
  421. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  422. if (radeon_encoder->pixel_clock > 165000)
  423. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  424. } else {
  425. /* R4xx, R5xx */
  426. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  427. if (radeon_encoder->pixel_clock > 165000)
  428. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  429. /*if (pScrn->rgbBits == 8)*/
  430. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  431. }
  432. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  433. }
  434. union lvds_encoder_control {
  435. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  436. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  437. };
  438. void
  439. atombios_digital_setup(struct drm_encoder *encoder, int action)
  440. {
  441. struct drm_device *dev = encoder->dev;
  442. struct radeon_device *rdev = dev->dev_private;
  443. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  444. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  445. union lvds_encoder_control args;
  446. int index = 0;
  447. int hdmi_detected = 0;
  448. uint8_t frev, crev;
  449. if (!dig)
  450. return;
  451. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  452. hdmi_detected = 1;
  453. memset(&args, 0, sizeof(args));
  454. switch (radeon_encoder->encoder_id) {
  455. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  456. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  457. break;
  458. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  459. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  460. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  461. break;
  462. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  463. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  464. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  465. else
  466. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  467. break;
  468. }
  469. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  470. return;
  471. switch (frev) {
  472. case 1:
  473. case 2:
  474. switch (crev) {
  475. case 1:
  476. args.v1.ucMisc = 0;
  477. args.v1.ucAction = action;
  478. if (hdmi_detected)
  479. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  480. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  481. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  482. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  483. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  484. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  485. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  486. } else {
  487. if (dig->linkb)
  488. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  489. if (radeon_encoder->pixel_clock > 165000)
  490. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  491. /*if (pScrn->rgbBits == 8) */
  492. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  493. }
  494. break;
  495. case 2:
  496. case 3:
  497. args.v2.ucMisc = 0;
  498. args.v2.ucAction = action;
  499. if (crev == 3) {
  500. if (dig->coherent_mode)
  501. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  502. }
  503. if (hdmi_detected)
  504. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  505. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  506. args.v2.ucTruncate = 0;
  507. args.v2.ucSpatial = 0;
  508. args.v2.ucTemporal = 0;
  509. args.v2.ucFRC = 0;
  510. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  511. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  512. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  513. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  514. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  515. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  516. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  517. }
  518. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  519. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  520. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  521. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  522. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  523. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  524. }
  525. } else {
  526. if (dig->linkb)
  527. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  528. if (radeon_encoder->pixel_clock > 165000)
  529. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  530. }
  531. break;
  532. default:
  533. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  534. break;
  535. }
  536. break;
  537. default:
  538. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  539. break;
  540. }
  541. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  542. }
  543. int
  544. atombios_get_encoder_mode(struct drm_encoder *encoder)
  545. {
  546. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  547. struct drm_device *dev = encoder->dev;
  548. struct radeon_device *rdev = dev->dev_private;
  549. struct drm_connector *connector;
  550. struct radeon_connector *radeon_connector;
  551. struct radeon_connector_atom_dig *dig_connector;
  552. connector = radeon_get_connector_for_encoder(encoder);
  553. if (!connector) {
  554. switch (radeon_encoder->encoder_id) {
  555. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  556. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  557. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  558. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  559. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  560. return ATOM_ENCODER_MODE_DVI;
  561. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  562. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  563. default:
  564. return ATOM_ENCODER_MODE_CRT;
  565. }
  566. }
  567. radeon_connector = to_radeon_connector(connector);
  568. switch (connector->connector_type) {
  569. case DRM_MODE_CONNECTOR_DVII:
  570. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  571. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  572. /* fix me */
  573. if (ASIC_IS_DCE4(rdev))
  574. return ATOM_ENCODER_MODE_DVI;
  575. else
  576. return ATOM_ENCODER_MODE_HDMI;
  577. } else if (radeon_connector->use_digital)
  578. return ATOM_ENCODER_MODE_DVI;
  579. else
  580. return ATOM_ENCODER_MODE_CRT;
  581. break;
  582. case DRM_MODE_CONNECTOR_DVID:
  583. case DRM_MODE_CONNECTOR_HDMIA:
  584. default:
  585. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  586. /* fix me */
  587. if (ASIC_IS_DCE4(rdev))
  588. return ATOM_ENCODER_MODE_DVI;
  589. else
  590. return ATOM_ENCODER_MODE_HDMI;
  591. } else
  592. return ATOM_ENCODER_MODE_DVI;
  593. break;
  594. case DRM_MODE_CONNECTOR_LVDS:
  595. return ATOM_ENCODER_MODE_LVDS;
  596. break;
  597. case DRM_MODE_CONNECTOR_DisplayPort:
  598. case DRM_MODE_CONNECTOR_eDP:
  599. dig_connector = radeon_connector->con_priv;
  600. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  601. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  602. return ATOM_ENCODER_MODE_DP;
  603. else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  604. /* fix me */
  605. if (ASIC_IS_DCE4(rdev))
  606. return ATOM_ENCODER_MODE_DVI;
  607. else
  608. return ATOM_ENCODER_MODE_HDMI;
  609. } else
  610. return ATOM_ENCODER_MODE_DVI;
  611. break;
  612. case DRM_MODE_CONNECTOR_DVIA:
  613. case DRM_MODE_CONNECTOR_VGA:
  614. return ATOM_ENCODER_MODE_CRT;
  615. break;
  616. case DRM_MODE_CONNECTOR_Composite:
  617. case DRM_MODE_CONNECTOR_SVIDEO:
  618. case DRM_MODE_CONNECTOR_9PinDIN:
  619. /* fix me */
  620. return ATOM_ENCODER_MODE_TV;
  621. /*return ATOM_ENCODER_MODE_CV;*/
  622. break;
  623. }
  624. }
  625. /*
  626. * DIG Encoder/Transmitter Setup
  627. *
  628. * DCE 3.0/3.1
  629. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  630. * Supports up to 3 digital outputs
  631. * - 2 DIG encoder blocks.
  632. * DIG1 can drive UNIPHY link A or link B
  633. * DIG2 can drive UNIPHY link B or LVTMA
  634. *
  635. * DCE 3.2
  636. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  637. * Supports up to 5 digital outputs
  638. * - 2 DIG encoder blocks.
  639. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  640. *
  641. * DCE 4.0
  642. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  643. * Supports up to 6 digital outputs
  644. * - 6 DIG encoder blocks.
  645. * - DIG to PHY mapping is hardcoded
  646. * DIG1 drives UNIPHY0 link A, A+B
  647. * DIG2 drives UNIPHY0 link B
  648. * DIG3 drives UNIPHY1 link A, A+B
  649. * DIG4 drives UNIPHY1 link B
  650. * DIG5 drives UNIPHY2 link A, A+B
  651. * DIG6 drives UNIPHY2 link B
  652. *
  653. * DCE 4.1
  654. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  655. * Supports up to 6 digital outputs
  656. * - 2 DIG encoder blocks.
  657. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  658. *
  659. * Routing
  660. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  661. * Examples:
  662. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  663. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  664. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  665. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  666. */
  667. union dig_encoder_control {
  668. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  669. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  670. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  671. };
  672. void
  673. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  674. {
  675. struct drm_device *dev = encoder->dev;
  676. struct radeon_device *rdev = dev->dev_private;
  677. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  678. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  679. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  680. union dig_encoder_control args;
  681. int index = 0;
  682. uint8_t frev, crev;
  683. int dp_clock = 0;
  684. int dp_lane_count = 0;
  685. if (connector) {
  686. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  687. struct radeon_connector_atom_dig *dig_connector =
  688. radeon_connector->con_priv;
  689. dp_clock = dig_connector->dp_clock;
  690. dp_lane_count = dig_connector->dp_lane_count;
  691. }
  692. /* no dig encoder assigned */
  693. if (dig->dig_encoder == -1)
  694. return;
  695. memset(&args, 0, sizeof(args));
  696. if (ASIC_IS_DCE4(rdev))
  697. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  698. else {
  699. if (dig->dig_encoder)
  700. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  701. else
  702. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  703. }
  704. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  705. return;
  706. args.v1.ucAction = action;
  707. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  708. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  709. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  710. if (dp_clock == 270000)
  711. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  712. args.v1.ucLaneNum = dp_lane_count;
  713. } else if (radeon_encoder->pixel_clock > 165000)
  714. args.v1.ucLaneNum = 8;
  715. else
  716. args.v1.ucLaneNum = 4;
  717. if (ASIC_IS_DCE4(rdev)) {
  718. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  719. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  720. } else {
  721. switch (radeon_encoder->encoder_id) {
  722. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  723. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  724. break;
  725. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  726. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  727. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  728. break;
  729. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  730. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  731. break;
  732. }
  733. if (dig->linkb)
  734. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  735. else
  736. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  737. }
  738. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  739. }
  740. union dig_transmitter_control {
  741. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  742. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  743. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  744. };
  745. void
  746. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  747. {
  748. struct drm_device *dev = encoder->dev;
  749. struct radeon_device *rdev = dev->dev_private;
  750. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  751. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  752. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  753. union dig_transmitter_control args;
  754. int index = 0;
  755. uint8_t frev, crev;
  756. bool is_dp = false;
  757. int pll_id = 0;
  758. int dp_clock = 0;
  759. int dp_lane_count = 0;
  760. int connector_object_id = 0;
  761. int igp_lane_info = 0;
  762. if (connector) {
  763. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  764. struct radeon_connector_atom_dig *dig_connector =
  765. radeon_connector->con_priv;
  766. dp_clock = dig_connector->dp_clock;
  767. dp_lane_count = dig_connector->dp_lane_count;
  768. connector_object_id =
  769. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  770. igp_lane_info = dig_connector->igp_lane_info;
  771. }
  772. /* no dig encoder assigned */
  773. if (dig->dig_encoder == -1)
  774. return;
  775. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  776. is_dp = true;
  777. memset(&args, 0, sizeof(args));
  778. switch (radeon_encoder->encoder_id) {
  779. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  780. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  781. break;
  782. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  783. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  784. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  785. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  786. break;
  787. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  788. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  789. break;
  790. }
  791. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  792. return;
  793. args.v1.ucAction = action;
  794. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  795. args.v1.usInitInfo = connector_object_id;
  796. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  797. args.v1.asMode.ucLaneSel = lane_num;
  798. args.v1.asMode.ucLaneSet = lane_set;
  799. } else {
  800. if (is_dp)
  801. args.v1.usPixelClock =
  802. cpu_to_le16(dp_clock / 10);
  803. else if (radeon_encoder->pixel_clock > 165000)
  804. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  805. else
  806. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  807. }
  808. if (ASIC_IS_DCE4(rdev)) {
  809. if (is_dp)
  810. args.v3.ucLaneNum = dp_lane_count;
  811. else if (radeon_encoder->pixel_clock > 165000)
  812. args.v3.ucLaneNum = 8;
  813. else
  814. args.v3.ucLaneNum = 4;
  815. if (ASIC_IS_DCE41(rdev)) {
  816. args.v3.acConfig.ucEncoderSel = dig->dig_encoder;
  817. if (dig->linkb)
  818. args.v3.acConfig.ucLinkSel = 1;
  819. } else {
  820. if (dig->linkb) {
  821. args.v3.acConfig.ucLinkSel = 1;
  822. args.v3.acConfig.ucEncoderSel = 1;
  823. }
  824. }
  825. /* Select the PLL for the PHY
  826. * DP PHY should be clocked from external src if there is
  827. * one.
  828. */
  829. if (encoder->crtc) {
  830. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  831. pll_id = radeon_crtc->pll_id;
  832. }
  833. if (is_dp && rdev->clock.dp_extclk)
  834. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  835. else
  836. args.v3.acConfig.ucRefClkSource = pll_id;
  837. switch (radeon_encoder->encoder_id) {
  838. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  839. args.v3.acConfig.ucTransmitterSel = 0;
  840. break;
  841. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  842. args.v3.acConfig.ucTransmitterSel = 1;
  843. break;
  844. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  845. args.v3.acConfig.ucTransmitterSel = 2;
  846. break;
  847. }
  848. if (is_dp)
  849. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  850. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  851. if (dig->coherent_mode)
  852. args.v3.acConfig.fCoherentMode = 1;
  853. if (radeon_encoder->pixel_clock > 165000)
  854. args.v3.acConfig.fDualLinkConnector = 1;
  855. }
  856. } else if (ASIC_IS_DCE32(rdev)) {
  857. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  858. if (dig->linkb)
  859. args.v2.acConfig.ucLinkSel = 1;
  860. switch (radeon_encoder->encoder_id) {
  861. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  862. args.v2.acConfig.ucTransmitterSel = 0;
  863. break;
  864. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  865. args.v2.acConfig.ucTransmitterSel = 1;
  866. break;
  867. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  868. args.v2.acConfig.ucTransmitterSel = 2;
  869. break;
  870. }
  871. if (is_dp)
  872. args.v2.acConfig.fCoherentMode = 1;
  873. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  874. if (dig->coherent_mode)
  875. args.v2.acConfig.fCoherentMode = 1;
  876. if (radeon_encoder->pixel_clock > 165000)
  877. args.v2.acConfig.fDualLinkConnector = 1;
  878. }
  879. } else {
  880. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  881. if (dig->dig_encoder)
  882. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  883. else
  884. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  885. if ((rdev->flags & RADEON_IS_IGP) &&
  886. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  887. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  888. if (igp_lane_info & 0x1)
  889. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  890. else if (igp_lane_info & 0x2)
  891. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  892. else if (igp_lane_info & 0x4)
  893. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  894. else if (igp_lane_info & 0x8)
  895. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  896. } else {
  897. if (igp_lane_info & 0x3)
  898. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  899. else if (igp_lane_info & 0xc)
  900. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  901. }
  902. }
  903. if (dig->linkb)
  904. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  905. else
  906. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  907. if (is_dp)
  908. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  909. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  910. if (dig->coherent_mode)
  911. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  912. if (radeon_encoder->pixel_clock > 165000)
  913. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  914. }
  915. }
  916. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  917. }
  918. void
  919. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  920. {
  921. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  922. struct drm_device *dev = radeon_connector->base.dev;
  923. struct radeon_device *rdev = dev->dev_private;
  924. union dig_transmitter_control args;
  925. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  926. uint8_t frev, crev;
  927. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  928. return;
  929. if (!ASIC_IS_DCE4(rdev))
  930. return;
  931. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) ||
  932. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  933. return;
  934. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  935. return;
  936. memset(&args, 0, sizeof(args));
  937. args.v1.ucAction = action;
  938. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  939. }
  940. union external_encoder_control {
  941. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  942. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  943. };
  944. static void
  945. atombios_external_encoder_setup(struct drm_encoder *encoder,
  946. struct drm_encoder *ext_encoder,
  947. int action)
  948. {
  949. struct drm_device *dev = encoder->dev;
  950. struct radeon_device *rdev = dev->dev_private;
  951. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  952. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  953. union external_encoder_control args;
  954. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  955. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  956. u8 frev, crev;
  957. int dp_clock = 0;
  958. int dp_lane_count = 0;
  959. int connector_object_id = 0;
  960. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  961. if (connector) {
  962. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  963. struct radeon_connector_atom_dig *dig_connector =
  964. radeon_connector->con_priv;
  965. dp_clock = dig_connector->dp_clock;
  966. dp_lane_count = dig_connector->dp_lane_count;
  967. connector_object_id =
  968. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  969. }
  970. memset(&args, 0, sizeof(args));
  971. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  972. return;
  973. switch (frev) {
  974. case 1:
  975. /* no params on frev 1 */
  976. break;
  977. case 2:
  978. switch (crev) {
  979. case 1:
  980. case 2:
  981. args.v1.sDigEncoder.ucAction = action;
  982. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  983. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  984. if (args.v1.sDigEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  985. if (dp_clock == 270000)
  986. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  987. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  988. } else if (radeon_encoder->pixel_clock > 165000)
  989. args.v1.sDigEncoder.ucLaneNum = 8;
  990. else
  991. args.v1.sDigEncoder.ucLaneNum = 4;
  992. break;
  993. case 3:
  994. args.v3.sExtEncoder.ucAction = action;
  995. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  996. args.v3.sExtEncoder.usConnectorId = connector_object_id;
  997. else
  998. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  999. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1000. if (args.v3.sExtEncoder.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  1001. if (dp_clock == 270000)
  1002. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1003. else if (dp_clock == 540000)
  1004. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1005. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1006. } else if (radeon_encoder->pixel_clock > 165000)
  1007. args.v3.sExtEncoder.ucLaneNum = 8;
  1008. else
  1009. args.v3.sExtEncoder.ucLaneNum = 4;
  1010. switch (ext_enum) {
  1011. case GRAPH_OBJECT_ENUM_ID1:
  1012. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1013. break;
  1014. case GRAPH_OBJECT_ENUM_ID2:
  1015. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1016. break;
  1017. case GRAPH_OBJECT_ENUM_ID3:
  1018. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1019. break;
  1020. }
  1021. args.v3.sExtEncoder.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  1022. break;
  1023. default:
  1024. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1025. return;
  1026. }
  1027. break;
  1028. default:
  1029. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1030. return;
  1031. }
  1032. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1033. }
  1034. static void
  1035. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1036. {
  1037. struct drm_device *dev = encoder->dev;
  1038. struct radeon_device *rdev = dev->dev_private;
  1039. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1040. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1041. ENABLE_YUV_PS_ALLOCATION args;
  1042. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1043. uint32_t temp, reg;
  1044. memset(&args, 0, sizeof(args));
  1045. if (rdev->family >= CHIP_R600)
  1046. reg = R600_BIOS_3_SCRATCH;
  1047. else
  1048. reg = RADEON_BIOS_3_SCRATCH;
  1049. /* XXX: fix up scratch reg handling */
  1050. temp = RREG32(reg);
  1051. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1052. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1053. (radeon_crtc->crtc_id << 18)));
  1054. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1055. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1056. else
  1057. WREG32(reg, 0);
  1058. if (enable)
  1059. args.ucEnable = ATOM_ENABLE;
  1060. args.ucCRTC = radeon_crtc->crtc_id;
  1061. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1062. WREG32(reg, temp);
  1063. }
  1064. static void
  1065. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1066. {
  1067. struct drm_device *dev = encoder->dev;
  1068. struct radeon_device *rdev = dev->dev_private;
  1069. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1070. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1071. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1072. int index = 0;
  1073. bool is_dig = false;
  1074. memset(&args, 0, sizeof(args));
  1075. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1076. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1077. radeon_encoder->active_device);
  1078. switch (radeon_encoder->encoder_id) {
  1079. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1080. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1081. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1082. break;
  1083. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1084. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1085. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1086. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1087. is_dig = true;
  1088. break;
  1089. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1090. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1091. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1092. break;
  1093. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1094. if (ASIC_IS_DCE3(rdev))
  1095. is_dig = true;
  1096. else
  1097. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1098. break;
  1099. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1100. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1101. break;
  1102. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1103. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1104. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1105. else
  1106. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1107. break;
  1108. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1109. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1110. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1111. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1112. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1113. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1114. else
  1115. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1116. break;
  1117. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1118. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1119. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1120. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1121. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1122. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1123. else
  1124. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1125. break;
  1126. }
  1127. if (is_dig) {
  1128. switch (mode) {
  1129. case DRM_MODE_DPMS_ON:
  1130. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1131. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1132. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1133. if (connector &&
  1134. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1135. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1136. struct radeon_connector_atom_dig *radeon_dig_connector =
  1137. radeon_connector->con_priv;
  1138. atombios_set_edp_panel_power(connector,
  1139. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1140. radeon_dig_connector->edp_on = true;
  1141. }
  1142. dp_link_train(encoder, connector);
  1143. if (ASIC_IS_DCE4(rdev))
  1144. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  1145. }
  1146. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1147. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1148. break;
  1149. case DRM_MODE_DPMS_STANDBY:
  1150. case DRM_MODE_DPMS_SUSPEND:
  1151. case DRM_MODE_DPMS_OFF:
  1152. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1153. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1154. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1155. if (ASIC_IS_DCE4(rdev))
  1156. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  1157. if (connector &&
  1158. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1159. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1160. struct radeon_connector_atom_dig *radeon_dig_connector =
  1161. radeon_connector->con_priv;
  1162. atombios_set_edp_panel_power(connector,
  1163. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1164. radeon_dig_connector->edp_on = false;
  1165. }
  1166. }
  1167. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1168. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1169. break;
  1170. }
  1171. } else {
  1172. switch (mode) {
  1173. case DRM_MODE_DPMS_ON:
  1174. args.ucAction = ATOM_ENABLE;
  1175. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1176. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1177. args.ucAction = ATOM_LCD_BLON;
  1178. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1179. }
  1180. break;
  1181. case DRM_MODE_DPMS_STANDBY:
  1182. case DRM_MODE_DPMS_SUSPEND:
  1183. case DRM_MODE_DPMS_OFF:
  1184. args.ucAction = ATOM_DISABLE;
  1185. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1186. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1187. args.ucAction = ATOM_LCD_BLOFF;
  1188. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1189. }
  1190. break;
  1191. }
  1192. }
  1193. if (ext_encoder) {
  1194. int action;
  1195. switch (mode) {
  1196. case DRM_MODE_DPMS_ON:
  1197. default:
  1198. if (ASIC_IS_DCE41(rdev) && (rdev->flags & RADEON_IS_IGP))
  1199. action = EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT;
  1200. else
  1201. action = ATOM_ENABLE;
  1202. break;
  1203. case DRM_MODE_DPMS_STANDBY:
  1204. case DRM_MODE_DPMS_SUSPEND:
  1205. case DRM_MODE_DPMS_OFF:
  1206. if (ASIC_IS_DCE41(rdev) && (rdev->flags & RADEON_IS_IGP))
  1207. action = EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT;
  1208. else
  1209. action = ATOM_DISABLE;
  1210. break;
  1211. }
  1212. atombios_external_encoder_setup(encoder, ext_encoder, action);
  1213. }
  1214. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1215. }
  1216. union crtc_source_param {
  1217. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1218. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1219. };
  1220. static void
  1221. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1222. {
  1223. struct drm_device *dev = encoder->dev;
  1224. struct radeon_device *rdev = dev->dev_private;
  1225. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1226. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1227. union crtc_source_param args;
  1228. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1229. uint8_t frev, crev;
  1230. struct radeon_encoder_atom_dig *dig;
  1231. memset(&args, 0, sizeof(args));
  1232. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1233. return;
  1234. switch (frev) {
  1235. case 1:
  1236. switch (crev) {
  1237. case 1:
  1238. default:
  1239. if (ASIC_IS_AVIVO(rdev))
  1240. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1241. else {
  1242. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1243. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1244. } else {
  1245. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1246. }
  1247. }
  1248. switch (radeon_encoder->encoder_id) {
  1249. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1250. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1251. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1252. break;
  1253. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1254. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1255. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1256. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1257. else
  1258. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1259. break;
  1260. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1261. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1262. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1263. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1264. break;
  1265. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1266. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1267. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1268. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1269. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1270. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1271. else
  1272. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1273. break;
  1274. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1275. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1276. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1277. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1278. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1279. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1280. else
  1281. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1282. break;
  1283. }
  1284. break;
  1285. case 2:
  1286. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1287. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1288. switch (radeon_encoder->encoder_id) {
  1289. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1290. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1291. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1292. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1293. dig = radeon_encoder->enc_priv;
  1294. switch (dig->dig_encoder) {
  1295. case 0:
  1296. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1297. break;
  1298. case 1:
  1299. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1300. break;
  1301. case 2:
  1302. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1303. break;
  1304. case 3:
  1305. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1306. break;
  1307. case 4:
  1308. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1309. break;
  1310. case 5:
  1311. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1312. break;
  1313. }
  1314. break;
  1315. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1316. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1317. break;
  1318. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1319. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1320. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1321. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1322. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1323. else
  1324. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1325. break;
  1326. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1327. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1328. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1329. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1330. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1331. else
  1332. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1333. break;
  1334. }
  1335. break;
  1336. }
  1337. break;
  1338. default:
  1339. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1340. return;
  1341. }
  1342. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1343. /* update scratch regs with new routing */
  1344. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1345. }
  1346. static void
  1347. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1348. struct drm_display_mode *mode)
  1349. {
  1350. struct drm_device *dev = encoder->dev;
  1351. struct radeon_device *rdev = dev->dev_private;
  1352. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1353. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1354. /* Funky macbooks */
  1355. if ((dev->pdev->device == 0x71C5) &&
  1356. (dev->pdev->subsystem_vendor == 0x106b) &&
  1357. (dev->pdev->subsystem_device == 0x0080)) {
  1358. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1359. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1360. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1361. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1362. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1363. }
  1364. }
  1365. /* set scaler clears this on some chips */
  1366. /* XXX check DCE4 */
  1367. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1368. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1369. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1370. AVIVO_D1MODE_INTERLEAVE_EN);
  1371. }
  1372. }
  1373. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1374. {
  1375. struct drm_device *dev = encoder->dev;
  1376. struct radeon_device *rdev = dev->dev_private;
  1377. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1378. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1379. struct drm_encoder *test_encoder;
  1380. struct radeon_encoder_atom_dig *dig;
  1381. uint32_t dig_enc_in_use = 0;
  1382. /* on DCE41 and encoder can driver any phy so just crtc id */
  1383. if (ASIC_IS_DCE41(rdev)) {
  1384. return radeon_crtc->crtc_id;
  1385. }
  1386. if (ASIC_IS_DCE4(rdev)) {
  1387. dig = radeon_encoder->enc_priv;
  1388. switch (radeon_encoder->encoder_id) {
  1389. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1390. if (dig->linkb)
  1391. return 1;
  1392. else
  1393. return 0;
  1394. break;
  1395. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1396. if (dig->linkb)
  1397. return 3;
  1398. else
  1399. return 2;
  1400. break;
  1401. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1402. if (dig->linkb)
  1403. return 5;
  1404. else
  1405. return 4;
  1406. break;
  1407. }
  1408. }
  1409. /* on DCE32 and encoder can driver any block so just crtc id */
  1410. if (ASIC_IS_DCE32(rdev)) {
  1411. return radeon_crtc->crtc_id;
  1412. }
  1413. /* on DCE3 - LVTMA can only be driven by DIGB */
  1414. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1415. struct radeon_encoder *radeon_test_encoder;
  1416. if (encoder == test_encoder)
  1417. continue;
  1418. if (!radeon_encoder_is_digital(test_encoder))
  1419. continue;
  1420. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1421. dig = radeon_test_encoder->enc_priv;
  1422. if (dig->dig_encoder >= 0)
  1423. dig_enc_in_use |= (1 << dig->dig_encoder);
  1424. }
  1425. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1426. if (dig_enc_in_use & 0x2)
  1427. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1428. return 1;
  1429. }
  1430. if (!(dig_enc_in_use & 1))
  1431. return 0;
  1432. return 1;
  1433. }
  1434. static void
  1435. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1436. struct drm_display_mode *mode,
  1437. struct drm_display_mode *adjusted_mode)
  1438. {
  1439. struct drm_device *dev = encoder->dev;
  1440. struct radeon_device *rdev = dev->dev_private;
  1441. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1442. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  1443. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1444. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1445. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1446. atombios_yuv_setup(encoder, true);
  1447. else
  1448. atombios_yuv_setup(encoder, false);
  1449. }
  1450. switch (radeon_encoder->encoder_id) {
  1451. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1452. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1453. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1454. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1455. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1456. break;
  1457. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1458. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1459. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1460. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1461. if (ASIC_IS_DCE4(rdev)) {
  1462. /* disable the transmitter */
  1463. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1464. /* setup and enable the encoder */
  1465. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1466. /* init and enable the transmitter */
  1467. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1468. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1469. } else {
  1470. /* disable the encoder and transmitter */
  1471. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1472. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1473. /* setup and enable the encoder and transmitter */
  1474. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1475. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1476. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1477. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1478. }
  1479. break;
  1480. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1481. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1482. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1483. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1484. break;
  1485. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1486. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1487. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1488. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1489. atombios_dac_setup(encoder, ATOM_ENABLE);
  1490. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1491. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1492. atombios_tv_setup(encoder, ATOM_ENABLE);
  1493. else
  1494. atombios_tv_setup(encoder, ATOM_DISABLE);
  1495. }
  1496. break;
  1497. }
  1498. if (ext_encoder) {
  1499. if (ASIC_IS_DCE41(rdev) && (rdev->flags & RADEON_IS_IGP)) {
  1500. atombios_external_encoder_setup(encoder, ext_encoder,
  1501. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1502. atombios_external_encoder_setup(encoder, ext_encoder,
  1503. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1504. } else
  1505. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1506. }
  1507. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1508. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1509. r600_hdmi_enable(encoder);
  1510. r600_hdmi_setmode(encoder, adjusted_mode);
  1511. }
  1512. }
  1513. static bool
  1514. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1515. {
  1516. struct drm_device *dev = encoder->dev;
  1517. struct radeon_device *rdev = dev->dev_private;
  1518. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1519. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1520. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1521. ATOM_DEVICE_CV_SUPPORT |
  1522. ATOM_DEVICE_CRT_SUPPORT)) {
  1523. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1524. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1525. uint8_t frev, crev;
  1526. memset(&args, 0, sizeof(args));
  1527. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1528. return false;
  1529. args.sDacload.ucMisc = 0;
  1530. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1531. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1532. args.sDacload.ucDacType = ATOM_DAC_A;
  1533. else
  1534. args.sDacload.ucDacType = ATOM_DAC_B;
  1535. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1536. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1537. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1538. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1539. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1540. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1541. if (crev >= 3)
  1542. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1543. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1544. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1545. if (crev >= 3)
  1546. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1547. }
  1548. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1549. return true;
  1550. } else
  1551. return false;
  1552. }
  1553. static enum drm_connector_status
  1554. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1555. {
  1556. struct drm_device *dev = encoder->dev;
  1557. struct radeon_device *rdev = dev->dev_private;
  1558. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1559. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1560. uint32_t bios_0_scratch;
  1561. if (!atombios_dac_load_detect(encoder, connector)) {
  1562. DRM_DEBUG_KMS("detect returned false \n");
  1563. return connector_status_unknown;
  1564. }
  1565. if (rdev->family >= CHIP_R600)
  1566. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1567. else
  1568. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1569. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1570. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1571. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1572. return connector_status_connected;
  1573. }
  1574. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1575. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1576. return connector_status_connected;
  1577. }
  1578. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1579. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1580. return connector_status_connected;
  1581. }
  1582. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1583. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1584. return connector_status_connected; /* CTV */
  1585. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1586. return connector_status_connected; /* STV */
  1587. }
  1588. return connector_status_disconnected;
  1589. }
  1590. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1591. {
  1592. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1593. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1594. if (radeon_encoder->active_device &
  1595. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1596. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1597. if (dig)
  1598. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1599. }
  1600. radeon_atom_output_lock(encoder, true);
  1601. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1602. /* select the clock/data port if it uses a router */
  1603. if (connector) {
  1604. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1605. if (radeon_connector->router.cd_valid)
  1606. radeon_router_select_cd_port(radeon_connector);
  1607. }
  1608. /* this is needed for the pll/ss setup to work correctly in some cases */
  1609. atombios_set_encoder_crtc_source(encoder);
  1610. }
  1611. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1612. {
  1613. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1614. radeon_atom_output_lock(encoder, false);
  1615. }
  1616. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1617. {
  1618. struct drm_device *dev = encoder->dev;
  1619. struct radeon_device *rdev = dev->dev_private;
  1620. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1621. struct radeon_encoder_atom_dig *dig;
  1622. /* check for pre-DCE3 cards with shared encoders;
  1623. * can't really use the links individually, so don't disable
  1624. * the encoder if it's in use by another connector
  1625. */
  1626. if (!ASIC_IS_DCE3(rdev)) {
  1627. struct drm_encoder *other_encoder;
  1628. struct radeon_encoder *other_radeon_encoder;
  1629. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1630. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1631. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1632. drm_helper_encoder_in_use(other_encoder))
  1633. goto disable_done;
  1634. }
  1635. }
  1636. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1637. switch (radeon_encoder->encoder_id) {
  1638. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1639. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1640. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1641. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1642. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1643. break;
  1644. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1645. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1646. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1647. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1648. if (ASIC_IS_DCE4(rdev))
  1649. /* disable the transmitter */
  1650. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1651. else {
  1652. /* disable the encoder and transmitter */
  1653. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1654. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1655. }
  1656. break;
  1657. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1658. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1659. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1660. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1661. break;
  1662. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1663. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1664. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1665. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1666. atombios_dac_setup(encoder, ATOM_DISABLE);
  1667. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1668. atombios_tv_setup(encoder, ATOM_DISABLE);
  1669. break;
  1670. }
  1671. disable_done:
  1672. if (radeon_encoder_is_digital(encoder)) {
  1673. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1674. r600_hdmi_disable(encoder);
  1675. dig = radeon_encoder->enc_priv;
  1676. dig->dig_encoder = -1;
  1677. }
  1678. radeon_encoder->active_device = 0;
  1679. }
  1680. /* these are handled by the primary encoders */
  1681. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  1682. {
  1683. }
  1684. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  1685. {
  1686. }
  1687. static void
  1688. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  1689. struct drm_display_mode *mode,
  1690. struct drm_display_mode *adjusted_mode)
  1691. {
  1692. }
  1693. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  1694. {
  1695. }
  1696. static void
  1697. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  1698. {
  1699. }
  1700. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  1701. struct drm_display_mode *mode,
  1702. struct drm_display_mode *adjusted_mode)
  1703. {
  1704. return true;
  1705. }
  1706. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  1707. .dpms = radeon_atom_ext_dpms,
  1708. .mode_fixup = radeon_atom_ext_mode_fixup,
  1709. .prepare = radeon_atom_ext_prepare,
  1710. .mode_set = radeon_atom_ext_mode_set,
  1711. .commit = radeon_atom_ext_commit,
  1712. .disable = radeon_atom_ext_disable,
  1713. /* no detect for TMDS/LVDS yet */
  1714. };
  1715. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1716. .dpms = radeon_atom_encoder_dpms,
  1717. .mode_fixup = radeon_atom_mode_fixup,
  1718. .prepare = radeon_atom_encoder_prepare,
  1719. .mode_set = radeon_atom_encoder_mode_set,
  1720. .commit = radeon_atom_encoder_commit,
  1721. .disable = radeon_atom_encoder_disable,
  1722. /* no detect for TMDS/LVDS yet */
  1723. };
  1724. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1725. .dpms = radeon_atom_encoder_dpms,
  1726. .mode_fixup = radeon_atom_mode_fixup,
  1727. .prepare = radeon_atom_encoder_prepare,
  1728. .mode_set = radeon_atom_encoder_mode_set,
  1729. .commit = radeon_atom_encoder_commit,
  1730. .detect = radeon_atom_dac_detect,
  1731. };
  1732. void radeon_enc_destroy(struct drm_encoder *encoder)
  1733. {
  1734. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1735. kfree(radeon_encoder->enc_priv);
  1736. drm_encoder_cleanup(encoder);
  1737. kfree(radeon_encoder);
  1738. }
  1739. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1740. .destroy = radeon_enc_destroy,
  1741. };
  1742. struct radeon_encoder_atom_dac *
  1743. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1744. {
  1745. struct drm_device *dev = radeon_encoder->base.dev;
  1746. struct radeon_device *rdev = dev->dev_private;
  1747. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1748. if (!dac)
  1749. return NULL;
  1750. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1751. return dac;
  1752. }
  1753. struct radeon_encoder_atom_dig *
  1754. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1755. {
  1756. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1757. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1758. if (!dig)
  1759. return NULL;
  1760. /* coherent mode by default */
  1761. dig->coherent_mode = true;
  1762. dig->dig_encoder = -1;
  1763. if (encoder_enum == 2)
  1764. dig->linkb = true;
  1765. else
  1766. dig->linkb = false;
  1767. return dig;
  1768. }
  1769. void
  1770. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1771. {
  1772. struct radeon_device *rdev = dev->dev_private;
  1773. struct drm_encoder *encoder;
  1774. struct radeon_encoder *radeon_encoder;
  1775. /* see if we already added it */
  1776. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1777. radeon_encoder = to_radeon_encoder(encoder);
  1778. if (radeon_encoder->encoder_enum == encoder_enum) {
  1779. radeon_encoder->devices |= supported_device;
  1780. return;
  1781. }
  1782. }
  1783. /* add a new one */
  1784. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1785. if (!radeon_encoder)
  1786. return;
  1787. encoder = &radeon_encoder->base;
  1788. switch (rdev->num_crtc) {
  1789. case 1:
  1790. encoder->possible_crtcs = 0x1;
  1791. break;
  1792. case 2:
  1793. default:
  1794. encoder->possible_crtcs = 0x3;
  1795. break;
  1796. case 6:
  1797. encoder->possible_crtcs = 0x3f;
  1798. break;
  1799. }
  1800. radeon_encoder->enc_priv = NULL;
  1801. radeon_encoder->encoder_enum = encoder_enum;
  1802. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1803. radeon_encoder->devices = supported_device;
  1804. radeon_encoder->rmx_type = RMX_OFF;
  1805. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1806. radeon_encoder->is_ext_encoder = false;
  1807. switch (radeon_encoder->encoder_id) {
  1808. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1809. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1810. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1811. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1812. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1813. radeon_encoder->rmx_type = RMX_FULL;
  1814. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1815. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1816. } else {
  1817. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1818. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1819. if (ASIC_IS_AVIVO(rdev))
  1820. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1821. }
  1822. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1823. break;
  1824. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1825. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1826. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1827. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1828. break;
  1829. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1830. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1831. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1832. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1833. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1834. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1835. break;
  1836. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1837. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1838. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1839. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1840. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1841. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1842. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1843. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1844. radeon_encoder->rmx_type = RMX_FULL;
  1845. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1846. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1847. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  1848. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1849. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1850. } else {
  1851. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1852. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1853. if (ASIC_IS_AVIVO(rdev))
  1854. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1855. }
  1856. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1857. break;
  1858. case ENCODER_OBJECT_ID_SI170B:
  1859. case ENCODER_OBJECT_ID_CH7303:
  1860. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  1861. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  1862. case ENCODER_OBJECT_ID_TITFP513:
  1863. case ENCODER_OBJECT_ID_VT1623:
  1864. case ENCODER_OBJECT_ID_HDMI_SI1930:
  1865. case ENCODER_OBJECT_ID_TRAVIS:
  1866. case ENCODER_OBJECT_ID_NUTMEG:
  1867. /* these are handled by the primary encoders */
  1868. radeon_encoder->is_ext_encoder = true;
  1869. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1870. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1871. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  1872. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1873. else
  1874. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1875. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  1876. break;
  1877. }
  1878. }