r600_cs.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u64 cb_color_bo_mc[8];
  51. u32 cb_color_bo_offset[8];
  52. struct radeon_bo *cb_color_frag_bo[8];
  53. struct radeon_bo *cb_color_tile_bo[8];
  54. u32 cb_color_info[8];
  55. u32 cb_color_size_idx[8];
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask;
  58. u32 cb_color_size[8];
  59. u32 vgt_strmout_en;
  60. u32 vgt_strmout_buffer_en;
  61. u32 db_depth_control;
  62. u32 db_depth_info;
  63. u32 db_depth_size_idx;
  64. u32 db_depth_view;
  65. u32 db_depth_size;
  66. u32 db_offset;
  67. struct radeon_bo *db_bo;
  68. u64 db_bo_mc;
  69. };
  70. static inline int r600_bpe_from_format(u32 *bpe, u32 format)
  71. {
  72. switch (format) {
  73. case V_038004_COLOR_8:
  74. case V_038004_COLOR_4_4:
  75. case V_038004_COLOR_3_3_2:
  76. case V_038004_FMT_1:
  77. *bpe = 1;
  78. break;
  79. case V_038004_COLOR_16:
  80. case V_038004_COLOR_16_FLOAT:
  81. case V_038004_COLOR_8_8:
  82. case V_038004_COLOR_5_6_5:
  83. case V_038004_COLOR_6_5_5:
  84. case V_038004_COLOR_1_5_5_5:
  85. case V_038004_COLOR_4_4_4_4:
  86. case V_038004_COLOR_5_5_5_1:
  87. *bpe = 2;
  88. break;
  89. case V_038004_FMT_8_8_8:
  90. *bpe = 3;
  91. break;
  92. case V_038004_COLOR_32:
  93. case V_038004_COLOR_32_FLOAT:
  94. case V_038004_COLOR_16_16:
  95. case V_038004_COLOR_16_16_FLOAT:
  96. case V_038004_COLOR_8_24:
  97. case V_038004_COLOR_8_24_FLOAT:
  98. case V_038004_COLOR_24_8:
  99. case V_038004_COLOR_24_8_FLOAT:
  100. case V_038004_COLOR_10_11_11:
  101. case V_038004_COLOR_10_11_11_FLOAT:
  102. case V_038004_COLOR_11_11_10:
  103. case V_038004_COLOR_11_11_10_FLOAT:
  104. case V_038004_COLOR_2_10_10_10:
  105. case V_038004_COLOR_8_8_8_8:
  106. case V_038004_COLOR_10_10_10_2:
  107. case V_038004_FMT_5_9_9_9_SHAREDEXP:
  108. case V_038004_FMT_32_AS_8:
  109. case V_038004_FMT_32_AS_8_8:
  110. *bpe = 4;
  111. break;
  112. case V_038004_COLOR_X24_8_32_FLOAT:
  113. case V_038004_COLOR_32_32:
  114. case V_038004_COLOR_32_32_FLOAT:
  115. case V_038004_COLOR_16_16_16_16:
  116. case V_038004_COLOR_16_16_16_16_FLOAT:
  117. *bpe = 8;
  118. break;
  119. case V_038004_FMT_16_16_16:
  120. case V_038004_FMT_16_16_16_FLOAT:
  121. *bpe = 6;
  122. break;
  123. case V_038004_FMT_32_32_32:
  124. case V_038004_FMT_32_32_32_FLOAT:
  125. *bpe = 12;
  126. break;
  127. case V_038004_COLOR_32_32_32_32:
  128. case V_038004_COLOR_32_32_32_32_FLOAT:
  129. *bpe = 16;
  130. break;
  131. case V_038004_FMT_GB_GR:
  132. case V_038004_FMT_BG_RG:
  133. case V_038004_COLOR_INVALID:
  134. default:
  135. *bpe = 16;
  136. return -EINVAL;
  137. }
  138. return 0;
  139. }
  140. struct array_mode_checker {
  141. int array_mode;
  142. u32 group_size;
  143. u32 nbanks;
  144. u32 npipes;
  145. u32 nsamples;
  146. u32 bpe;
  147. };
  148. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  149. static inline int r600_get_array_mode_alignment(struct array_mode_checker *values,
  150. u32 *pitch_align,
  151. u32 *height_align,
  152. u32 *depth_align,
  153. u64 *base_align)
  154. {
  155. u32 tile_width = 8;
  156. u32 tile_height = 8;
  157. u32 macro_tile_width = values->nbanks;
  158. u32 macro_tile_height = values->npipes;
  159. u32 tile_bytes = tile_width * tile_height * values->bpe * values->nsamples;
  160. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  161. switch (values->array_mode) {
  162. case ARRAY_LINEAR_GENERAL:
  163. /* technically tile_width/_height for pitch/height */
  164. *pitch_align = 1; /* tile_width */
  165. *height_align = 1; /* tile_height */
  166. *depth_align = 1;
  167. *base_align = 1;
  168. break;
  169. case ARRAY_LINEAR_ALIGNED:
  170. *pitch_align = max((u32)64, (u32)(values->group_size / values->bpe));
  171. *height_align = tile_height;
  172. *depth_align = 1;
  173. *base_align = values->group_size;
  174. break;
  175. case ARRAY_1D_TILED_THIN1:
  176. *pitch_align = max((u32)tile_width,
  177. (u32)(values->group_size /
  178. (tile_height * values->bpe * values->nsamples)));
  179. *height_align = tile_height;
  180. *depth_align = 1;
  181. *base_align = values->group_size;
  182. break;
  183. case ARRAY_2D_TILED_THIN1:
  184. *pitch_align = max((u32)macro_tile_width,
  185. (u32)(((values->group_size / tile_height) /
  186. (values->bpe * values->nsamples)) *
  187. values->nbanks)) * tile_width;
  188. *height_align = macro_tile_height * tile_height;
  189. *depth_align = 1;
  190. *base_align = max(macro_tile_bytes,
  191. (*pitch_align) * values->bpe * (*height_align) * values->nsamples);
  192. break;
  193. default:
  194. return -EINVAL;
  195. }
  196. return 0;
  197. }
  198. static void r600_cs_track_init(struct r600_cs_track *track)
  199. {
  200. int i;
  201. /* assume DX9 mode */
  202. track->sq_config = DX9_CONSTS;
  203. for (i = 0; i < 8; i++) {
  204. track->cb_color_base_last[i] = 0;
  205. track->cb_color_size[i] = 0;
  206. track->cb_color_size_idx[i] = 0;
  207. track->cb_color_info[i] = 0;
  208. track->cb_color_bo[i] = NULL;
  209. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  210. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  211. }
  212. track->cb_target_mask = 0xFFFFFFFF;
  213. track->cb_shader_mask = 0xFFFFFFFF;
  214. track->db_bo = NULL;
  215. track->db_bo_mc = 0xFFFFFFFF;
  216. /* assume the biggest format and that htile is enabled */
  217. track->db_depth_info = 7 | (1 << 25);
  218. track->db_depth_view = 0xFFFFC000;
  219. track->db_depth_size = 0xFFFFFFFF;
  220. track->db_depth_size_idx = 0;
  221. track->db_depth_control = 0xFFFFFFFF;
  222. }
  223. static inline int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  224. {
  225. struct r600_cs_track *track = p->track;
  226. u32 bpe = 0, slice_tile_max, size, tmp;
  227. u32 height, height_align, pitch, pitch_align, depth_align;
  228. u64 base_offset, base_align;
  229. struct array_mode_checker array_check;
  230. volatile u32 *ib = p->ib->ptr;
  231. unsigned array_mode;
  232. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  233. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  234. return -EINVAL;
  235. }
  236. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  237. if (r600_bpe_from_format(&bpe, G_0280A0_FORMAT(track->cb_color_info[i]))) {
  238. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  239. __func__, __LINE__, G_0280A0_FORMAT(track->cb_color_info[i]),
  240. i, track->cb_color_info[i]);
  241. return -EINVAL;
  242. }
  243. /* pitch in pixels */
  244. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  245. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  246. slice_tile_max *= 64;
  247. height = slice_tile_max / pitch;
  248. if (height > 8192)
  249. height = 8192;
  250. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  251. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  252. array_check.array_mode = array_mode;
  253. array_check.group_size = track->group_size;
  254. array_check.nbanks = track->nbanks;
  255. array_check.npipes = track->npipes;
  256. array_check.nsamples = track->nsamples;
  257. array_check.bpe = bpe;
  258. if (r600_get_array_mode_alignment(&array_check,
  259. &pitch_align, &height_align, &depth_align, &base_align)) {
  260. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  261. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  262. track->cb_color_info[i]);
  263. return -EINVAL;
  264. }
  265. switch (array_mode) {
  266. case V_0280A0_ARRAY_LINEAR_GENERAL:
  267. break;
  268. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  269. break;
  270. case V_0280A0_ARRAY_1D_TILED_THIN1:
  271. /* avoid breaking userspace */
  272. if (height > 7)
  273. height &= ~0x7;
  274. break;
  275. case V_0280A0_ARRAY_2D_TILED_THIN1:
  276. break;
  277. default:
  278. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  279. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  280. track->cb_color_info[i]);
  281. return -EINVAL;
  282. }
  283. if (!IS_ALIGNED(pitch, pitch_align)) {
  284. dev_warn(p->dev, "%s:%d cb pitch (%d) invalid\n",
  285. __func__, __LINE__, pitch);
  286. return -EINVAL;
  287. }
  288. if (!IS_ALIGNED(height, height_align)) {
  289. dev_warn(p->dev, "%s:%d cb height (%d) invalid\n",
  290. __func__, __LINE__, height);
  291. return -EINVAL;
  292. }
  293. if (!IS_ALIGNED(base_offset, base_align)) {
  294. dev_warn(p->dev, "%s offset[%d] 0x%llx not aligned\n", __func__, i, base_offset);
  295. return -EINVAL;
  296. }
  297. /* check offset */
  298. tmp = height * pitch * bpe;
  299. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  300. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  301. /* the initial DDX does bad things with the CB size occasionally */
  302. /* it rounds up height too far for slice tile max but the BO is smaller */
  303. tmp = (height - 7) * pitch * bpe;
  304. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  305. dev_warn(p->dev, "%s offset[%d] %d %d %lu too big\n", __func__, i, track->cb_color_bo_offset[i], tmp, radeon_bo_size(track->cb_color_bo[i]));
  306. return -EINVAL;
  307. }
  308. } else {
  309. dev_warn(p->dev, "%s offset[%d] %d %d %lu too big\n", __func__, i, track->cb_color_bo_offset[i], tmp, radeon_bo_size(track->cb_color_bo[i]));
  310. return -EINVAL;
  311. }
  312. }
  313. /* limit max tile */
  314. tmp = (height * pitch) >> 6;
  315. if (tmp < slice_tile_max)
  316. slice_tile_max = tmp;
  317. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  318. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  319. ib[track->cb_color_size_idx[i]] = tmp;
  320. return 0;
  321. }
  322. static int r600_cs_track_check(struct radeon_cs_parser *p)
  323. {
  324. struct r600_cs_track *track = p->track;
  325. u32 tmp;
  326. int r, i;
  327. volatile u32 *ib = p->ib->ptr;
  328. /* on legacy kernel we don't perform advanced check */
  329. if (p->rdev == NULL)
  330. return 0;
  331. /* we don't support out buffer yet */
  332. if (track->vgt_strmout_en || track->vgt_strmout_buffer_en) {
  333. dev_warn(p->dev, "this kernel doesn't support SMX output buffer\n");
  334. return -EINVAL;
  335. }
  336. /* check that we have a cb for each enabled target, we don't check
  337. * shader_mask because it seems mesa isn't always setting it :(
  338. */
  339. tmp = track->cb_target_mask;
  340. for (i = 0; i < 8; i++) {
  341. if ((tmp >> (i * 4)) & 0xF) {
  342. /* at least one component is enabled */
  343. if (track->cb_color_bo[i] == NULL) {
  344. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  345. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  346. return -EINVAL;
  347. }
  348. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  349. r = r600_cs_track_validate_cb(p, i);
  350. if (r)
  351. return r;
  352. }
  353. }
  354. /* Check depth buffer */
  355. if (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  356. G_028800_Z_ENABLE(track->db_depth_control)) {
  357. u32 nviews, bpe, ntiles, size, slice_tile_max;
  358. u32 height, height_align, pitch, pitch_align, depth_align;
  359. u64 base_offset, base_align;
  360. struct array_mode_checker array_check;
  361. int array_mode;
  362. if (track->db_bo == NULL) {
  363. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  364. return -EINVAL;
  365. }
  366. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  367. dev_warn(p->dev, "this kernel doesn't support z/stencil htile\n");
  368. return -EINVAL;
  369. }
  370. switch (G_028010_FORMAT(track->db_depth_info)) {
  371. case V_028010_DEPTH_16:
  372. bpe = 2;
  373. break;
  374. case V_028010_DEPTH_X8_24:
  375. case V_028010_DEPTH_8_24:
  376. case V_028010_DEPTH_X8_24_FLOAT:
  377. case V_028010_DEPTH_8_24_FLOAT:
  378. case V_028010_DEPTH_32_FLOAT:
  379. bpe = 4;
  380. break;
  381. case V_028010_DEPTH_X24_8_32_FLOAT:
  382. bpe = 8;
  383. break;
  384. default:
  385. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  386. return -EINVAL;
  387. }
  388. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  389. if (!track->db_depth_size_idx) {
  390. dev_warn(p->dev, "z/stencil buffer size not set\n");
  391. return -EINVAL;
  392. }
  393. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  394. tmp = (tmp / bpe) >> 6;
  395. if (!tmp) {
  396. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  397. track->db_depth_size, bpe, track->db_offset,
  398. radeon_bo_size(track->db_bo));
  399. return -EINVAL;
  400. }
  401. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  402. } else {
  403. size = radeon_bo_size(track->db_bo);
  404. /* pitch in pixels */
  405. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  406. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  407. slice_tile_max *= 64;
  408. height = slice_tile_max / pitch;
  409. if (height > 8192)
  410. height = 8192;
  411. base_offset = track->db_bo_mc + track->db_offset;
  412. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  413. array_check.array_mode = array_mode;
  414. array_check.group_size = track->group_size;
  415. array_check.nbanks = track->nbanks;
  416. array_check.npipes = track->npipes;
  417. array_check.nsamples = track->nsamples;
  418. array_check.bpe = bpe;
  419. if (r600_get_array_mode_alignment(&array_check,
  420. &pitch_align, &height_align, &depth_align, &base_align)) {
  421. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  422. G_028010_ARRAY_MODE(track->db_depth_info),
  423. track->db_depth_info);
  424. return -EINVAL;
  425. }
  426. switch (array_mode) {
  427. case V_028010_ARRAY_1D_TILED_THIN1:
  428. /* don't break userspace */
  429. height &= ~0x7;
  430. break;
  431. case V_028010_ARRAY_2D_TILED_THIN1:
  432. break;
  433. default:
  434. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  435. G_028010_ARRAY_MODE(track->db_depth_info),
  436. track->db_depth_info);
  437. return -EINVAL;
  438. }
  439. if (!IS_ALIGNED(pitch, pitch_align)) {
  440. dev_warn(p->dev, "%s:%d db pitch (%d) invalid\n",
  441. __func__, __LINE__, pitch);
  442. return -EINVAL;
  443. }
  444. if (!IS_ALIGNED(height, height_align)) {
  445. dev_warn(p->dev, "%s:%d db height (%d) invalid\n",
  446. __func__, __LINE__, height);
  447. return -EINVAL;
  448. }
  449. if (!IS_ALIGNED(base_offset, base_align)) {
  450. dev_warn(p->dev, "%s offset[%d] 0x%llx not aligned\n", __func__, i, base_offset);
  451. return -EINVAL;
  452. }
  453. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  454. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  455. tmp = ntiles * bpe * 64 * nviews;
  456. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  457. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %d -> %u have %lu)\n",
  458. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  459. radeon_bo_size(track->db_bo));
  460. return -EINVAL;
  461. }
  462. }
  463. }
  464. return 0;
  465. }
  466. /**
  467. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  468. * @parser: parser structure holding parsing context.
  469. * @pkt: where to store packet informations
  470. *
  471. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  472. * if packet is bigger than remaining ib size. or if packets is unknown.
  473. **/
  474. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  475. struct radeon_cs_packet *pkt,
  476. unsigned idx)
  477. {
  478. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  479. uint32_t header;
  480. if (idx >= ib_chunk->length_dw) {
  481. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  482. idx, ib_chunk->length_dw);
  483. return -EINVAL;
  484. }
  485. header = radeon_get_ib_value(p, idx);
  486. pkt->idx = idx;
  487. pkt->type = CP_PACKET_GET_TYPE(header);
  488. pkt->count = CP_PACKET_GET_COUNT(header);
  489. pkt->one_reg_wr = 0;
  490. switch (pkt->type) {
  491. case PACKET_TYPE0:
  492. pkt->reg = CP_PACKET0_GET_REG(header);
  493. break;
  494. case PACKET_TYPE3:
  495. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  496. break;
  497. case PACKET_TYPE2:
  498. pkt->count = -1;
  499. break;
  500. default:
  501. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  502. return -EINVAL;
  503. }
  504. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  505. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  506. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  507. return -EINVAL;
  508. }
  509. return 0;
  510. }
  511. /**
  512. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  513. * @parser: parser structure holding parsing context.
  514. * @data: pointer to relocation data
  515. * @offset_start: starting offset
  516. * @offset_mask: offset mask (to align start offset on)
  517. * @reloc: reloc informations
  518. *
  519. * Check next packet is relocation packet3, do bo validation and compute
  520. * GPU offset using the provided start.
  521. **/
  522. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  523. struct radeon_cs_reloc **cs_reloc)
  524. {
  525. struct radeon_cs_chunk *relocs_chunk;
  526. struct radeon_cs_packet p3reloc;
  527. unsigned idx;
  528. int r;
  529. if (p->chunk_relocs_idx == -1) {
  530. DRM_ERROR("No relocation chunk !\n");
  531. return -EINVAL;
  532. }
  533. *cs_reloc = NULL;
  534. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  535. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  536. if (r) {
  537. return r;
  538. }
  539. p->idx += p3reloc.count + 2;
  540. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  541. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  542. p3reloc.idx);
  543. return -EINVAL;
  544. }
  545. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  546. if (idx >= relocs_chunk->length_dw) {
  547. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  548. idx, relocs_chunk->length_dw);
  549. return -EINVAL;
  550. }
  551. /* FIXME: we assume reloc size is 4 dwords */
  552. *cs_reloc = p->relocs_ptr[(idx / 4)];
  553. return 0;
  554. }
  555. /**
  556. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  557. * @parser: parser structure holding parsing context.
  558. * @data: pointer to relocation data
  559. * @offset_start: starting offset
  560. * @offset_mask: offset mask (to align start offset on)
  561. * @reloc: reloc informations
  562. *
  563. * Check next packet is relocation packet3, do bo validation and compute
  564. * GPU offset using the provided start.
  565. **/
  566. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  567. struct radeon_cs_reloc **cs_reloc)
  568. {
  569. struct radeon_cs_chunk *relocs_chunk;
  570. struct radeon_cs_packet p3reloc;
  571. unsigned idx;
  572. int r;
  573. if (p->chunk_relocs_idx == -1) {
  574. DRM_ERROR("No relocation chunk !\n");
  575. return -EINVAL;
  576. }
  577. *cs_reloc = NULL;
  578. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  579. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  580. if (r) {
  581. return r;
  582. }
  583. p->idx += p3reloc.count + 2;
  584. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  585. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  586. p3reloc.idx);
  587. return -EINVAL;
  588. }
  589. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  590. if (idx >= relocs_chunk->length_dw) {
  591. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  592. idx, relocs_chunk->length_dw);
  593. return -EINVAL;
  594. }
  595. *cs_reloc = p->relocs;
  596. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  597. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  598. return 0;
  599. }
  600. /**
  601. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  602. * @parser: parser structure holding parsing context.
  603. *
  604. * Check next packet is relocation packet3, do bo validation and compute
  605. * GPU offset using the provided start.
  606. **/
  607. static inline int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  608. {
  609. struct radeon_cs_packet p3reloc;
  610. int r;
  611. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  612. if (r) {
  613. return 0;
  614. }
  615. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  616. return 0;
  617. }
  618. return 1;
  619. }
  620. /**
  621. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  622. * @parser: parser structure holding parsing context.
  623. *
  624. * Userspace sends a special sequence for VLINE waits.
  625. * PACKET0 - VLINE_START_END + value
  626. * PACKET3 - WAIT_REG_MEM poll vline status reg
  627. * RELOC (P3) - crtc_id in reloc.
  628. *
  629. * This function parses this and relocates the VLINE START END
  630. * and WAIT_REG_MEM packets to the correct crtc.
  631. * It also detects a switched off crtc and nulls out the
  632. * wait in that case.
  633. */
  634. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  635. {
  636. struct drm_mode_object *obj;
  637. struct drm_crtc *crtc;
  638. struct radeon_crtc *radeon_crtc;
  639. struct radeon_cs_packet p3reloc, wait_reg_mem;
  640. int crtc_id;
  641. int r;
  642. uint32_t header, h_idx, reg, wait_reg_mem_info;
  643. volatile uint32_t *ib;
  644. ib = p->ib->ptr;
  645. /* parse the WAIT_REG_MEM */
  646. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  647. if (r)
  648. return r;
  649. /* check its a WAIT_REG_MEM */
  650. if (wait_reg_mem.type != PACKET_TYPE3 ||
  651. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  652. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  653. r = -EINVAL;
  654. return r;
  655. }
  656. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  657. /* bit 4 is reg (0) or mem (1) */
  658. if (wait_reg_mem_info & 0x10) {
  659. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  660. r = -EINVAL;
  661. return r;
  662. }
  663. /* waiting for value to be equal */
  664. if ((wait_reg_mem_info & 0x7) != 0x3) {
  665. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  666. r = -EINVAL;
  667. return r;
  668. }
  669. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  670. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  671. r = -EINVAL;
  672. return r;
  673. }
  674. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  675. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  676. r = -EINVAL;
  677. return r;
  678. }
  679. /* jump over the NOP */
  680. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  681. if (r)
  682. return r;
  683. h_idx = p->idx - 2;
  684. p->idx += wait_reg_mem.count + 2;
  685. p->idx += p3reloc.count + 2;
  686. header = radeon_get_ib_value(p, h_idx);
  687. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  688. reg = CP_PACKET0_GET_REG(header);
  689. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  690. if (!obj) {
  691. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  692. r = -EINVAL;
  693. goto out;
  694. }
  695. crtc = obj_to_crtc(obj);
  696. radeon_crtc = to_radeon_crtc(crtc);
  697. crtc_id = radeon_crtc->crtc_id;
  698. if (!crtc->enabled) {
  699. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  700. ib[h_idx + 2] = PACKET2(0);
  701. ib[h_idx + 3] = PACKET2(0);
  702. ib[h_idx + 4] = PACKET2(0);
  703. ib[h_idx + 5] = PACKET2(0);
  704. ib[h_idx + 6] = PACKET2(0);
  705. ib[h_idx + 7] = PACKET2(0);
  706. ib[h_idx + 8] = PACKET2(0);
  707. } else if (crtc_id == 1) {
  708. switch (reg) {
  709. case AVIVO_D1MODE_VLINE_START_END:
  710. header &= ~R600_CP_PACKET0_REG_MASK;
  711. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  712. break;
  713. default:
  714. DRM_ERROR("unknown crtc reloc\n");
  715. r = -EINVAL;
  716. goto out;
  717. }
  718. ib[h_idx] = header;
  719. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  720. }
  721. out:
  722. return r;
  723. }
  724. static int r600_packet0_check(struct radeon_cs_parser *p,
  725. struct radeon_cs_packet *pkt,
  726. unsigned idx, unsigned reg)
  727. {
  728. int r;
  729. switch (reg) {
  730. case AVIVO_D1MODE_VLINE_START_END:
  731. r = r600_cs_packet_parse_vline(p);
  732. if (r) {
  733. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  734. idx, reg);
  735. return r;
  736. }
  737. break;
  738. default:
  739. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  740. reg, idx);
  741. return -EINVAL;
  742. }
  743. return 0;
  744. }
  745. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  746. struct radeon_cs_packet *pkt)
  747. {
  748. unsigned reg, i;
  749. unsigned idx;
  750. int r;
  751. idx = pkt->idx + 1;
  752. reg = pkt->reg;
  753. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  754. r = r600_packet0_check(p, pkt, idx, reg);
  755. if (r) {
  756. return r;
  757. }
  758. }
  759. return 0;
  760. }
  761. /**
  762. * r600_cs_check_reg() - check if register is authorized or not
  763. * @parser: parser structure holding parsing context
  764. * @reg: register we are testing
  765. * @idx: index into the cs buffer
  766. *
  767. * This function will test against r600_reg_safe_bm and return 0
  768. * if register is safe. If register is not flag as safe this function
  769. * will test it against a list of register needind special handling.
  770. */
  771. static inline int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  772. {
  773. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  774. struct radeon_cs_reloc *reloc;
  775. u32 last_reg = ARRAY_SIZE(r600_reg_safe_bm);
  776. u32 m, i, tmp, *ib;
  777. int r;
  778. i = (reg >> 7);
  779. if (i > last_reg) {
  780. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  781. return -EINVAL;
  782. }
  783. m = 1 << ((reg >> 2) & 31);
  784. if (!(r600_reg_safe_bm[i] & m))
  785. return 0;
  786. ib = p->ib->ptr;
  787. switch (reg) {
  788. /* force following reg to 0 in an attemp to disable out buffer
  789. * which will need us to better understand how it works to perform
  790. * security check on it (Jerome)
  791. */
  792. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  793. case R_008C44_SQ_ESGS_RING_SIZE:
  794. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  795. case R_008C54_SQ_ESTMP_RING_SIZE:
  796. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  797. case R_008C74_SQ_FBUF_RING_SIZE:
  798. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  799. case R_008C5C_SQ_GSTMP_RING_SIZE:
  800. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  801. case R_008C4C_SQ_GSVS_RING_SIZE:
  802. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  803. case R_008C6C_SQ_PSTMP_RING_SIZE:
  804. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  805. case R_008C7C_SQ_REDUC_RING_SIZE:
  806. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  807. case R_008C64_SQ_VSTMP_RING_SIZE:
  808. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  809. /* get value to populate the IB don't remove */
  810. tmp =radeon_get_ib_value(p, idx);
  811. ib[idx] = 0;
  812. break;
  813. case SQ_CONFIG:
  814. track->sq_config = radeon_get_ib_value(p, idx);
  815. break;
  816. case R_028800_DB_DEPTH_CONTROL:
  817. track->db_depth_control = radeon_get_ib_value(p, idx);
  818. break;
  819. case R_028010_DB_DEPTH_INFO:
  820. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  821. r = r600_cs_packet_next_reloc(p, &reloc);
  822. if (r) {
  823. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  824. "0x%04X\n", reg);
  825. return -EINVAL;
  826. }
  827. track->db_depth_info = radeon_get_ib_value(p, idx);
  828. ib[idx] &= C_028010_ARRAY_MODE;
  829. track->db_depth_info &= C_028010_ARRAY_MODE;
  830. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  831. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  832. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  833. } else {
  834. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  835. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  836. }
  837. } else
  838. track->db_depth_info = radeon_get_ib_value(p, idx);
  839. break;
  840. case R_028004_DB_DEPTH_VIEW:
  841. track->db_depth_view = radeon_get_ib_value(p, idx);
  842. break;
  843. case R_028000_DB_DEPTH_SIZE:
  844. track->db_depth_size = radeon_get_ib_value(p, idx);
  845. track->db_depth_size_idx = idx;
  846. break;
  847. case R_028AB0_VGT_STRMOUT_EN:
  848. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  849. break;
  850. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  851. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  852. break;
  853. case R_028238_CB_TARGET_MASK:
  854. track->cb_target_mask = radeon_get_ib_value(p, idx);
  855. break;
  856. case R_02823C_CB_SHADER_MASK:
  857. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  858. break;
  859. case R_028C04_PA_SC_AA_CONFIG:
  860. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  861. track->nsamples = 1 << tmp;
  862. break;
  863. case R_0280A0_CB_COLOR0_INFO:
  864. case R_0280A4_CB_COLOR1_INFO:
  865. case R_0280A8_CB_COLOR2_INFO:
  866. case R_0280AC_CB_COLOR3_INFO:
  867. case R_0280B0_CB_COLOR4_INFO:
  868. case R_0280B4_CB_COLOR5_INFO:
  869. case R_0280B8_CB_COLOR6_INFO:
  870. case R_0280BC_CB_COLOR7_INFO:
  871. if (r600_cs_packet_next_is_pkt3_nop(p)) {
  872. r = r600_cs_packet_next_reloc(p, &reloc);
  873. if (r) {
  874. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  875. return -EINVAL;
  876. }
  877. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  878. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  879. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  880. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  881. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  882. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  883. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  884. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  885. }
  886. } else {
  887. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  888. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  889. }
  890. break;
  891. case R_028060_CB_COLOR0_SIZE:
  892. case R_028064_CB_COLOR1_SIZE:
  893. case R_028068_CB_COLOR2_SIZE:
  894. case R_02806C_CB_COLOR3_SIZE:
  895. case R_028070_CB_COLOR4_SIZE:
  896. case R_028074_CB_COLOR5_SIZE:
  897. case R_028078_CB_COLOR6_SIZE:
  898. case R_02807C_CB_COLOR7_SIZE:
  899. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  900. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  901. track->cb_color_size_idx[tmp] = idx;
  902. break;
  903. /* This register were added late, there is userspace
  904. * which does provide relocation for those but set
  905. * 0 offset. In order to avoid breaking old userspace
  906. * we detect this and set address to point to last
  907. * CB_COLOR0_BASE, note that if userspace doesn't set
  908. * CB_COLOR0_BASE before this register we will report
  909. * error. Old userspace always set CB_COLOR0_BASE
  910. * before any of this.
  911. */
  912. case R_0280E0_CB_COLOR0_FRAG:
  913. case R_0280E4_CB_COLOR1_FRAG:
  914. case R_0280E8_CB_COLOR2_FRAG:
  915. case R_0280EC_CB_COLOR3_FRAG:
  916. case R_0280F0_CB_COLOR4_FRAG:
  917. case R_0280F4_CB_COLOR5_FRAG:
  918. case R_0280F8_CB_COLOR6_FRAG:
  919. case R_0280FC_CB_COLOR7_FRAG:
  920. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  921. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  922. if (!track->cb_color_base_last[tmp]) {
  923. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  924. return -EINVAL;
  925. }
  926. ib[idx] = track->cb_color_base_last[tmp];
  927. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  928. } else {
  929. r = r600_cs_packet_next_reloc(p, &reloc);
  930. if (r) {
  931. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  932. return -EINVAL;
  933. }
  934. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  935. track->cb_color_frag_bo[tmp] = reloc->robj;
  936. }
  937. break;
  938. case R_0280C0_CB_COLOR0_TILE:
  939. case R_0280C4_CB_COLOR1_TILE:
  940. case R_0280C8_CB_COLOR2_TILE:
  941. case R_0280CC_CB_COLOR3_TILE:
  942. case R_0280D0_CB_COLOR4_TILE:
  943. case R_0280D4_CB_COLOR5_TILE:
  944. case R_0280D8_CB_COLOR6_TILE:
  945. case R_0280DC_CB_COLOR7_TILE:
  946. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  947. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  948. if (!track->cb_color_base_last[tmp]) {
  949. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  950. return -EINVAL;
  951. }
  952. ib[idx] = track->cb_color_base_last[tmp];
  953. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  954. } else {
  955. r = r600_cs_packet_next_reloc(p, &reloc);
  956. if (r) {
  957. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  958. return -EINVAL;
  959. }
  960. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  961. track->cb_color_tile_bo[tmp] = reloc->robj;
  962. }
  963. break;
  964. case CB_COLOR0_BASE:
  965. case CB_COLOR1_BASE:
  966. case CB_COLOR2_BASE:
  967. case CB_COLOR3_BASE:
  968. case CB_COLOR4_BASE:
  969. case CB_COLOR5_BASE:
  970. case CB_COLOR6_BASE:
  971. case CB_COLOR7_BASE:
  972. r = r600_cs_packet_next_reloc(p, &reloc);
  973. if (r) {
  974. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  975. "0x%04X\n", reg);
  976. return -EINVAL;
  977. }
  978. tmp = (reg - CB_COLOR0_BASE) / 4;
  979. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  980. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  981. track->cb_color_base_last[tmp] = ib[idx];
  982. track->cb_color_bo[tmp] = reloc->robj;
  983. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  984. break;
  985. case DB_DEPTH_BASE:
  986. r = r600_cs_packet_next_reloc(p, &reloc);
  987. if (r) {
  988. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  989. "0x%04X\n", reg);
  990. return -EINVAL;
  991. }
  992. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  993. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  994. track->db_bo = reloc->robj;
  995. track->db_bo_mc = reloc->lobj.gpu_offset;
  996. break;
  997. case DB_HTILE_DATA_BASE:
  998. case SQ_PGM_START_FS:
  999. case SQ_PGM_START_ES:
  1000. case SQ_PGM_START_VS:
  1001. case SQ_PGM_START_GS:
  1002. case SQ_PGM_START_PS:
  1003. case SQ_ALU_CONST_CACHE_GS_0:
  1004. case SQ_ALU_CONST_CACHE_GS_1:
  1005. case SQ_ALU_CONST_CACHE_GS_2:
  1006. case SQ_ALU_CONST_CACHE_GS_3:
  1007. case SQ_ALU_CONST_CACHE_GS_4:
  1008. case SQ_ALU_CONST_CACHE_GS_5:
  1009. case SQ_ALU_CONST_CACHE_GS_6:
  1010. case SQ_ALU_CONST_CACHE_GS_7:
  1011. case SQ_ALU_CONST_CACHE_GS_8:
  1012. case SQ_ALU_CONST_CACHE_GS_9:
  1013. case SQ_ALU_CONST_CACHE_GS_10:
  1014. case SQ_ALU_CONST_CACHE_GS_11:
  1015. case SQ_ALU_CONST_CACHE_GS_12:
  1016. case SQ_ALU_CONST_CACHE_GS_13:
  1017. case SQ_ALU_CONST_CACHE_GS_14:
  1018. case SQ_ALU_CONST_CACHE_GS_15:
  1019. case SQ_ALU_CONST_CACHE_PS_0:
  1020. case SQ_ALU_CONST_CACHE_PS_1:
  1021. case SQ_ALU_CONST_CACHE_PS_2:
  1022. case SQ_ALU_CONST_CACHE_PS_3:
  1023. case SQ_ALU_CONST_CACHE_PS_4:
  1024. case SQ_ALU_CONST_CACHE_PS_5:
  1025. case SQ_ALU_CONST_CACHE_PS_6:
  1026. case SQ_ALU_CONST_CACHE_PS_7:
  1027. case SQ_ALU_CONST_CACHE_PS_8:
  1028. case SQ_ALU_CONST_CACHE_PS_9:
  1029. case SQ_ALU_CONST_CACHE_PS_10:
  1030. case SQ_ALU_CONST_CACHE_PS_11:
  1031. case SQ_ALU_CONST_CACHE_PS_12:
  1032. case SQ_ALU_CONST_CACHE_PS_13:
  1033. case SQ_ALU_CONST_CACHE_PS_14:
  1034. case SQ_ALU_CONST_CACHE_PS_15:
  1035. case SQ_ALU_CONST_CACHE_VS_0:
  1036. case SQ_ALU_CONST_CACHE_VS_1:
  1037. case SQ_ALU_CONST_CACHE_VS_2:
  1038. case SQ_ALU_CONST_CACHE_VS_3:
  1039. case SQ_ALU_CONST_CACHE_VS_4:
  1040. case SQ_ALU_CONST_CACHE_VS_5:
  1041. case SQ_ALU_CONST_CACHE_VS_6:
  1042. case SQ_ALU_CONST_CACHE_VS_7:
  1043. case SQ_ALU_CONST_CACHE_VS_8:
  1044. case SQ_ALU_CONST_CACHE_VS_9:
  1045. case SQ_ALU_CONST_CACHE_VS_10:
  1046. case SQ_ALU_CONST_CACHE_VS_11:
  1047. case SQ_ALU_CONST_CACHE_VS_12:
  1048. case SQ_ALU_CONST_CACHE_VS_13:
  1049. case SQ_ALU_CONST_CACHE_VS_14:
  1050. case SQ_ALU_CONST_CACHE_VS_15:
  1051. r = r600_cs_packet_next_reloc(p, &reloc);
  1052. if (r) {
  1053. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1054. "0x%04X\n", reg);
  1055. return -EINVAL;
  1056. }
  1057. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1058. break;
  1059. default:
  1060. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1061. return -EINVAL;
  1062. }
  1063. return 0;
  1064. }
  1065. static inline unsigned minify(unsigned size, unsigned levels)
  1066. {
  1067. size = size >> levels;
  1068. if (size < 1)
  1069. size = 1;
  1070. return size;
  1071. }
  1072. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned nlevels,
  1073. unsigned w0, unsigned h0, unsigned d0, unsigned bpe,
  1074. unsigned pitch_align,
  1075. unsigned *l0_size, unsigned *mipmap_size)
  1076. {
  1077. unsigned offset, i, level, face;
  1078. unsigned width, height, depth, rowstride, size;
  1079. w0 = minify(w0, 0);
  1080. h0 = minify(h0, 0);
  1081. d0 = minify(d0, 0);
  1082. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1083. width = minify(w0, i);
  1084. height = minify(h0, i);
  1085. depth = minify(d0, i);
  1086. for(face = 0; face < nfaces; face++) {
  1087. rowstride = ALIGN((width * bpe), pitch_align);
  1088. size = height * rowstride * depth;
  1089. offset += size;
  1090. offset = (offset + 0x1f) & ~0x1f;
  1091. }
  1092. }
  1093. *l0_size = ALIGN((w0 * bpe), pitch_align) * h0 * d0;
  1094. *mipmap_size = offset;
  1095. if (!nlevels)
  1096. *mipmap_size = *l0_size;
  1097. if (!blevel)
  1098. *mipmap_size -= *l0_size;
  1099. }
  1100. /**
  1101. * r600_check_texture_resource() - check if register is authorized or not
  1102. * @p: parser structure holding parsing context
  1103. * @idx: index into the cs buffer
  1104. * @texture: texture's bo structure
  1105. * @mipmap: mipmap's bo structure
  1106. *
  1107. * This function will check that the resource has valid field and that
  1108. * the texture and mipmap bo object are big enough to cover this resource.
  1109. */
  1110. static inline int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1111. struct radeon_bo *texture,
  1112. struct radeon_bo *mipmap,
  1113. u64 base_offset,
  1114. u64 mip_offset,
  1115. u32 tiling_flags)
  1116. {
  1117. struct r600_cs_track *track = p->track;
  1118. u32 nfaces, nlevels, blevel, w0, h0, d0, bpe = 0;
  1119. u32 word0, word1, l0_size, mipmap_size;
  1120. u32 height_align, pitch, pitch_align, depth_align;
  1121. u64 base_align;
  1122. struct array_mode_checker array_check;
  1123. /* on legacy kernel we don't perform advanced check */
  1124. if (p->rdev == NULL)
  1125. return 0;
  1126. /* convert to bytes */
  1127. base_offset <<= 8;
  1128. mip_offset <<= 8;
  1129. word0 = radeon_get_ib_value(p, idx + 0);
  1130. if (tiling_flags & RADEON_TILING_MACRO)
  1131. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1132. else if (tiling_flags & RADEON_TILING_MICRO)
  1133. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1134. word1 = radeon_get_ib_value(p, idx + 1);
  1135. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1136. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1137. d0 = G_038004_TEX_DEPTH(word1);
  1138. nfaces = 1;
  1139. switch (G_038000_DIM(word0)) {
  1140. case V_038000_SQ_TEX_DIM_1D:
  1141. case V_038000_SQ_TEX_DIM_2D:
  1142. case V_038000_SQ_TEX_DIM_3D:
  1143. break;
  1144. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1145. nfaces = 6;
  1146. break;
  1147. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1148. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1149. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1150. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1151. default:
  1152. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1153. return -EINVAL;
  1154. }
  1155. if (r600_bpe_from_format(&bpe, G_038004_DATA_FORMAT(word1))) {
  1156. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1157. __func__, __LINE__, G_038004_DATA_FORMAT(word1));
  1158. return -EINVAL;
  1159. }
  1160. /* pitch in texels */
  1161. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1162. array_check.array_mode = G_038000_TILE_MODE(word0);
  1163. array_check.group_size = track->group_size;
  1164. array_check.nbanks = track->nbanks;
  1165. array_check.npipes = track->npipes;
  1166. array_check.nsamples = 1;
  1167. array_check.bpe = bpe;
  1168. if (r600_get_array_mode_alignment(&array_check,
  1169. &pitch_align, &height_align, &depth_align, &base_align)) {
  1170. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1171. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1172. return -EINVAL;
  1173. }
  1174. /* XXX check height as well... */
  1175. if (!IS_ALIGNED(pitch, pitch_align)) {
  1176. dev_warn(p->dev, "%s:%d tex pitch (%d) invalid\n",
  1177. __func__, __LINE__, pitch);
  1178. return -EINVAL;
  1179. }
  1180. if (!IS_ALIGNED(base_offset, base_align)) {
  1181. dev_warn(p->dev, "%s:%d tex base offset (0x%llx) invalid\n",
  1182. __func__, __LINE__, base_offset);
  1183. return -EINVAL;
  1184. }
  1185. if (!IS_ALIGNED(mip_offset, base_align)) {
  1186. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx) invalid\n",
  1187. __func__, __LINE__, mip_offset);
  1188. return -EINVAL;
  1189. }
  1190. word0 = radeon_get_ib_value(p, idx + 4);
  1191. word1 = radeon_get_ib_value(p, idx + 5);
  1192. blevel = G_038010_BASE_LEVEL(word0);
  1193. nlevels = G_038014_LAST_LEVEL(word1);
  1194. r600_texture_size(nfaces, blevel, nlevels, w0, h0, d0, bpe,
  1195. (pitch_align * bpe),
  1196. &l0_size, &mipmap_size);
  1197. /* using get ib will give us the offset into the texture bo */
  1198. word0 = radeon_get_ib_value(p, idx + 2) << 8;
  1199. if ((l0_size + word0) > radeon_bo_size(texture)) {
  1200. dev_warn(p->dev, "texture bo too small (%d %d %d %d -> %d have %ld)\n",
  1201. w0, h0, bpe, word0, l0_size, radeon_bo_size(texture));
  1202. return -EINVAL;
  1203. }
  1204. /* using get ib will give us the offset into the mipmap bo */
  1205. word0 = radeon_get_ib_value(p, idx + 3) << 8;
  1206. if ((mipmap_size + word0) > radeon_bo_size(mipmap)) {
  1207. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1208. w0, h0, bpe, blevel, nlevels, word0, mipmap_size, radeon_bo_size(texture));*/
  1209. }
  1210. return 0;
  1211. }
  1212. static int r600_packet3_check(struct radeon_cs_parser *p,
  1213. struct radeon_cs_packet *pkt)
  1214. {
  1215. struct radeon_cs_reloc *reloc;
  1216. struct r600_cs_track *track;
  1217. volatile u32 *ib;
  1218. unsigned idx;
  1219. unsigned i;
  1220. unsigned start_reg, end_reg, reg;
  1221. int r;
  1222. u32 idx_value;
  1223. track = (struct r600_cs_track *)p->track;
  1224. ib = p->ib->ptr;
  1225. idx = pkt->idx + 1;
  1226. idx_value = radeon_get_ib_value(p, idx);
  1227. switch (pkt->opcode) {
  1228. case PACKET3_START_3D_CMDBUF:
  1229. if (p->family >= CHIP_RV770 || pkt->count) {
  1230. DRM_ERROR("bad START_3D\n");
  1231. return -EINVAL;
  1232. }
  1233. break;
  1234. case PACKET3_CONTEXT_CONTROL:
  1235. if (pkt->count != 1) {
  1236. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1237. return -EINVAL;
  1238. }
  1239. break;
  1240. case PACKET3_INDEX_TYPE:
  1241. case PACKET3_NUM_INSTANCES:
  1242. if (pkt->count) {
  1243. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1244. return -EINVAL;
  1245. }
  1246. break;
  1247. case PACKET3_DRAW_INDEX:
  1248. if (pkt->count != 3) {
  1249. DRM_ERROR("bad DRAW_INDEX\n");
  1250. return -EINVAL;
  1251. }
  1252. r = r600_cs_packet_next_reloc(p, &reloc);
  1253. if (r) {
  1254. DRM_ERROR("bad DRAW_INDEX\n");
  1255. return -EINVAL;
  1256. }
  1257. ib[idx+0] = idx_value + (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1258. ib[idx+1] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1259. r = r600_cs_track_check(p);
  1260. if (r) {
  1261. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1262. return r;
  1263. }
  1264. break;
  1265. case PACKET3_DRAW_INDEX_AUTO:
  1266. if (pkt->count != 1) {
  1267. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1268. return -EINVAL;
  1269. }
  1270. r = r600_cs_track_check(p);
  1271. if (r) {
  1272. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1273. return r;
  1274. }
  1275. break;
  1276. case PACKET3_DRAW_INDEX_IMMD_BE:
  1277. case PACKET3_DRAW_INDEX_IMMD:
  1278. if (pkt->count < 2) {
  1279. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1280. return -EINVAL;
  1281. }
  1282. r = r600_cs_track_check(p);
  1283. if (r) {
  1284. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1285. return r;
  1286. }
  1287. break;
  1288. case PACKET3_WAIT_REG_MEM:
  1289. if (pkt->count != 5) {
  1290. DRM_ERROR("bad WAIT_REG_MEM\n");
  1291. return -EINVAL;
  1292. }
  1293. /* bit 4 is reg (0) or mem (1) */
  1294. if (idx_value & 0x10) {
  1295. r = r600_cs_packet_next_reloc(p, &reloc);
  1296. if (r) {
  1297. DRM_ERROR("bad WAIT_REG_MEM\n");
  1298. return -EINVAL;
  1299. }
  1300. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1301. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1302. }
  1303. break;
  1304. case PACKET3_SURFACE_SYNC:
  1305. if (pkt->count != 3) {
  1306. DRM_ERROR("bad SURFACE_SYNC\n");
  1307. return -EINVAL;
  1308. }
  1309. /* 0xffffffff/0x0 is flush all cache flag */
  1310. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1311. radeon_get_ib_value(p, idx + 2) != 0) {
  1312. r = r600_cs_packet_next_reloc(p, &reloc);
  1313. if (r) {
  1314. DRM_ERROR("bad SURFACE_SYNC\n");
  1315. return -EINVAL;
  1316. }
  1317. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1318. }
  1319. break;
  1320. case PACKET3_EVENT_WRITE:
  1321. if (pkt->count != 2 && pkt->count != 0) {
  1322. DRM_ERROR("bad EVENT_WRITE\n");
  1323. return -EINVAL;
  1324. }
  1325. if (pkt->count) {
  1326. r = r600_cs_packet_next_reloc(p, &reloc);
  1327. if (r) {
  1328. DRM_ERROR("bad EVENT_WRITE\n");
  1329. return -EINVAL;
  1330. }
  1331. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1332. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1333. }
  1334. break;
  1335. case PACKET3_EVENT_WRITE_EOP:
  1336. if (pkt->count != 4) {
  1337. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1338. return -EINVAL;
  1339. }
  1340. r = r600_cs_packet_next_reloc(p, &reloc);
  1341. if (r) {
  1342. DRM_ERROR("bad EVENT_WRITE\n");
  1343. return -EINVAL;
  1344. }
  1345. ib[idx+1] += (u32)(reloc->lobj.gpu_offset & 0xffffffff);
  1346. ib[idx+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1347. break;
  1348. case PACKET3_SET_CONFIG_REG:
  1349. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1350. end_reg = 4 * pkt->count + start_reg - 4;
  1351. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1352. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1353. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1354. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1355. return -EINVAL;
  1356. }
  1357. for (i = 0; i < pkt->count; i++) {
  1358. reg = start_reg + (4 * i);
  1359. r = r600_cs_check_reg(p, reg, idx+1+i);
  1360. if (r)
  1361. return r;
  1362. }
  1363. break;
  1364. case PACKET3_SET_CONTEXT_REG:
  1365. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1366. end_reg = 4 * pkt->count + start_reg - 4;
  1367. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1368. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1369. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1370. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1371. return -EINVAL;
  1372. }
  1373. for (i = 0; i < pkt->count; i++) {
  1374. reg = start_reg + (4 * i);
  1375. r = r600_cs_check_reg(p, reg, idx+1+i);
  1376. if (r)
  1377. return r;
  1378. }
  1379. break;
  1380. case PACKET3_SET_RESOURCE:
  1381. if (pkt->count % 7) {
  1382. DRM_ERROR("bad SET_RESOURCE\n");
  1383. return -EINVAL;
  1384. }
  1385. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1386. end_reg = 4 * pkt->count + start_reg - 4;
  1387. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1388. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1389. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1390. DRM_ERROR("bad SET_RESOURCE\n");
  1391. return -EINVAL;
  1392. }
  1393. for (i = 0; i < (pkt->count / 7); i++) {
  1394. struct radeon_bo *texture, *mipmap;
  1395. u32 size, offset, base_offset, mip_offset;
  1396. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1397. case SQ_TEX_VTX_VALID_TEXTURE:
  1398. /* tex base */
  1399. r = r600_cs_packet_next_reloc(p, &reloc);
  1400. if (r) {
  1401. DRM_ERROR("bad SET_RESOURCE\n");
  1402. return -EINVAL;
  1403. }
  1404. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1405. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1406. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1407. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1408. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1409. texture = reloc->robj;
  1410. /* tex mip base */
  1411. r = r600_cs_packet_next_reloc(p, &reloc);
  1412. if (r) {
  1413. DRM_ERROR("bad SET_RESOURCE\n");
  1414. return -EINVAL;
  1415. }
  1416. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1417. mipmap = reloc->robj;
  1418. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1419. texture, mipmap,
  1420. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1421. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1422. reloc->lobj.tiling_flags);
  1423. if (r)
  1424. return r;
  1425. ib[idx+1+(i*7)+2] += base_offset;
  1426. ib[idx+1+(i*7)+3] += mip_offset;
  1427. break;
  1428. case SQ_TEX_VTX_VALID_BUFFER:
  1429. /* vtx base */
  1430. r = r600_cs_packet_next_reloc(p, &reloc);
  1431. if (r) {
  1432. DRM_ERROR("bad SET_RESOURCE\n");
  1433. return -EINVAL;
  1434. }
  1435. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1436. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1437. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1438. /* force size to size of the buffer */
  1439. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1440. size + offset, radeon_bo_size(reloc->robj));
  1441. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj);
  1442. }
  1443. ib[idx+1+(i*7)+0] += (u32)((reloc->lobj.gpu_offset) & 0xffffffff);
  1444. ib[idx+1+(i*7)+2] += upper_32_bits(reloc->lobj.gpu_offset) & 0xff;
  1445. break;
  1446. case SQ_TEX_VTX_INVALID_TEXTURE:
  1447. case SQ_TEX_VTX_INVALID_BUFFER:
  1448. default:
  1449. DRM_ERROR("bad SET_RESOURCE\n");
  1450. return -EINVAL;
  1451. }
  1452. }
  1453. break;
  1454. case PACKET3_SET_ALU_CONST:
  1455. if (track->sq_config & DX9_CONSTS) {
  1456. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1457. end_reg = 4 * pkt->count + start_reg - 4;
  1458. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1459. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1460. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1461. DRM_ERROR("bad SET_ALU_CONST\n");
  1462. return -EINVAL;
  1463. }
  1464. }
  1465. break;
  1466. case PACKET3_SET_BOOL_CONST:
  1467. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1468. end_reg = 4 * pkt->count + start_reg - 4;
  1469. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1470. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1471. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1472. DRM_ERROR("bad SET_BOOL_CONST\n");
  1473. return -EINVAL;
  1474. }
  1475. break;
  1476. case PACKET3_SET_LOOP_CONST:
  1477. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1478. end_reg = 4 * pkt->count + start_reg - 4;
  1479. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1480. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1481. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1482. DRM_ERROR("bad SET_LOOP_CONST\n");
  1483. return -EINVAL;
  1484. }
  1485. break;
  1486. case PACKET3_SET_CTL_CONST:
  1487. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1488. end_reg = 4 * pkt->count + start_reg - 4;
  1489. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1490. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1491. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1492. DRM_ERROR("bad SET_CTL_CONST\n");
  1493. return -EINVAL;
  1494. }
  1495. break;
  1496. case PACKET3_SET_SAMPLER:
  1497. if (pkt->count % 3) {
  1498. DRM_ERROR("bad SET_SAMPLER\n");
  1499. return -EINVAL;
  1500. }
  1501. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1502. end_reg = 4 * pkt->count + start_reg - 4;
  1503. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1504. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1505. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1506. DRM_ERROR("bad SET_SAMPLER\n");
  1507. return -EINVAL;
  1508. }
  1509. break;
  1510. case PACKET3_SURFACE_BASE_UPDATE:
  1511. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1512. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1513. return -EINVAL;
  1514. }
  1515. if (pkt->count) {
  1516. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1517. return -EINVAL;
  1518. }
  1519. break;
  1520. case PACKET3_NOP:
  1521. break;
  1522. default:
  1523. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1524. return -EINVAL;
  1525. }
  1526. return 0;
  1527. }
  1528. int r600_cs_parse(struct radeon_cs_parser *p)
  1529. {
  1530. struct radeon_cs_packet pkt;
  1531. struct r600_cs_track *track;
  1532. int r;
  1533. if (p->track == NULL) {
  1534. /* initialize tracker, we are in kms */
  1535. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1536. if (track == NULL)
  1537. return -ENOMEM;
  1538. r600_cs_track_init(track);
  1539. if (p->rdev->family < CHIP_RV770) {
  1540. track->npipes = p->rdev->config.r600.tiling_npipes;
  1541. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  1542. track->group_size = p->rdev->config.r600.tiling_group_size;
  1543. } else if (p->rdev->family <= CHIP_RV740) {
  1544. track->npipes = p->rdev->config.rv770.tiling_npipes;
  1545. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  1546. track->group_size = p->rdev->config.rv770.tiling_group_size;
  1547. }
  1548. p->track = track;
  1549. }
  1550. do {
  1551. r = r600_cs_packet_parse(p, &pkt, p->idx);
  1552. if (r) {
  1553. kfree(p->track);
  1554. p->track = NULL;
  1555. return r;
  1556. }
  1557. p->idx += pkt.count + 2;
  1558. switch (pkt.type) {
  1559. case PACKET_TYPE0:
  1560. r = r600_cs_parse_packet0(p, &pkt);
  1561. break;
  1562. case PACKET_TYPE2:
  1563. break;
  1564. case PACKET_TYPE3:
  1565. r = r600_packet3_check(p, &pkt);
  1566. break;
  1567. default:
  1568. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1569. kfree(p->track);
  1570. p->track = NULL;
  1571. return -EINVAL;
  1572. }
  1573. if (r) {
  1574. kfree(p->track);
  1575. p->track = NULL;
  1576. return r;
  1577. }
  1578. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1579. #if 0
  1580. for (r = 0; r < p->ib->length_dw; r++) {
  1581. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib->ptr[r]);
  1582. mdelay(1);
  1583. }
  1584. #endif
  1585. kfree(p->track);
  1586. p->track = NULL;
  1587. return 0;
  1588. }
  1589. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  1590. {
  1591. if (p->chunk_relocs_idx == -1) {
  1592. return 0;
  1593. }
  1594. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  1595. if (p->relocs == NULL) {
  1596. return -ENOMEM;
  1597. }
  1598. return 0;
  1599. }
  1600. /**
  1601. * cs_parser_fini() - clean parser states
  1602. * @parser: parser structure holding parsing context.
  1603. * @error: error number
  1604. *
  1605. * If error is set than unvalidate buffer, otherwise just free memory
  1606. * used by parsing context.
  1607. **/
  1608. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  1609. {
  1610. unsigned i;
  1611. kfree(parser->relocs);
  1612. for (i = 0; i < parser->nchunks; i++) {
  1613. kfree(parser->chunks[i].kdata);
  1614. kfree(parser->chunks[i].kpage[0]);
  1615. kfree(parser->chunks[i].kpage[1]);
  1616. }
  1617. kfree(parser->chunks);
  1618. kfree(parser->chunks_array);
  1619. }
  1620. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  1621. unsigned family, u32 *ib, int *l)
  1622. {
  1623. struct radeon_cs_parser parser;
  1624. struct radeon_cs_chunk *ib_chunk;
  1625. struct radeon_ib fake_ib;
  1626. struct r600_cs_track *track;
  1627. int r;
  1628. /* initialize tracker */
  1629. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1630. if (track == NULL)
  1631. return -ENOMEM;
  1632. r600_cs_track_init(track);
  1633. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  1634. /* initialize parser */
  1635. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  1636. parser.filp = filp;
  1637. parser.dev = &dev->pdev->dev;
  1638. parser.rdev = NULL;
  1639. parser.family = family;
  1640. parser.ib = &fake_ib;
  1641. parser.track = track;
  1642. fake_ib.ptr = ib;
  1643. r = radeon_cs_parser_init(&parser, data);
  1644. if (r) {
  1645. DRM_ERROR("Failed to initialize parser !\n");
  1646. r600_cs_parser_fini(&parser, r);
  1647. return r;
  1648. }
  1649. r = r600_cs_parser_relocs_legacy(&parser);
  1650. if (r) {
  1651. DRM_ERROR("Failed to parse relocation !\n");
  1652. r600_cs_parser_fini(&parser, r);
  1653. return r;
  1654. }
  1655. /* Copy the packet into the IB, the parser will read from the
  1656. * input memory (cached) and write to the IB (which can be
  1657. * uncached). */
  1658. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  1659. parser.ib->length_dw = ib_chunk->length_dw;
  1660. *l = parser.ib->length_dw;
  1661. r = r600_cs_parse(&parser);
  1662. if (r) {
  1663. DRM_ERROR("Invalid command stream !\n");
  1664. r600_cs_parser_fini(&parser, r);
  1665. return r;
  1666. }
  1667. r = radeon_cs_finish_pages(&parser);
  1668. if (r) {
  1669. DRM_ERROR("Invalid command stream !\n");
  1670. r600_cs_parser_fini(&parser, r);
  1671. return r;
  1672. }
  1673. r600_cs_parser_fini(&parser, r);
  1674. return r;
  1675. }
  1676. void r600_cs_legacy_init(void)
  1677. {
  1678. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  1679. }