r600.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include "drmP.h"
  33. #include "radeon_drm.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #define PFP_UCODE_SIZE 576
  41. #define PM4_UCODE_SIZE 1792
  42. #define RLC_UCODE_SIZE 768
  43. #define R700_PFP_UCODE_SIZE 848
  44. #define R700_PM4_UCODE_SIZE 1360
  45. #define R700_RLC_UCODE_SIZE 1024
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. /* Firmware Names */
  50. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  51. MODULE_FIRMWARE("radeon/R600_me.bin");
  52. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV610_me.bin");
  54. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV630_me.bin");
  56. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV620_me.bin");
  58. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV635_me.bin");
  60. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV670_me.bin");
  62. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RS780_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV770_me.bin");
  66. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  67. MODULE_FIRMWARE("radeon/RV730_me.bin");
  68. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  69. MODULE_FIRMWARE("radeon/RV710_me.bin");
  70. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  71. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  73. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  77. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  88. /* r600,rv610,rv630,rv620,rv635,rv670 */
  89. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  90. void r600_gpu_init(struct radeon_device *rdev);
  91. void r600_fini(struct radeon_device *rdev);
  92. void r600_irq_disable(struct radeon_device *rdev);
  93. /* get temperature in millidegrees */
  94. u32 rv6xx_get_temp(struct radeon_device *rdev)
  95. {
  96. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  97. ASIC_T_SHIFT;
  98. return temp * 1000;
  99. }
  100. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  101. {
  102. int i;
  103. rdev->pm.dynpm_can_upclock = true;
  104. rdev->pm.dynpm_can_downclock = true;
  105. /* power state array is low to high, default is first */
  106. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  107. int min_power_state_index = 0;
  108. if (rdev->pm.num_power_states > 2)
  109. min_power_state_index = 1;
  110. switch (rdev->pm.dynpm_planned_action) {
  111. case DYNPM_ACTION_MINIMUM:
  112. rdev->pm.requested_power_state_index = min_power_state_index;
  113. rdev->pm.requested_clock_mode_index = 0;
  114. rdev->pm.dynpm_can_downclock = false;
  115. break;
  116. case DYNPM_ACTION_DOWNCLOCK:
  117. if (rdev->pm.current_power_state_index == min_power_state_index) {
  118. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  119. rdev->pm.dynpm_can_downclock = false;
  120. } else {
  121. if (rdev->pm.active_crtc_count > 1) {
  122. for (i = 0; i < rdev->pm.num_power_states; i++) {
  123. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  124. continue;
  125. else if (i >= rdev->pm.current_power_state_index) {
  126. rdev->pm.requested_power_state_index =
  127. rdev->pm.current_power_state_index;
  128. break;
  129. } else {
  130. rdev->pm.requested_power_state_index = i;
  131. break;
  132. }
  133. }
  134. } else {
  135. if (rdev->pm.current_power_state_index == 0)
  136. rdev->pm.requested_power_state_index =
  137. rdev->pm.num_power_states - 1;
  138. else
  139. rdev->pm.requested_power_state_index =
  140. rdev->pm.current_power_state_index - 1;
  141. }
  142. }
  143. rdev->pm.requested_clock_mode_index = 0;
  144. /* don't use the power state if crtcs are active and no display flag is set */
  145. if ((rdev->pm.active_crtc_count > 0) &&
  146. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  147. clock_info[rdev->pm.requested_clock_mode_index].flags &
  148. RADEON_PM_MODE_NO_DISPLAY)) {
  149. rdev->pm.requested_power_state_index++;
  150. }
  151. break;
  152. case DYNPM_ACTION_UPCLOCK:
  153. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  154. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  155. rdev->pm.dynpm_can_upclock = false;
  156. } else {
  157. if (rdev->pm.active_crtc_count > 1) {
  158. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  159. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  160. continue;
  161. else if (i <= rdev->pm.current_power_state_index) {
  162. rdev->pm.requested_power_state_index =
  163. rdev->pm.current_power_state_index;
  164. break;
  165. } else {
  166. rdev->pm.requested_power_state_index = i;
  167. break;
  168. }
  169. }
  170. } else
  171. rdev->pm.requested_power_state_index =
  172. rdev->pm.current_power_state_index + 1;
  173. }
  174. rdev->pm.requested_clock_mode_index = 0;
  175. break;
  176. case DYNPM_ACTION_DEFAULT:
  177. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  178. rdev->pm.requested_clock_mode_index = 0;
  179. rdev->pm.dynpm_can_upclock = false;
  180. break;
  181. case DYNPM_ACTION_NONE:
  182. default:
  183. DRM_ERROR("Requested mode for not defined action\n");
  184. return;
  185. }
  186. } else {
  187. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  188. /* for now just select the first power state and switch between clock modes */
  189. /* power state array is low to high, default is first (0) */
  190. if (rdev->pm.active_crtc_count > 1) {
  191. rdev->pm.requested_power_state_index = -1;
  192. /* start at 1 as we don't want the default mode */
  193. for (i = 1; i < rdev->pm.num_power_states; i++) {
  194. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  195. continue;
  196. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  197. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  198. rdev->pm.requested_power_state_index = i;
  199. break;
  200. }
  201. }
  202. /* if nothing selected, grab the default state. */
  203. if (rdev->pm.requested_power_state_index == -1)
  204. rdev->pm.requested_power_state_index = 0;
  205. } else
  206. rdev->pm.requested_power_state_index = 1;
  207. switch (rdev->pm.dynpm_planned_action) {
  208. case DYNPM_ACTION_MINIMUM:
  209. rdev->pm.requested_clock_mode_index = 0;
  210. rdev->pm.dynpm_can_downclock = false;
  211. break;
  212. case DYNPM_ACTION_DOWNCLOCK:
  213. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  214. if (rdev->pm.current_clock_mode_index == 0) {
  215. rdev->pm.requested_clock_mode_index = 0;
  216. rdev->pm.dynpm_can_downclock = false;
  217. } else
  218. rdev->pm.requested_clock_mode_index =
  219. rdev->pm.current_clock_mode_index - 1;
  220. } else {
  221. rdev->pm.requested_clock_mode_index = 0;
  222. rdev->pm.dynpm_can_downclock = false;
  223. }
  224. /* don't use the power state if crtcs are active and no display flag is set */
  225. if ((rdev->pm.active_crtc_count > 0) &&
  226. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  227. clock_info[rdev->pm.requested_clock_mode_index].flags &
  228. RADEON_PM_MODE_NO_DISPLAY)) {
  229. rdev->pm.requested_clock_mode_index++;
  230. }
  231. break;
  232. case DYNPM_ACTION_UPCLOCK:
  233. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  234. if (rdev->pm.current_clock_mode_index ==
  235. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  236. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  237. rdev->pm.dynpm_can_upclock = false;
  238. } else
  239. rdev->pm.requested_clock_mode_index =
  240. rdev->pm.current_clock_mode_index + 1;
  241. } else {
  242. rdev->pm.requested_clock_mode_index =
  243. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  244. rdev->pm.dynpm_can_upclock = false;
  245. }
  246. break;
  247. case DYNPM_ACTION_DEFAULT:
  248. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  249. rdev->pm.requested_clock_mode_index = 0;
  250. rdev->pm.dynpm_can_upclock = false;
  251. break;
  252. case DYNPM_ACTION_NONE:
  253. default:
  254. DRM_ERROR("Requested mode for not defined action\n");
  255. return;
  256. }
  257. }
  258. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  259. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  260. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  261. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  262. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  263. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  264. pcie_lanes);
  265. }
  266. static int r600_pm_get_type_index(struct radeon_device *rdev,
  267. enum radeon_pm_state_type ps_type,
  268. int instance)
  269. {
  270. int i;
  271. int found_instance = -1;
  272. for (i = 0; i < rdev->pm.num_power_states; i++) {
  273. if (rdev->pm.power_state[i].type == ps_type) {
  274. found_instance++;
  275. if (found_instance == instance)
  276. return i;
  277. }
  278. }
  279. /* return default if no match */
  280. return rdev->pm.default_power_state_index;
  281. }
  282. void rs780_pm_init_profile(struct radeon_device *rdev)
  283. {
  284. if (rdev->pm.num_power_states == 2) {
  285. /* default */
  286. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  287. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  288. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  290. /* low sh */
  291. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  292. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  293. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  295. /* mid sh */
  296. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  297. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  300. /* high sh */
  301. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  302. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  303. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  305. /* low mh */
  306. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  307. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  310. /* mid mh */
  311. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  312. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  315. /* high mh */
  316. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  317. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  318. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  320. } else if (rdev->pm.num_power_states == 3) {
  321. /* default */
  322. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  323. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  324. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  326. /* low sh */
  327. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  328. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  331. /* mid sh */
  332. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  333. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  334. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  335. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  336. /* high sh */
  337. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  338. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  339. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  340. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  341. /* low mh */
  342. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  343. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  345. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  346. /* mid mh */
  347. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  348. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  349. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  351. /* high mh */
  352. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  353. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  354. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  356. } else {
  357. /* default */
  358. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  359. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  360. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  362. /* low sh */
  363. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  364. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  367. /* mid sh */
  368. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  369. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  370. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  371. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  372. /* high sh */
  373. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  374. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  375. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  376. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  377. /* low mh */
  378. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  379. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  381. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  382. /* mid mh */
  383. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  384. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  385. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  387. /* high mh */
  388. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  389. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  390. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  392. }
  393. }
  394. void r600_pm_init_profile(struct radeon_device *rdev)
  395. {
  396. if (rdev->family == CHIP_R600) {
  397. /* XXX */
  398. /* default */
  399. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  400. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  401. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  402. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  403. /* low sh */
  404. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  405. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  406. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  407. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  408. /* mid sh */
  409. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  410. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  411. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  412. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  413. /* high sh */
  414. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  415. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  416. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  417. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  418. /* low mh */
  419. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  423. /* mid mh */
  424. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  425. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  426. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  427. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  428. /* high mh */
  429. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  430. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  431. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  432. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  433. } else {
  434. if (rdev->pm.num_power_states < 4) {
  435. /* default */
  436. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  437. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  438. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  439. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  440. /* low sh */
  441. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  442. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  443. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  445. /* mid sh */
  446. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  447. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  448. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  449. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  450. /* high sh */
  451. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  452. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  453. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  454. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  455. /* low mh */
  456. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  457. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  458. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  459. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  460. /* low mh */
  461. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  462. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  463. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  465. /* high mh */
  466. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  467. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  468. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  469. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  470. } else {
  471. /* default */
  472. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  473. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  474. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  475. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  476. /* low sh */
  477. if (rdev->flags & RADEON_IS_MOBILITY) {
  478. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  479. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  480. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  481. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  482. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  483. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  484. } else {
  485. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx =
  486. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  487. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx =
  488. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  489. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  491. }
  492. /* mid sh */
  493. if (rdev->flags & RADEON_IS_MOBILITY) {
  494. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  495. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  497. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  500. } else {
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx =
  502. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  503. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx =
  504. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  505. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  506. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  507. }
  508. /* high sh */
  509. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx =
  510. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  511. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx =
  512. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  513. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  514. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  515. /* low mh */
  516. if (rdev->flags & RADEON_IS_MOBILITY) {
  517. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  518. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  520. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  521. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  522. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  523. } else {
  524. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx =
  525. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  526. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx =
  527. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  528. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  529. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  530. }
  531. /* mid mh */
  532. if (rdev->flags & RADEON_IS_MOBILITY) {
  533. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  534. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  535. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  536. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  537. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  538. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  539. } else {
  540. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx =
  541. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  542. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx =
  543. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  544. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  545. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  546. }
  547. /* high mh */
  548. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx =
  549. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  550. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx =
  551. r600_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  552. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  553. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  554. }
  555. }
  556. }
  557. void r600_pm_misc(struct radeon_device *rdev)
  558. {
  559. int req_ps_idx = rdev->pm.requested_power_state_index;
  560. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  561. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  562. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  563. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  564. if (voltage->voltage != rdev->pm.current_vddc) {
  565. radeon_atom_set_voltage(rdev, voltage->voltage);
  566. rdev->pm.current_vddc = voltage->voltage;
  567. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  568. }
  569. }
  570. }
  571. bool r600_gui_idle(struct radeon_device *rdev)
  572. {
  573. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  574. return false;
  575. else
  576. return true;
  577. }
  578. /* hpd for digital panel detect/disconnect */
  579. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  580. {
  581. bool connected = false;
  582. if (ASIC_IS_DCE3(rdev)) {
  583. switch (hpd) {
  584. case RADEON_HPD_1:
  585. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  586. connected = true;
  587. break;
  588. case RADEON_HPD_2:
  589. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  590. connected = true;
  591. break;
  592. case RADEON_HPD_3:
  593. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  594. connected = true;
  595. break;
  596. case RADEON_HPD_4:
  597. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  598. connected = true;
  599. break;
  600. /* DCE 3.2 */
  601. case RADEON_HPD_5:
  602. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  603. connected = true;
  604. break;
  605. case RADEON_HPD_6:
  606. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  607. connected = true;
  608. break;
  609. default:
  610. break;
  611. }
  612. } else {
  613. switch (hpd) {
  614. case RADEON_HPD_1:
  615. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  616. connected = true;
  617. break;
  618. case RADEON_HPD_2:
  619. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  620. connected = true;
  621. break;
  622. case RADEON_HPD_3:
  623. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  624. connected = true;
  625. break;
  626. default:
  627. break;
  628. }
  629. }
  630. return connected;
  631. }
  632. void r600_hpd_set_polarity(struct radeon_device *rdev,
  633. enum radeon_hpd_id hpd)
  634. {
  635. u32 tmp;
  636. bool connected = r600_hpd_sense(rdev, hpd);
  637. if (ASIC_IS_DCE3(rdev)) {
  638. switch (hpd) {
  639. case RADEON_HPD_1:
  640. tmp = RREG32(DC_HPD1_INT_CONTROL);
  641. if (connected)
  642. tmp &= ~DC_HPDx_INT_POLARITY;
  643. else
  644. tmp |= DC_HPDx_INT_POLARITY;
  645. WREG32(DC_HPD1_INT_CONTROL, tmp);
  646. break;
  647. case RADEON_HPD_2:
  648. tmp = RREG32(DC_HPD2_INT_CONTROL);
  649. if (connected)
  650. tmp &= ~DC_HPDx_INT_POLARITY;
  651. else
  652. tmp |= DC_HPDx_INT_POLARITY;
  653. WREG32(DC_HPD2_INT_CONTROL, tmp);
  654. break;
  655. case RADEON_HPD_3:
  656. tmp = RREG32(DC_HPD3_INT_CONTROL);
  657. if (connected)
  658. tmp &= ~DC_HPDx_INT_POLARITY;
  659. else
  660. tmp |= DC_HPDx_INT_POLARITY;
  661. WREG32(DC_HPD3_INT_CONTROL, tmp);
  662. break;
  663. case RADEON_HPD_4:
  664. tmp = RREG32(DC_HPD4_INT_CONTROL);
  665. if (connected)
  666. tmp &= ~DC_HPDx_INT_POLARITY;
  667. else
  668. tmp |= DC_HPDx_INT_POLARITY;
  669. WREG32(DC_HPD4_INT_CONTROL, tmp);
  670. break;
  671. case RADEON_HPD_5:
  672. tmp = RREG32(DC_HPD5_INT_CONTROL);
  673. if (connected)
  674. tmp &= ~DC_HPDx_INT_POLARITY;
  675. else
  676. tmp |= DC_HPDx_INT_POLARITY;
  677. WREG32(DC_HPD5_INT_CONTROL, tmp);
  678. break;
  679. /* DCE 3.2 */
  680. case RADEON_HPD_6:
  681. tmp = RREG32(DC_HPD6_INT_CONTROL);
  682. if (connected)
  683. tmp &= ~DC_HPDx_INT_POLARITY;
  684. else
  685. tmp |= DC_HPDx_INT_POLARITY;
  686. WREG32(DC_HPD6_INT_CONTROL, tmp);
  687. break;
  688. default:
  689. break;
  690. }
  691. } else {
  692. switch (hpd) {
  693. case RADEON_HPD_1:
  694. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  695. if (connected)
  696. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  697. else
  698. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  699. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  700. break;
  701. case RADEON_HPD_2:
  702. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  703. if (connected)
  704. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  705. else
  706. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  707. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  708. break;
  709. case RADEON_HPD_3:
  710. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  711. if (connected)
  712. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  713. else
  714. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  715. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  716. break;
  717. default:
  718. break;
  719. }
  720. }
  721. }
  722. void r600_hpd_init(struct radeon_device *rdev)
  723. {
  724. struct drm_device *dev = rdev->ddev;
  725. struct drm_connector *connector;
  726. if (ASIC_IS_DCE3(rdev)) {
  727. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  728. if (ASIC_IS_DCE32(rdev))
  729. tmp |= DC_HPDx_EN;
  730. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  731. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  732. switch (radeon_connector->hpd.hpd) {
  733. case RADEON_HPD_1:
  734. WREG32(DC_HPD1_CONTROL, tmp);
  735. rdev->irq.hpd[0] = true;
  736. break;
  737. case RADEON_HPD_2:
  738. WREG32(DC_HPD2_CONTROL, tmp);
  739. rdev->irq.hpd[1] = true;
  740. break;
  741. case RADEON_HPD_3:
  742. WREG32(DC_HPD3_CONTROL, tmp);
  743. rdev->irq.hpd[2] = true;
  744. break;
  745. case RADEON_HPD_4:
  746. WREG32(DC_HPD4_CONTROL, tmp);
  747. rdev->irq.hpd[3] = true;
  748. break;
  749. /* DCE 3.2 */
  750. case RADEON_HPD_5:
  751. WREG32(DC_HPD5_CONTROL, tmp);
  752. rdev->irq.hpd[4] = true;
  753. break;
  754. case RADEON_HPD_6:
  755. WREG32(DC_HPD6_CONTROL, tmp);
  756. rdev->irq.hpd[5] = true;
  757. break;
  758. default:
  759. break;
  760. }
  761. }
  762. } else {
  763. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  764. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  765. switch (radeon_connector->hpd.hpd) {
  766. case RADEON_HPD_1:
  767. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  768. rdev->irq.hpd[0] = true;
  769. break;
  770. case RADEON_HPD_2:
  771. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  772. rdev->irq.hpd[1] = true;
  773. break;
  774. case RADEON_HPD_3:
  775. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  776. rdev->irq.hpd[2] = true;
  777. break;
  778. default:
  779. break;
  780. }
  781. }
  782. }
  783. if (rdev->irq.installed)
  784. r600_irq_set(rdev);
  785. }
  786. void r600_hpd_fini(struct radeon_device *rdev)
  787. {
  788. struct drm_device *dev = rdev->ddev;
  789. struct drm_connector *connector;
  790. if (ASIC_IS_DCE3(rdev)) {
  791. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  792. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  793. switch (radeon_connector->hpd.hpd) {
  794. case RADEON_HPD_1:
  795. WREG32(DC_HPD1_CONTROL, 0);
  796. rdev->irq.hpd[0] = false;
  797. break;
  798. case RADEON_HPD_2:
  799. WREG32(DC_HPD2_CONTROL, 0);
  800. rdev->irq.hpd[1] = false;
  801. break;
  802. case RADEON_HPD_3:
  803. WREG32(DC_HPD3_CONTROL, 0);
  804. rdev->irq.hpd[2] = false;
  805. break;
  806. case RADEON_HPD_4:
  807. WREG32(DC_HPD4_CONTROL, 0);
  808. rdev->irq.hpd[3] = false;
  809. break;
  810. /* DCE 3.2 */
  811. case RADEON_HPD_5:
  812. WREG32(DC_HPD5_CONTROL, 0);
  813. rdev->irq.hpd[4] = false;
  814. break;
  815. case RADEON_HPD_6:
  816. WREG32(DC_HPD6_CONTROL, 0);
  817. rdev->irq.hpd[5] = false;
  818. break;
  819. default:
  820. break;
  821. }
  822. }
  823. } else {
  824. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  825. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  826. switch (radeon_connector->hpd.hpd) {
  827. case RADEON_HPD_1:
  828. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  829. rdev->irq.hpd[0] = false;
  830. break;
  831. case RADEON_HPD_2:
  832. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  833. rdev->irq.hpd[1] = false;
  834. break;
  835. case RADEON_HPD_3:
  836. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  837. rdev->irq.hpd[2] = false;
  838. break;
  839. default:
  840. break;
  841. }
  842. }
  843. }
  844. }
  845. /*
  846. * R600 PCIE GART
  847. */
  848. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  849. {
  850. unsigned i;
  851. u32 tmp;
  852. /* flush hdp cache so updates hit vram */
  853. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740)) {
  854. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  855. u32 tmp;
  856. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  857. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  858. */
  859. WREG32(HDP_DEBUG1, 0);
  860. tmp = readl((void __iomem *)ptr);
  861. } else
  862. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  863. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  864. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  865. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  866. for (i = 0; i < rdev->usec_timeout; i++) {
  867. /* read MC_STATUS */
  868. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  869. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  870. if (tmp == 2) {
  871. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  872. return;
  873. }
  874. if (tmp) {
  875. return;
  876. }
  877. udelay(1);
  878. }
  879. }
  880. int r600_pcie_gart_init(struct radeon_device *rdev)
  881. {
  882. int r;
  883. if (rdev->gart.table.vram.robj) {
  884. WARN(1, "R600 PCIE GART already initialized\n");
  885. return 0;
  886. }
  887. /* Initialize common gart structure */
  888. r = radeon_gart_init(rdev);
  889. if (r)
  890. return r;
  891. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  892. return radeon_gart_table_vram_alloc(rdev);
  893. }
  894. int r600_pcie_gart_enable(struct radeon_device *rdev)
  895. {
  896. u32 tmp;
  897. int r, i;
  898. if (rdev->gart.table.vram.robj == NULL) {
  899. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  900. return -EINVAL;
  901. }
  902. r = radeon_gart_table_vram_pin(rdev);
  903. if (r)
  904. return r;
  905. radeon_gart_restore(rdev);
  906. /* Setup L2 cache */
  907. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  908. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  909. EFFECTIVE_L2_QUEUE_SIZE(7));
  910. WREG32(VM_L2_CNTL2, 0);
  911. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  912. /* Setup TLB control */
  913. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  914. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  915. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  916. ENABLE_WAIT_L2_QUERY;
  917. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  918. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  919. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  920. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  921. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  922. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  923. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  924. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  925. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  926. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  927. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  928. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  929. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  930. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  931. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  932. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  933. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  934. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  935. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  936. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  937. (u32)(rdev->dummy_page.addr >> 12));
  938. for (i = 1; i < 7; i++)
  939. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  940. r600_pcie_gart_tlb_flush(rdev);
  941. rdev->gart.ready = true;
  942. return 0;
  943. }
  944. void r600_pcie_gart_disable(struct radeon_device *rdev)
  945. {
  946. u32 tmp;
  947. int i, r;
  948. /* Disable all tables */
  949. for (i = 0; i < 7; i++)
  950. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  951. /* Disable L2 cache */
  952. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  953. EFFECTIVE_L2_QUEUE_SIZE(7));
  954. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  955. /* Setup L1 TLB control */
  956. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  957. ENABLE_WAIT_L2_QUERY;
  958. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  959. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  960. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  961. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  962. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  963. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  964. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  965. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  966. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  967. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  972. if (rdev->gart.table.vram.robj) {
  973. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  974. if (likely(r == 0)) {
  975. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  976. radeon_bo_unpin(rdev->gart.table.vram.robj);
  977. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  978. }
  979. }
  980. }
  981. void r600_pcie_gart_fini(struct radeon_device *rdev)
  982. {
  983. radeon_gart_fini(rdev);
  984. r600_pcie_gart_disable(rdev);
  985. radeon_gart_table_vram_free(rdev);
  986. }
  987. void r600_agp_enable(struct radeon_device *rdev)
  988. {
  989. u32 tmp;
  990. int i;
  991. /* Setup L2 cache */
  992. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  993. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  994. EFFECTIVE_L2_QUEUE_SIZE(7));
  995. WREG32(VM_L2_CNTL2, 0);
  996. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  997. /* Setup TLB control */
  998. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  999. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1000. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1001. ENABLE_WAIT_L2_QUERY;
  1002. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1003. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1004. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1005. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1006. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1007. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1008. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1009. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1010. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1011. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1012. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1013. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1014. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1015. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1016. for (i = 0; i < 7; i++)
  1017. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1018. }
  1019. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1020. {
  1021. unsigned i;
  1022. u32 tmp;
  1023. for (i = 0; i < rdev->usec_timeout; i++) {
  1024. /* read MC_STATUS */
  1025. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1026. if (!tmp)
  1027. return 0;
  1028. udelay(1);
  1029. }
  1030. return -1;
  1031. }
  1032. static void r600_mc_program(struct radeon_device *rdev)
  1033. {
  1034. struct rv515_mc_save save;
  1035. u32 tmp;
  1036. int i, j;
  1037. /* Initialize HDP */
  1038. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1039. WREG32((0x2c14 + j), 0x00000000);
  1040. WREG32((0x2c18 + j), 0x00000000);
  1041. WREG32((0x2c1c + j), 0x00000000);
  1042. WREG32((0x2c20 + j), 0x00000000);
  1043. WREG32((0x2c24 + j), 0x00000000);
  1044. }
  1045. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1046. rv515_mc_stop(rdev, &save);
  1047. if (r600_mc_wait_for_idle(rdev)) {
  1048. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1049. }
  1050. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1051. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1052. /* Update configuration */
  1053. if (rdev->flags & RADEON_IS_AGP) {
  1054. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1055. /* VRAM before AGP */
  1056. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1057. rdev->mc.vram_start >> 12);
  1058. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1059. rdev->mc.gtt_end >> 12);
  1060. } else {
  1061. /* VRAM after AGP */
  1062. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1063. rdev->mc.gtt_start >> 12);
  1064. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1065. rdev->mc.vram_end >> 12);
  1066. }
  1067. } else {
  1068. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1069. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1070. }
  1071. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1072. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1073. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1074. WREG32(MC_VM_FB_LOCATION, tmp);
  1075. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1076. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1077. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1078. if (rdev->flags & RADEON_IS_AGP) {
  1079. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1080. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1081. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1082. } else {
  1083. WREG32(MC_VM_AGP_BASE, 0);
  1084. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1085. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1086. }
  1087. if (r600_mc_wait_for_idle(rdev)) {
  1088. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1089. }
  1090. rv515_mc_resume(rdev, &save);
  1091. /* we need to own VRAM, so turn off the VGA renderer here
  1092. * to stop it overwriting our objects */
  1093. rv515_vga_render_disable(rdev);
  1094. }
  1095. /**
  1096. * r600_vram_gtt_location - try to find VRAM & GTT location
  1097. * @rdev: radeon device structure holding all necessary informations
  1098. * @mc: memory controller structure holding memory informations
  1099. *
  1100. * Function will place try to place VRAM at same place as in CPU (PCI)
  1101. * address space as some GPU seems to have issue when we reprogram at
  1102. * different address space.
  1103. *
  1104. * If there is not enough space to fit the unvisible VRAM after the
  1105. * aperture then we limit the VRAM size to the aperture.
  1106. *
  1107. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1108. * them to be in one from GPU point of view so that we can program GPU to
  1109. * catch access outside them (weird GPU policy see ??).
  1110. *
  1111. * This function will never fails, worst case are limiting VRAM or GTT.
  1112. *
  1113. * Note: GTT start, end, size should be initialized before calling this
  1114. * function on AGP platform.
  1115. */
  1116. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1117. {
  1118. u64 size_bf, size_af;
  1119. if (mc->mc_vram_size > 0xE0000000) {
  1120. /* leave room for at least 512M GTT */
  1121. dev_warn(rdev->dev, "limiting VRAM\n");
  1122. mc->real_vram_size = 0xE0000000;
  1123. mc->mc_vram_size = 0xE0000000;
  1124. }
  1125. if (rdev->flags & RADEON_IS_AGP) {
  1126. size_bf = mc->gtt_start;
  1127. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  1128. if (size_bf > size_af) {
  1129. if (mc->mc_vram_size > size_bf) {
  1130. dev_warn(rdev->dev, "limiting VRAM\n");
  1131. mc->real_vram_size = size_bf;
  1132. mc->mc_vram_size = size_bf;
  1133. }
  1134. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1135. } else {
  1136. if (mc->mc_vram_size > size_af) {
  1137. dev_warn(rdev->dev, "limiting VRAM\n");
  1138. mc->real_vram_size = size_af;
  1139. mc->mc_vram_size = size_af;
  1140. }
  1141. mc->vram_start = mc->gtt_end;
  1142. }
  1143. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1144. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1145. mc->mc_vram_size >> 20, mc->vram_start,
  1146. mc->vram_end, mc->real_vram_size >> 20);
  1147. } else {
  1148. u64 base = 0;
  1149. if (rdev->flags & RADEON_IS_IGP)
  1150. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  1151. radeon_vram_location(rdev, &rdev->mc, base);
  1152. rdev->mc.gtt_base_align = 0;
  1153. radeon_gtt_location(rdev, mc);
  1154. }
  1155. }
  1156. int r600_mc_init(struct radeon_device *rdev)
  1157. {
  1158. u32 tmp;
  1159. int chansize, numchan;
  1160. /* Get VRAM informations */
  1161. rdev->mc.vram_is_ddr = true;
  1162. tmp = RREG32(RAMCFG);
  1163. if (tmp & CHANSIZE_OVERRIDE) {
  1164. chansize = 16;
  1165. } else if (tmp & CHANSIZE_MASK) {
  1166. chansize = 64;
  1167. } else {
  1168. chansize = 32;
  1169. }
  1170. tmp = RREG32(CHMAP);
  1171. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1172. case 0:
  1173. default:
  1174. numchan = 1;
  1175. break;
  1176. case 1:
  1177. numchan = 2;
  1178. break;
  1179. case 2:
  1180. numchan = 4;
  1181. break;
  1182. case 3:
  1183. numchan = 8;
  1184. break;
  1185. }
  1186. rdev->mc.vram_width = numchan * chansize;
  1187. /* Could aper size report 0 ? */
  1188. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1189. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1190. /* Setup GPU memory space */
  1191. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1192. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1193. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1194. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1195. r600_vram_gtt_location(rdev, &rdev->mc);
  1196. if (rdev->flags & RADEON_IS_IGP) {
  1197. rs690_pm_info(rdev);
  1198. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1199. }
  1200. radeon_update_bandwidth_info(rdev);
  1201. return 0;
  1202. }
  1203. /* We doesn't check that the GPU really needs a reset we simply do the
  1204. * reset, it's up to the caller to determine if the GPU needs one. We
  1205. * might add an helper function to check that.
  1206. */
  1207. int r600_gpu_soft_reset(struct radeon_device *rdev)
  1208. {
  1209. struct rv515_mc_save save;
  1210. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  1211. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  1212. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  1213. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  1214. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  1215. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  1216. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  1217. S_008010_GUI_ACTIVE(1);
  1218. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  1219. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  1220. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  1221. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  1222. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  1223. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  1224. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  1225. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  1226. u32 tmp;
  1227. dev_info(rdev->dev, "GPU softreset \n");
  1228. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1229. RREG32(R_008010_GRBM_STATUS));
  1230. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1231. RREG32(R_008014_GRBM_STATUS2));
  1232. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1233. RREG32(R_000E50_SRBM_STATUS));
  1234. rv515_mc_stop(rdev, &save);
  1235. if (r600_mc_wait_for_idle(rdev)) {
  1236. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1237. }
  1238. /* Disable CP parsing/prefetching */
  1239. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1240. /* Check if any of the rendering block is busy and reset it */
  1241. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  1242. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  1243. tmp = S_008020_SOFT_RESET_CR(1) |
  1244. S_008020_SOFT_RESET_DB(1) |
  1245. S_008020_SOFT_RESET_CB(1) |
  1246. S_008020_SOFT_RESET_PA(1) |
  1247. S_008020_SOFT_RESET_SC(1) |
  1248. S_008020_SOFT_RESET_SMX(1) |
  1249. S_008020_SOFT_RESET_SPI(1) |
  1250. S_008020_SOFT_RESET_SX(1) |
  1251. S_008020_SOFT_RESET_SH(1) |
  1252. S_008020_SOFT_RESET_TC(1) |
  1253. S_008020_SOFT_RESET_TA(1) |
  1254. S_008020_SOFT_RESET_VC(1) |
  1255. S_008020_SOFT_RESET_VGT(1);
  1256. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1257. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1258. RREG32(R_008020_GRBM_SOFT_RESET);
  1259. mdelay(15);
  1260. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1261. }
  1262. /* Reset CP (we always reset CP) */
  1263. tmp = S_008020_SOFT_RESET_CP(1);
  1264. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1265. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1266. RREG32(R_008020_GRBM_SOFT_RESET);
  1267. mdelay(15);
  1268. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  1269. /* Wait a little for things to settle down */
  1270. mdelay(1);
  1271. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  1272. RREG32(R_008010_GRBM_STATUS));
  1273. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  1274. RREG32(R_008014_GRBM_STATUS2));
  1275. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  1276. RREG32(R_000E50_SRBM_STATUS));
  1277. rv515_mc_resume(rdev, &save);
  1278. return 0;
  1279. }
  1280. bool r600_gpu_is_lockup(struct radeon_device *rdev)
  1281. {
  1282. u32 srbm_status;
  1283. u32 grbm_status;
  1284. u32 grbm_status2;
  1285. int r;
  1286. srbm_status = RREG32(R_000E50_SRBM_STATUS);
  1287. grbm_status = RREG32(R_008010_GRBM_STATUS);
  1288. grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
  1289. if (!G_008010_GUI_ACTIVE(grbm_status)) {
  1290. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  1291. return false;
  1292. }
  1293. /* force CP activities */
  1294. r = radeon_ring_lock(rdev, 2);
  1295. if (!r) {
  1296. /* PACKET2 NOP */
  1297. radeon_ring_write(rdev, 0x80000000);
  1298. radeon_ring_write(rdev, 0x80000000);
  1299. radeon_ring_unlock_commit(rdev);
  1300. }
  1301. rdev->cp.rptr = RREG32(R600_CP_RB_RPTR);
  1302. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  1303. }
  1304. int r600_asic_reset(struct radeon_device *rdev)
  1305. {
  1306. return r600_gpu_soft_reset(rdev);
  1307. }
  1308. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  1309. u32 num_backends,
  1310. u32 backend_disable_mask)
  1311. {
  1312. u32 backend_map = 0;
  1313. u32 enabled_backends_mask;
  1314. u32 enabled_backends_count;
  1315. u32 cur_pipe;
  1316. u32 swizzle_pipe[R6XX_MAX_PIPES];
  1317. u32 cur_backend;
  1318. u32 i;
  1319. if (num_tile_pipes > R6XX_MAX_PIPES)
  1320. num_tile_pipes = R6XX_MAX_PIPES;
  1321. if (num_tile_pipes < 1)
  1322. num_tile_pipes = 1;
  1323. if (num_backends > R6XX_MAX_BACKENDS)
  1324. num_backends = R6XX_MAX_BACKENDS;
  1325. if (num_backends < 1)
  1326. num_backends = 1;
  1327. enabled_backends_mask = 0;
  1328. enabled_backends_count = 0;
  1329. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  1330. if (((backend_disable_mask >> i) & 1) == 0) {
  1331. enabled_backends_mask |= (1 << i);
  1332. ++enabled_backends_count;
  1333. }
  1334. if (enabled_backends_count == num_backends)
  1335. break;
  1336. }
  1337. if (enabled_backends_count == 0) {
  1338. enabled_backends_mask = 1;
  1339. enabled_backends_count = 1;
  1340. }
  1341. if (enabled_backends_count != num_backends)
  1342. num_backends = enabled_backends_count;
  1343. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  1344. switch (num_tile_pipes) {
  1345. case 1:
  1346. swizzle_pipe[0] = 0;
  1347. break;
  1348. case 2:
  1349. swizzle_pipe[0] = 0;
  1350. swizzle_pipe[1] = 1;
  1351. break;
  1352. case 3:
  1353. swizzle_pipe[0] = 0;
  1354. swizzle_pipe[1] = 1;
  1355. swizzle_pipe[2] = 2;
  1356. break;
  1357. case 4:
  1358. swizzle_pipe[0] = 0;
  1359. swizzle_pipe[1] = 1;
  1360. swizzle_pipe[2] = 2;
  1361. swizzle_pipe[3] = 3;
  1362. break;
  1363. case 5:
  1364. swizzle_pipe[0] = 0;
  1365. swizzle_pipe[1] = 1;
  1366. swizzle_pipe[2] = 2;
  1367. swizzle_pipe[3] = 3;
  1368. swizzle_pipe[4] = 4;
  1369. break;
  1370. case 6:
  1371. swizzle_pipe[0] = 0;
  1372. swizzle_pipe[1] = 2;
  1373. swizzle_pipe[2] = 4;
  1374. swizzle_pipe[3] = 5;
  1375. swizzle_pipe[4] = 1;
  1376. swizzle_pipe[5] = 3;
  1377. break;
  1378. case 7:
  1379. swizzle_pipe[0] = 0;
  1380. swizzle_pipe[1] = 2;
  1381. swizzle_pipe[2] = 4;
  1382. swizzle_pipe[3] = 6;
  1383. swizzle_pipe[4] = 1;
  1384. swizzle_pipe[5] = 3;
  1385. swizzle_pipe[6] = 5;
  1386. break;
  1387. case 8:
  1388. swizzle_pipe[0] = 0;
  1389. swizzle_pipe[1] = 2;
  1390. swizzle_pipe[2] = 4;
  1391. swizzle_pipe[3] = 6;
  1392. swizzle_pipe[4] = 1;
  1393. swizzle_pipe[5] = 3;
  1394. swizzle_pipe[6] = 5;
  1395. swizzle_pipe[7] = 7;
  1396. break;
  1397. }
  1398. cur_backend = 0;
  1399. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1400. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1401. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1402. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  1403. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  1404. }
  1405. return backend_map;
  1406. }
  1407. int r600_count_pipe_bits(uint32_t val)
  1408. {
  1409. int i, ret = 0;
  1410. for (i = 0; i < 32; i++) {
  1411. ret += val & 1;
  1412. val >>= 1;
  1413. }
  1414. return ret;
  1415. }
  1416. void r600_gpu_init(struct radeon_device *rdev)
  1417. {
  1418. u32 tiling_config;
  1419. u32 ramcfg;
  1420. u32 backend_map;
  1421. u32 cc_rb_backend_disable;
  1422. u32 cc_gc_shader_pipe_config;
  1423. u32 tmp;
  1424. int i, j;
  1425. u32 sq_config;
  1426. u32 sq_gpr_resource_mgmt_1 = 0;
  1427. u32 sq_gpr_resource_mgmt_2 = 0;
  1428. u32 sq_thread_resource_mgmt = 0;
  1429. u32 sq_stack_resource_mgmt_1 = 0;
  1430. u32 sq_stack_resource_mgmt_2 = 0;
  1431. /* FIXME: implement */
  1432. switch (rdev->family) {
  1433. case CHIP_R600:
  1434. rdev->config.r600.max_pipes = 4;
  1435. rdev->config.r600.max_tile_pipes = 8;
  1436. rdev->config.r600.max_simds = 4;
  1437. rdev->config.r600.max_backends = 4;
  1438. rdev->config.r600.max_gprs = 256;
  1439. rdev->config.r600.max_threads = 192;
  1440. rdev->config.r600.max_stack_entries = 256;
  1441. rdev->config.r600.max_hw_contexts = 8;
  1442. rdev->config.r600.max_gs_threads = 16;
  1443. rdev->config.r600.sx_max_export_size = 128;
  1444. rdev->config.r600.sx_max_export_pos_size = 16;
  1445. rdev->config.r600.sx_max_export_smx_size = 128;
  1446. rdev->config.r600.sq_num_cf_insts = 2;
  1447. break;
  1448. case CHIP_RV630:
  1449. case CHIP_RV635:
  1450. rdev->config.r600.max_pipes = 2;
  1451. rdev->config.r600.max_tile_pipes = 2;
  1452. rdev->config.r600.max_simds = 3;
  1453. rdev->config.r600.max_backends = 1;
  1454. rdev->config.r600.max_gprs = 128;
  1455. rdev->config.r600.max_threads = 192;
  1456. rdev->config.r600.max_stack_entries = 128;
  1457. rdev->config.r600.max_hw_contexts = 8;
  1458. rdev->config.r600.max_gs_threads = 4;
  1459. rdev->config.r600.sx_max_export_size = 128;
  1460. rdev->config.r600.sx_max_export_pos_size = 16;
  1461. rdev->config.r600.sx_max_export_smx_size = 128;
  1462. rdev->config.r600.sq_num_cf_insts = 2;
  1463. break;
  1464. case CHIP_RV610:
  1465. case CHIP_RV620:
  1466. case CHIP_RS780:
  1467. case CHIP_RS880:
  1468. rdev->config.r600.max_pipes = 1;
  1469. rdev->config.r600.max_tile_pipes = 1;
  1470. rdev->config.r600.max_simds = 2;
  1471. rdev->config.r600.max_backends = 1;
  1472. rdev->config.r600.max_gprs = 128;
  1473. rdev->config.r600.max_threads = 192;
  1474. rdev->config.r600.max_stack_entries = 128;
  1475. rdev->config.r600.max_hw_contexts = 4;
  1476. rdev->config.r600.max_gs_threads = 4;
  1477. rdev->config.r600.sx_max_export_size = 128;
  1478. rdev->config.r600.sx_max_export_pos_size = 16;
  1479. rdev->config.r600.sx_max_export_smx_size = 128;
  1480. rdev->config.r600.sq_num_cf_insts = 1;
  1481. break;
  1482. case CHIP_RV670:
  1483. rdev->config.r600.max_pipes = 4;
  1484. rdev->config.r600.max_tile_pipes = 4;
  1485. rdev->config.r600.max_simds = 4;
  1486. rdev->config.r600.max_backends = 4;
  1487. rdev->config.r600.max_gprs = 192;
  1488. rdev->config.r600.max_threads = 192;
  1489. rdev->config.r600.max_stack_entries = 256;
  1490. rdev->config.r600.max_hw_contexts = 8;
  1491. rdev->config.r600.max_gs_threads = 16;
  1492. rdev->config.r600.sx_max_export_size = 128;
  1493. rdev->config.r600.sx_max_export_pos_size = 16;
  1494. rdev->config.r600.sx_max_export_smx_size = 128;
  1495. rdev->config.r600.sq_num_cf_insts = 2;
  1496. break;
  1497. default:
  1498. break;
  1499. }
  1500. /* Initialize HDP */
  1501. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1502. WREG32((0x2c14 + j), 0x00000000);
  1503. WREG32((0x2c18 + j), 0x00000000);
  1504. WREG32((0x2c1c + j), 0x00000000);
  1505. WREG32((0x2c20 + j), 0x00000000);
  1506. WREG32((0x2c24 + j), 0x00000000);
  1507. }
  1508. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1509. /* Setup tiling */
  1510. tiling_config = 0;
  1511. ramcfg = RREG32(RAMCFG);
  1512. switch (rdev->config.r600.max_tile_pipes) {
  1513. case 1:
  1514. tiling_config |= PIPE_TILING(0);
  1515. break;
  1516. case 2:
  1517. tiling_config |= PIPE_TILING(1);
  1518. break;
  1519. case 4:
  1520. tiling_config |= PIPE_TILING(2);
  1521. break;
  1522. case 8:
  1523. tiling_config |= PIPE_TILING(3);
  1524. break;
  1525. default:
  1526. break;
  1527. }
  1528. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1529. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1530. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1531. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1532. if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  1533. rdev->config.r600.tiling_group_size = 512;
  1534. else
  1535. rdev->config.r600.tiling_group_size = 256;
  1536. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1537. if (tmp > 3) {
  1538. tiling_config |= ROW_TILING(3);
  1539. tiling_config |= SAMPLE_SPLIT(3);
  1540. } else {
  1541. tiling_config |= ROW_TILING(tmp);
  1542. tiling_config |= SAMPLE_SPLIT(tmp);
  1543. }
  1544. tiling_config |= BANK_SWAPS(1);
  1545. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1546. cc_rb_backend_disable |=
  1547. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1548. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1549. cc_gc_shader_pipe_config |=
  1550. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1551. cc_gc_shader_pipe_config |=
  1552. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1553. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1554. (R6XX_MAX_BACKENDS -
  1555. r600_count_pipe_bits((cc_rb_backend_disable &
  1556. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1557. (cc_rb_backend_disable >> 16));
  1558. rdev->config.r600.tile_config = tiling_config;
  1559. tiling_config |= BACKEND_MAP(backend_map);
  1560. WREG32(GB_TILING_CONFIG, tiling_config);
  1561. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1562. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1563. /* Setup pipes */
  1564. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1565. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1566. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1567. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1568. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1569. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1570. /* Setup some CP states */
  1571. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1572. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1573. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1574. SYNC_WALKER | SYNC_ALIGNER));
  1575. /* Setup various GPU states */
  1576. if (rdev->family == CHIP_RV670)
  1577. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1578. tmp = RREG32(SX_DEBUG_1);
  1579. tmp |= SMX_EVENT_RELEASE;
  1580. if ((rdev->family > CHIP_R600))
  1581. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1582. WREG32(SX_DEBUG_1, tmp);
  1583. if (((rdev->family) == CHIP_R600) ||
  1584. ((rdev->family) == CHIP_RV630) ||
  1585. ((rdev->family) == CHIP_RV610) ||
  1586. ((rdev->family) == CHIP_RV620) ||
  1587. ((rdev->family) == CHIP_RS780) ||
  1588. ((rdev->family) == CHIP_RS880)) {
  1589. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1590. } else {
  1591. WREG32(DB_DEBUG, 0);
  1592. }
  1593. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1594. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1595. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1596. WREG32(VGT_NUM_INSTANCES, 0);
  1597. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1598. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1599. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1600. if (((rdev->family) == CHIP_RV610) ||
  1601. ((rdev->family) == CHIP_RV620) ||
  1602. ((rdev->family) == CHIP_RS780) ||
  1603. ((rdev->family) == CHIP_RS880)) {
  1604. tmp = (CACHE_FIFO_SIZE(0xa) |
  1605. FETCH_FIFO_HIWATER(0xa) |
  1606. DONE_FIFO_HIWATER(0xe0) |
  1607. ALU_UPDATE_FIFO_HIWATER(0x8));
  1608. } else if (((rdev->family) == CHIP_R600) ||
  1609. ((rdev->family) == CHIP_RV630)) {
  1610. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1611. tmp |= DONE_FIFO_HIWATER(0x4);
  1612. }
  1613. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1614. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1615. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1616. */
  1617. sq_config = RREG32(SQ_CONFIG);
  1618. sq_config &= ~(PS_PRIO(3) |
  1619. VS_PRIO(3) |
  1620. GS_PRIO(3) |
  1621. ES_PRIO(3));
  1622. sq_config |= (DX9_CONSTS |
  1623. VC_ENABLE |
  1624. PS_PRIO(0) |
  1625. VS_PRIO(1) |
  1626. GS_PRIO(2) |
  1627. ES_PRIO(3));
  1628. if ((rdev->family) == CHIP_R600) {
  1629. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1630. NUM_VS_GPRS(124) |
  1631. NUM_CLAUSE_TEMP_GPRS(4));
  1632. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1633. NUM_ES_GPRS(0));
  1634. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1635. NUM_VS_THREADS(48) |
  1636. NUM_GS_THREADS(4) |
  1637. NUM_ES_THREADS(4));
  1638. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1639. NUM_VS_STACK_ENTRIES(128));
  1640. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1641. NUM_ES_STACK_ENTRIES(0));
  1642. } else if (((rdev->family) == CHIP_RV610) ||
  1643. ((rdev->family) == CHIP_RV620) ||
  1644. ((rdev->family) == CHIP_RS780) ||
  1645. ((rdev->family) == CHIP_RS880)) {
  1646. /* no vertex cache */
  1647. sq_config &= ~VC_ENABLE;
  1648. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1649. NUM_VS_GPRS(44) |
  1650. NUM_CLAUSE_TEMP_GPRS(2));
  1651. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1652. NUM_ES_GPRS(17));
  1653. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1654. NUM_VS_THREADS(78) |
  1655. NUM_GS_THREADS(4) |
  1656. NUM_ES_THREADS(31));
  1657. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1658. NUM_VS_STACK_ENTRIES(40));
  1659. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1660. NUM_ES_STACK_ENTRIES(16));
  1661. } else if (((rdev->family) == CHIP_RV630) ||
  1662. ((rdev->family) == CHIP_RV635)) {
  1663. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1664. NUM_VS_GPRS(44) |
  1665. NUM_CLAUSE_TEMP_GPRS(2));
  1666. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1667. NUM_ES_GPRS(18));
  1668. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1669. NUM_VS_THREADS(78) |
  1670. NUM_GS_THREADS(4) |
  1671. NUM_ES_THREADS(31));
  1672. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1673. NUM_VS_STACK_ENTRIES(40));
  1674. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1675. NUM_ES_STACK_ENTRIES(16));
  1676. } else if ((rdev->family) == CHIP_RV670) {
  1677. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1678. NUM_VS_GPRS(44) |
  1679. NUM_CLAUSE_TEMP_GPRS(2));
  1680. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1681. NUM_ES_GPRS(17));
  1682. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1683. NUM_VS_THREADS(78) |
  1684. NUM_GS_THREADS(4) |
  1685. NUM_ES_THREADS(31));
  1686. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1687. NUM_VS_STACK_ENTRIES(64));
  1688. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1689. NUM_ES_STACK_ENTRIES(64));
  1690. }
  1691. WREG32(SQ_CONFIG, sq_config);
  1692. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1693. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1694. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1695. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1696. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1697. if (((rdev->family) == CHIP_RV610) ||
  1698. ((rdev->family) == CHIP_RV620) ||
  1699. ((rdev->family) == CHIP_RS780) ||
  1700. ((rdev->family) == CHIP_RS880)) {
  1701. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1702. } else {
  1703. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1704. }
  1705. /* More default values. 2D/3D driver should adjust as needed */
  1706. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1707. S1_X(0x4) | S1_Y(0xc)));
  1708. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1709. S1_X(0x2) | S1_Y(0x2) |
  1710. S2_X(0xa) | S2_Y(0x6) |
  1711. S3_X(0x6) | S3_Y(0xa)));
  1712. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1713. S1_X(0x4) | S1_Y(0xc) |
  1714. S2_X(0x1) | S2_Y(0x6) |
  1715. S3_X(0xa) | S3_Y(0xe)));
  1716. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1717. S5_X(0x0) | S5_Y(0x0) |
  1718. S6_X(0xb) | S6_Y(0x4) |
  1719. S7_X(0x7) | S7_Y(0x8)));
  1720. WREG32(VGT_STRMOUT_EN, 0);
  1721. tmp = rdev->config.r600.max_pipes * 16;
  1722. switch (rdev->family) {
  1723. case CHIP_RV610:
  1724. case CHIP_RV620:
  1725. case CHIP_RS780:
  1726. case CHIP_RS880:
  1727. tmp += 32;
  1728. break;
  1729. case CHIP_RV670:
  1730. tmp += 128;
  1731. break;
  1732. default:
  1733. break;
  1734. }
  1735. if (tmp > 256) {
  1736. tmp = 256;
  1737. }
  1738. WREG32(VGT_ES_PER_GS, 128);
  1739. WREG32(VGT_GS_PER_ES, tmp);
  1740. WREG32(VGT_GS_PER_VS, 2);
  1741. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1742. /* more default values. 2D/3D driver should adjust as needed */
  1743. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1744. WREG32(VGT_STRMOUT_EN, 0);
  1745. WREG32(SX_MISC, 0);
  1746. WREG32(PA_SC_MODE_CNTL, 0);
  1747. WREG32(PA_SC_AA_CONFIG, 0);
  1748. WREG32(PA_SC_LINE_STIPPLE, 0);
  1749. WREG32(SPI_INPUT_Z, 0);
  1750. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1751. WREG32(CB_COLOR7_FRAG, 0);
  1752. /* Clear render buffer base addresses */
  1753. WREG32(CB_COLOR0_BASE, 0);
  1754. WREG32(CB_COLOR1_BASE, 0);
  1755. WREG32(CB_COLOR2_BASE, 0);
  1756. WREG32(CB_COLOR3_BASE, 0);
  1757. WREG32(CB_COLOR4_BASE, 0);
  1758. WREG32(CB_COLOR5_BASE, 0);
  1759. WREG32(CB_COLOR6_BASE, 0);
  1760. WREG32(CB_COLOR7_BASE, 0);
  1761. WREG32(CB_COLOR7_FRAG, 0);
  1762. switch (rdev->family) {
  1763. case CHIP_RV610:
  1764. case CHIP_RV620:
  1765. case CHIP_RS780:
  1766. case CHIP_RS880:
  1767. tmp = TC_L2_SIZE(8);
  1768. break;
  1769. case CHIP_RV630:
  1770. case CHIP_RV635:
  1771. tmp = TC_L2_SIZE(4);
  1772. break;
  1773. case CHIP_R600:
  1774. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1775. break;
  1776. default:
  1777. tmp = TC_L2_SIZE(0);
  1778. break;
  1779. }
  1780. WREG32(TC_CNTL, tmp);
  1781. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1782. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1783. tmp = RREG32(ARB_POP);
  1784. tmp |= ENABLE_TC128;
  1785. WREG32(ARB_POP, tmp);
  1786. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1787. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1788. NUM_CLIP_SEQ(3)));
  1789. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1790. }
  1791. /*
  1792. * Indirect registers accessor
  1793. */
  1794. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1795. {
  1796. u32 r;
  1797. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1798. (void)RREG32(PCIE_PORT_INDEX);
  1799. r = RREG32(PCIE_PORT_DATA);
  1800. return r;
  1801. }
  1802. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1803. {
  1804. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1805. (void)RREG32(PCIE_PORT_INDEX);
  1806. WREG32(PCIE_PORT_DATA, (v));
  1807. (void)RREG32(PCIE_PORT_DATA);
  1808. }
  1809. /*
  1810. * CP & Ring
  1811. */
  1812. void r600_cp_stop(struct radeon_device *rdev)
  1813. {
  1814. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1815. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1816. WREG32(SCRATCH_UMSK, 0);
  1817. }
  1818. int r600_init_microcode(struct radeon_device *rdev)
  1819. {
  1820. struct platform_device *pdev;
  1821. const char *chip_name;
  1822. const char *rlc_chip_name;
  1823. size_t pfp_req_size, me_req_size, rlc_req_size;
  1824. char fw_name[30];
  1825. int err;
  1826. DRM_DEBUG("\n");
  1827. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1828. err = IS_ERR(pdev);
  1829. if (err) {
  1830. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1831. return -EINVAL;
  1832. }
  1833. switch (rdev->family) {
  1834. case CHIP_R600:
  1835. chip_name = "R600";
  1836. rlc_chip_name = "R600";
  1837. break;
  1838. case CHIP_RV610:
  1839. chip_name = "RV610";
  1840. rlc_chip_name = "R600";
  1841. break;
  1842. case CHIP_RV630:
  1843. chip_name = "RV630";
  1844. rlc_chip_name = "R600";
  1845. break;
  1846. case CHIP_RV620:
  1847. chip_name = "RV620";
  1848. rlc_chip_name = "R600";
  1849. break;
  1850. case CHIP_RV635:
  1851. chip_name = "RV635";
  1852. rlc_chip_name = "R600";
  1853. break;
  1854. case CHIP_RV670:
  1855. chip_name = "RV670";
  1856. rlc_chip_name = "R600";
  1857. break;
  1858. case CHIP_RS780:
  1859. case CHIP_RS880:
  1860. chip_name = "RS780";
  1861. rlc_chip_name = "R600";
  1862. break;
  1863. case CHIP_RV770:
  1864. chip_name = "RV770";
  1865. rlc_chip_name = "R700";
  1866. break;
  1867. case CHIP_RV730:
  1868. case CHIP_RV740:
  1869. chip_name = "RV730";
  1870. rlc_chip_name = "R700";
  1871. break;
  1872. case CHIP_RV710:
  1873. chip_name = "RV710";
  1874. rlc_chip_name = "R700";
  1875. break;
  1876. case CHIP_CEDAR:
  1877. chip_name = "CEDAR";
  1878. rlc_chip_name = "CEDAR";
  1879. break;
  1880. case CHIP_REDWOOD:
  1881. chip_name = "REDWOOD";
  1882. rlc_chip_name = "REDWOOD";
  1883. break;
  1884. case CHIP_JUNIPER:
  1885. chip_name = "JUNIPER";
  1886. rlc_chip_name = "JUNIPER";
  1887. break;
  1888. case CHIP_CYPRESS:
  1889. case CHIP_HEMLOCK:
  1890. chip_name = "CYPRESS";
  1891. rlc_chip_name = "CYPRESS";
  1892. break;
  1893. case CHIP_PALM:
  1894. chip_name = "PALM";
  1895. rlc_chip_name = "SUMO";
  1896. break;
  1897. default: BUG();
  1898. }
  1899. if (rdev->family >= CHIP_CEDAR) {
  1900. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  1901. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  1902. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  1903. } else if (rdev->family >= CHIP_RV770) {
  1904. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1905. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1906. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1907. } else {
  1908. pfp_req_size = PFP_UCODE_SIZE * 4;
  1909. me_req_size = PM4_UCODE_SIZE * 12;
  1910. rlc_req_size = RLC_UCODE_SIZE * 4;
  1911. }
  1912. DRM_INFO("Loading %s Microcode\n", chip_name);
  1913. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1914. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1915. if (err)
  1916. goto out;
  1917. if (rdev->pfp_fw->size != pfp_req_size) {
  1918. printk(KERN_ERR
  1919. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1920. rdev->pfp_fw->size, fw_name);
  1921. err = -EINVAL;
  1922. goto out;
  1923. }
  1924. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1925. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1926. if (err)
  1927. goto out;
  1928. if (rdev->me_fw->size != me_req_size) {
  1929. printk(KERN_ERR
  1930. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1931. rdev->me_fw->size, fw_name);
  1932. err = -EINVAL;
  1933. }
  1934. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1935. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1936. if (err)
  1937. goto out;
  1938. if (rdev->rlc_fw->size != rlc_req_size) {
  1939. printk(KERN_ERR
  1940. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1941. rdev->rlc_fw->size, fw_name);
  1942. err = -EINVAL;
  1943. }
  1944. out:
  1945. platform_device_unregister(pdev);
  1946. if (err) {
  1947. if (err != -EINVAL)
  1948. printk(KERN_ERR
  1949. "r600_cp: Failed to load firmware \"%s\"\n",
  1950. fw_name);
  1951. release_firmware(rdev->pfp_fw);
  1952. rdev->pfp_fw = NULL;
  1953. release_firmware(rdev->me_fw);
  1954. rdev->me_fw = NULL;
  1955. release_firmware(rdev->rlc_fw);
  1956. rdev->rlc_fw = NULL;
  1957. }
  1958. return err;
  1959. }
  1960. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1961. {
  1962. const __be32 *fw_data;
  1963. int i;
  1964. if (!rdev->me_fw || !rdev->pfp_fw)
  1965. return -EINVAL;
  1966. r600_cp_stop(rdev);
  1967. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1968. /* Reset cp */
  1969. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1970. RREG32(GRBM_SOFT_RESET);
  1971. mdelay(15);
  1972. WREG32(GRBM_SOFT_RESET, 0);
  1973. WREG32(CP_ME_RAM_WADDR, 0);
  1974. fw_data = (const __be32 *)rdev->me_fw->data;
  1975. WREG32(CP_ME_RAM_WADDR, 0);
  1976. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1977. WREG32(CP_ME_RAM_DATA,
  1978. be32_to_cpup(fw_data++));
  1979. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1980. WREG32(CP_PFP_UCODE_ADDR, 0);
  1981. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1982. WREG32(CP_PFP_UCODE_DATA,
  1983. be32_to_cpup(fw_data++));
  1984. WREG32(CP_PFP_UCODE_ADDR, 0);
  1985. WREG32(CP_ME_RAM_WADDR, 0);
  1986. WREG32(CP_ME_RAM_RADDR, 0);
  1987. return 0;
  1988. }
  1989. int r600_cp_start(struct radeon_device *rdev)
  1990. {
  1991. int r;
  1992. uint32_t cp_me;
  1993. r = radeon_ring_lock(rdev, 7);
  1994. if (r) {
  1995. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1996. return r;
  1997. }
  1998. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1999. radeon_ring_write(rdev, 0x1);
  2000. if (rdev->family >= CHIP_RV770) {
  2001. radeon_ring_write(rdev, 0x0);
  2002. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  2003. } else {
  2004. radeon_ring_write(rdev, 0x3);
  2005. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  2006. }
  2007. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2008. radeon_ring_write(rdev, 0);
  2009. radeon_ring_write(rdev, 0);
  2010. radeon_ring_unlock_commit(rdev);
  2011. cp_me = 0xff;
  2012. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2013. return 0;
  2014. }
  2015. int r600_cp_resume(struct radeon_device *rdev)
  2016. {
  2017. u32 tmp;
  2018. u32 rb_bufsz;
  2019. int r;
  2020. /* Reset cp */
  2021. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2022. RREG32(GRBM_SOFT_RESET);
  2023. mdelay(15);
  2024. WREG32(GRBM_SOFT_RESET, 0);
  2025. /* Set ring buffer size */
  2026. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  2027. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2028. #ifdef __BIG_ENDIAN
  2029. tmp |= BUF_SWAP_32BIT;
  2030. #endif
  2031. WREG32(CP_RB_CNTL, tmp);
  2032. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  2033. /* Set the write pointer delay */
  2034. WREG32(CP_RB_WPTR_DELAY, 0);
  2035. /* Initialize the ring buffer's read and write pointers */
  2036. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2037. WREG32(CP_RB_RPTR_WR, 0);
  2038. WREG32(CP_RB_WPTR, 0);
  2039. /* set the wb address whether it's enabled or not */
  2040. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2041. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2042. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2043. if (rdev->wb.enabled)
  2044. WREG32(SCRATCH_UMSK, 0xff);
  2045. else {
  2046. tmp |= RB_NO_UPDATE;
  2047. WREG32(SCRATCH_UMSK, 0);
  2048. }
  2049. mdelay(1);
  2050. WREG32(CP_RB_CNTL, tmp);
  2051. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  2052. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2053. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  2054. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  2055. r600_cp_start(rdev);
  2056. rdev->cp.ready = true;
  2057. r = radeon_ring_test(rdev);
  2058. if (r) {
  2059. rdev->cp.ready = false;
  2060. return r;
  2061. }
  2062. return 0;
  2063. }
  2064. void r600_cp_commit(struct radeon_device *rdev)
  2065. {
  2066. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  2067. (void)RREG32(CP_RB_WPTR);
  2068. }
  2069. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2070. {
  2071. u32 rb_bufsz;
  2072. /* Align ring size */
  2073. rb_bufsz = drm_order(ring_size / 8);
  2074. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2075. rdev->cp.ring_size = ring_size;
  2076. rdev->cp.align_mask = 16 - 1;
  2077. }
  2078. void r600_cp_fini(struct radeon_device *rdev)
  2079. {
  2080. r600_cp_stop(rdev);
  2081. radeon_ring_fini(rdev);
  2082. }
  2083. /*
  2084. * GPU scratch registers helpers function.
  2085. */
  2086. void r600_scratch_init(struct radeon_device *rdev)
  2087. {
  2088. int i;
  2089. rdev->scratch.num_reg = 7;
  2090. rdev->scratch.reg_base = SCRATCH_REG0;
  2091. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2092. rdev->scratch.free[i] = true;
  2093. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2094. }
  2095. }
  2096. int r600_ring_test(struct radeon_device *rdev)
  2097. {
  2098. uint32_t scratch;
  2099. uint32_t tmp = 0;
  2100. unsigned i;
  2101. int r;
  2102. r = radeon_scratch_get(rdev, &scratch);
  2103. if (r) {
  2104. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2105. return r;
  2106. }
  2107. WREG32(scratch, 0xCAFEDEAD);
  2108. r = radeon_ring_lock(rdev, 3);
  2109. if (r) {
  2110. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2111. radeon_scratch_free(rdev, scratch);
  2112. return r;
  2113. }
  2114. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2115. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2116. radeon_ring_write(rdev, 0xDEADBEEF);
  2117. radeon_ring_unlock_commit(rdev);
  2118. for (i = 0; i < rdev->usec_timeout; i++) {
  2119. tmp = RREG32(scratch);
  2120. if (tmp == 0xDEADBEEF)
  2121. break;
  2122. DRM_UDELAY(1);
  2123. }
  2124. if (i < rdev->usec_timeout) {
  2125. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2126. } else {
  2127. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  2128. scratch, tmp);
  2129. r = -EINVAL;
  2130. }
  2131. radeon_scratch_free(rdev, scratch);
  2132. return r;
  2133. }
  2134. void r600_fence_ring_emit(struct radeon_device *rdev,
  2135. struct radeon_fence *fence)
  2136. {
  2137. if (rdev->wb.use_event) {
  2138. u64 addr = rdev->wb.gpu_addr + R600_WB_EVENT_OFFSET +
  2139. (u64)(rdev->fence_drv.scratch_reg - rdev->scratch.reg_base);
  2140. /* EVENT_WRITE_EOP - flush caches, send int */
  2141. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2142. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2143. radeon_ring_write(rdev, addr & 0xffffffff);
  2144. radeon_ring_write(rdev, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2145. radeon_ring_write(rdev, fence->seq);
  2146. radeon_ring_write(rdev, 0);
  2147. } else {
  2148. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  2149. radeon_ring_write(rdev, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2150. /* wait for 3D idle clean */
  2151. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2152. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2153. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2154. /* Emit fence sequence & fire IRQ */
  2155. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2156. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2157. radeon_ring_write(rdev, fence->seq);
  2158. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2159. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  2160. radeon_ring_write(rdev, RB_INT_STAT);
  2161. }
  2162. }
  2163. int r600_copy_blit(struct radeon_device *rdev,
  2164. uint64_t src_offset, uint64_t dst_offset,
  2165. unsigned num_pages, struct radeon_fence *fence)
  2166. {
  2167. int r;
  2168. mutex_lock(&rdev->r600_blit.mutex);
  2169. rdev->r600_blit.vb_ib = NULL;
  2170. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2171. if (r) {
  2172. if (rdev->r600_blit.vb_ib)
  2173. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2174. mutex_unlock(&rdev->r600_blit.mutex);
  2175. return r;
  2176. }
  2177. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2178. r600_blit_done_copy(rdev, fence);
  2179. mutex_unlock(&rdev->r600_blit.mutex);
  2180. return 0;
  2181. }
  2182. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2183. uint32_t tiling_flags, uint32_t pitch,
  2184. uint32_t offset, uint32_t obj_size)
  2185. {
  2186. /* FIXME: implement */
  2187. return 0;
  2188. }
  2189. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2190. {
  2191. /* FIXME: implement */
  2192. }
  2193. bool r600_card_posted(struct radeon_device *rdev)
  2194. {
  2195. uint32_t reg;
  2196. /* first check CRTCs */
  2197. reg = RREG32(D1CRTC_CONTROL) |
  2198. RREG32(D2CRTC_CONTROL);
  2199. if (reg & CRTC_EN)
  2200. return true;
  2201. /* then check MEM_SIZE, in case the crtcs are off */
  2202. if (RREG32(CONFIG_MEMSIZE))
  2203. return true;
  2204. return false;
  2205. }
  2206. int r600_startup(struct radeon_device *rdev)
  2207. {
  2208. int r;
  2209. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2210. r = r600_init_microcode(rdev);
  2211. if (r) {
  2212. DRM_ERROR("Failed to load firmware!\n");
  2213. return r;
  2214. }
  2215. }
  2216. r600_mc_program(rdev);
  2217. if (rdev->flags & RADEON_IS_AGP) {
  2218. r600_agp_enable(rdev);
  2219. } else {
  2220. r = r600_pcie_gart_enable(rdev);
  2221. if (r)
  2222. return r;
  2223. }
  2224. r600_gpu_init(rdev);
  2225. r = r600_blit_init(rdev);
  2226. if (r) {
  2227. r600_blit_fini(rdev);
  2228. rdev->asic->copy = NULL;
  2229. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2230. }
  2231. /* allocate wb buffer */
  2232. r = radeon_wb_init(rdev);
  2233. if (r)
  2234. return r;
  2235. /* Enable IRQ */
  2236. r = r600_irq_init(rdev);
  2237. if (r) {
  2238. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2239. radeon_irq_kms_fini(rdev);
  2240. return r;
  2241. }
  2242. r600_irq_set(rdev);
  2243. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2244. if (r)
  2245. return r;
  2246. r = r600_cp_load_microcode(rdev);
  2247. if (r)
  2248. return r;
  2249. r = r600_cp_resume(rdev);
  2250. if (r)
  2251. return r;
  2252. return 0;
  2253. }
  2254. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2255. {
  2256. uint32_t temp;
  2257. temp = RREG32(CONFIG_CNTL);
  2258. if (state == false) {
  2259. temp &= ~(1<<0);
  2260. temp |= (1<<1);
  2261. } else {
  2262. temp &= ~(1<<1);
  2263. }
  2264. WREG32(CONFIG_CNTL, temp);
  2265. }
  2266. int r600_resume(struct radeon_device *rdev)
  2267. {
  2268. int r;
  2269. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2270. * posting will perform necessary task to bring back GPU into good
  2271. * shape.
  2272. */
  2273. /* post card */
  2274. atom_asic_init(rdev->mode_info.atom_context);
  2275. r = r600_startup(rdev);
  2276. if (r) {
  2277. DRM_ERROR("r600 startup failed on resume\n");
  2278. return r;
  2279. }
  2280. r = r600_ib_test(rdev);
  2281. if (r) {
  2282. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2283. return r;
  2284. }
  2285. r = r600_audio_init(rdev);
  2286. if (r) {
  2287. DRM_ERROR("radeon: audio resume failed\n");
  2288. return r;
  2289. }
  2290. return r;
  2291. }
  2292. int r600_suspend(struct radeon_device *rdev)
  2293. {
  2294. int r;
  2295. r600_audio_fini(rdev);
  2296. /* FIXME: we should wait for ring to be empty */
  2297. r600_cp_stop(rdev);
  2298. rdev->cp.ready = false;
  2299. r600_irq_suspend(rdev);
  2300. radeon_wb_disable(rdev);
  2301. r600_pcie_gart_disable(rdev);
  2302. /* unpin shaders bo */
  2303. if (rdev->r600_blit.shader_obj) {
  2304. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2305. if (!r) {
  2306. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2307. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2308. }
  2309. }
  2310. return 0;
  2311. }
  2312. /* Plan is to move initialization in that function and use
  2313. * helper function so that radeon_device_init pretty much
  2314. * do nothing more than calling asic specific function. This
  2315. * should also allow to remove a bunch of callback function
  2316. * like vram_info.
  2317. */
  2318. int r600_init(struct radeon_device *rdev)
  2319. {
  2320. int r;
  2321. r = radeon_dummy_page_init(rdev);
  2322. if (r)
  2323. return r;
  2324. if (r600_debugfs_mc_info_init(rdev)) {
  2325. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2326. }
  2327. /* This don't do much */
  2328. r = radeon_gem_init(rdev);
  2329. if (r)
  2330. return r;
  2331. /* Read BIOS */
  2332. if (!radeon_get_bios(rdev)) {
  2333. if (ASIC_IS_AVIVO(rdev))
  2334. return -EINVAL;
  2335. }
  2336. /* Must be an ATOMBIOS */
  2337. if (!rdev->is_atom_bios) {
  2338. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2339. return -EINVAL;
  2340. }
  2341. r = radeon_atombios_init(rdev);
  2342. if (r)
  2343. return r;
  2344. /* Post card if necessary */
  2345. if (!r600_card_posted(rdev)) {
  2346. if (!rdev->bios) {
  2347. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2348. return -EINVAL;
  2349. }
  2350. DRM_INFO("GPU not posted. posting now...\n");
  2351. atom_asic_init(rdev->mode_info.atom_context);
  2352. }
  2353. /* Initialize scratch registers */
  2354. r600_scratch_init(rdev);
  2355. /* Initialize surface registers */
  2356. radeon_surface_init(rdev);
  2357. /* Initialize clocks */
  2358. radeon_get_clock_info(rdev->ddev);
  2359. /* Fence driver */
  2360. r = radeon_fence_driver_init(rdev);
  2361. if (r)
  2362. return r;
  2363. if (rdev->flags & RADEON_IS_AGP) {
  2364. r = radeon_agp_init(rdev);
  2365. if (r)
  2366. radeon_agp_disable(rdev);
  2367. }
  2368. r = r600_mc_init(rdev);
  2369. if (r)
  2370. return r;
  2371. /* Memory manager */
  2372. r = radeon_bo_init(rdev);
  2373. if (r)
  2374. return r;
  2375. r = radeon_irq_kms_init(rdev);
  2376. if (r)
  2377. return r;
  2378. rdev->cp.ring_obj = NULL;
  2379. r600_ring_init(rdev, 1024 * 1024);
  2380. rdev->ih.ring_obj = NULL;
  2381. r600_ih_ring_init(rdev, 64 * 1024);
  2382. r = r600_pcie_gart_init(rdev);
  2383. if (r)
  2384. return r;
  2385. rdev->accel_working = true;
  2386. r = r600_startup(rdev);
  2387. if (r) {
  2388. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2389. r600_cp_fini(rdev);
  2390. r600_irq_fini(rdev);
  2391. radeon_wb_fini(rdev);
  2392. radeon_irq_kms_fini(rdev);
  2393. r600_pcie_gart_fini(rdev);
  2394. rdev->accel_working = false;
  2395. }
  2396. if (rdev->accel_working) {
  2397. r = radeon_ib_pool_init(rdev);
  2398. if (r) {
  2399. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2400. rdev->accel_working = false;
  2401. } else {
  2402. r = r600_ib_test(rdev);
  2403. if (r) {
  2404. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  2405. rdev->accel_working = false;
  2406. }
  2407. }
  2408. }
  2409. r = r600_audio_init(rdev);
  2410. if (r)
  2411. return r; /* TODO error handling */
  2412. return 0;
  2413. }
  2414. void r600_fini(struct radeon_device *rdev)
  2415. {
  2416. r600_audio_fini(rdev);
  2417. r600_blit_fini(rdev);
  2418. r600_cp_fini(rdev);
  2419. r600_irq_fini(rdev);
  2420. radeon_wb_fini(rdev);
  2421. radeon_irq_kms_fini(rdev);
  2422. r600_pcie_gart_fini(rdev);
  2423. radeon_agp_fini(rdev);
  2424. radeon_gem_fini(rdev);
  2425. radeon_fence_driver_fini(rdev);
  2426. radeon_bo_fini(rdev);
  2427. radeon_atombios_fini(rdev);
  2428. kfree(rdev->bios);
  2429. rdev->bios = NULL;
  2430. radeon_dummy_page_fini(rdev);
  2431. }
  2432. /*
  2433. * CS stuff
  2434. */
  2435. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2436. {
  2437. /* FIXME: implement */
  2438. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2439. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  2440. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  2441. radeon_ring_write(rdev, ib->length_dw);
  2442. }
  2443. int r600_ib_test(struct radeon_device *rdev)
  2444. {
  2445. struct radeon_ib *ib;
  2446. uint32_t scratch;
  2447. uint32_t tmp = 0;
  2448. unsigned i;
  2449. int r;
  2450. r = radeon_scratch_get(rdev, &scratch);
  2451. if (r) {
  2452. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2453. return r;
  2454. }
  2455. WREG32(scratch, 0xCAFEDEAD);
  2456. r = radeon_ib_get(rdev, &ib);
  2457. if (r) {
  2458. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2459. return r;
  2460. }
  2461. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2462. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2463. ib->ptr[2] = 0xDEADBEEF;
  2464. ib->ptr[3] = PACKET2(0);
  2465. ib->ptr[4] = PACKET2(0);
  2466. ib->ptr[5] = PACKET2(0);
  2467. ib->ptr[6] = PACKET2(0);
  2468. ib->ptr[7] = PACKET2(0);
  2469. ib->ptr[8] = PACKET2(0);
  2470. ib->ptr[9] = PACKET2(0);
  2471. ib->ptr[10] = PACKET2(0);
  2472. ib->ptr[11] = PACKET2(0);
  2473. ib->ptr[12] = PACKET2(0);
  2474. ib->ptr[13] = PACKET2(0);
  2475. ib->ptr[14] = PACKET2(0);
  2476. ib->ptr[15] = PACKET2(0);
  2477. ib->length_dw = 16;
  2478. r = radeon_ib_schedule(rdev, ib);
  2479. if (r) {
  2480. radeon_scratch_free(rdev, scratch);
  2481. radeon_ib_free(rdev, &ib);
  2482. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2483. return r;
  2484. }
  2485. r = radeon_fence_wait(ib->fence, false);
  2486. if (r) {
  2487. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2488. return r;
  2489. }
  2490. for (i = 0; i < rdev->usec_timeout; i++) {
  2491. tmp = RREG32(scratch);
  2492. if (tmp == 0xDEADBEEF)
  2493. break;
  2494. DRM_UDELAY(1);
  2495. }
  2496. if (i < rdev->usec_timeout) {
  2497. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2498. } else {
  2499. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2500. scratch, tmp);
  2501. r = -EINVAL;
  2502. }
  2503. radeon_scratch_free(rdev, scratch);
  2504. radeon_ib_free(rdev, &ib);
  2505. return r;
  2506. }
  2507. /*
  2508. * Interrupts
  2509. *
  2510. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2511. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2512. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2513. * and host consumes. As the host irq handler processes interrupts, it
  2514. * increments the rptr. When the rptr catches up with the wptr, all the
  2515. * current interrupts have been processed.
  2516. */
  2517. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2518. {
  2519. u32 rb_bufsz;
  2520. /* Align ring size */
  2521. rb_bufsz = drm_order(ring_size / 4);
  2522. ring_size = (1 << rb_bufsz) * 4;
  2523. rdev->ih.ring_size = ring_size;
  2524. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2525. rdev->ih.rptr = 0;
  2526. }
  2527. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2528. {
  2529. int r;
  2530. /* Allocate ring buffer */
  2531. if (rdev->ih.ring_obj == NULL) {
  2532. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2533. PAGE_SIZE, true,
  2534. RADEON_GEM_DOMAIN_GTT,
  2535. &rdev->ih.ring_obj);
  2536. if (r) {
  2537. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2538. return r;
  2539. }
  2540. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2541. if (unlikely(r != 0))
  2542. return r;
  2543. r = radeon_bo_pin(rdev->ih.ring_obj,
  2544. RADEON_GEM_DOMAIN_GTT,
  2545. &rdev->ih.gpu_addr);
  2546. if (r) {
  2547. radeon_bo_unreserve(rdev->ih.ring_obj);
  2548. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2549. return r;
  2550. }
  2551. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2552. (void **)&rdev->ih.ring);
  2553. radeon_bo_unreserve(rdev->ih.ring_obj);
  2554. if (r) {
  2555. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2556. return r;
  2557. }
  2558. }
  2559. return 0;
  2560. }
  2561. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2562. {
  2563. int r;
  2564. if (rdev->ih.ring_obj) {
  2565. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2566. if (likely(r == 0)) {
  2567. radeon_bo_kunmap(rdev->ih.ring_obj);
  2568. radeon_bo_unpin(rdev->ih.ring_obj);
  2569. radeon_bo_unreserve(rdev->ih.ring_obj);
  2570. }
  2571. radeon_bo_unref(&rdev->ih.ring_obj);
  2572. rdev->ih.ring = NULL;
  2573. rdev->ih.ring_obj = NULL;
  2574. }
  2575. }
  2576. void r600_rlc_stop(struct radeon_device *rdev)
  2577. {
  2578. if ((rdev->family >= CHIP_RV770) &&
  2579. (rdev->family <= CHIP_RV740)) {
  2580. /* r7xx asics need to soft reset RLC before halting */
  2581. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2582. RREG32(SRBM_SOFT_RESET);
  2583. udelay(15000);
  2584. WREG32(SRBM_SOFT_RESET, 0);
  2585. RREG32(SRBM_SOFT_RESET);
  2586. }
  2587. WREG32(RLC_CNTL, 0);
  2588. }
  2589. static void r600_rlc_start(struct radeon_device *rdev)
  2590. {
  2591. WREG32(RLC_CNTL, RLC_ENABLE);
  2592. }
  2593. static int r600_rlc_init(struct radeon_device *rdev)
  2594. {
  2595. u32 i;
  2596. const __be32 *fw_data;
  2597. if (!rdev->rlc_fw)
  2598. return -EINVAL;
  2599. r600_rlc_stop(rdev);
  2600. WREG32(RLC_HB_BASE, 0);
  2601. WREG32(RLC_HB_CNTL, 0);
  2602. WREG32(RLC_HB_RPTR, 0);
  2603. WREG32(RLC_HB_WPTR, 0);
  2604. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2605. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2606. WREG32(RLC_MC_CNTL, 0);
  2607. WREG32(RLC_UCODE_CNTL, 0);
  2608. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2609. if (rdev->family >= CHIP_CEDAR) {
  2610. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  2611. WREG32(RLC_UCODE_ADDR, i);
  2612. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2613. }
  2614. } else if (rdev->family >= CHIP_RV770) {
  2615. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2616. WREG32(RLC_UCODE_ADDR, i);
  2617. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2618. }
  2619. } else {
  2620. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2621. WREG32(RLC_UCODE_ADDR, i);
  2622. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2623. }
  2624. }
  2625. WREG32(RLC_UCODE_ADDR, 0);
  2626. r600_rlc_start(rdev);
  2627. return 0;
  2628. }
  2629. static void r600_enable_interrupts(struct radeon_device *rdev)
  2630. {
  2631. u32 ih_cntl = RREG32(IH_CNTL);
  2632. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2633. ih_cntl |= ENABLE_INTR;
  2634. ih_rb_cntl |= IH_RB_ENABLE;
  2635. WREG32(IH_CNTL, ih_cntl);
  2636. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2637. rdev->ih.enabled = true;
  2638. }
  2639. void r600_disable_interrupts(struct radeon_device *rdev)
  2640. {
  2641. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2642. u32 ih_cntl = RREG32(IH_CNTL);
  2643. ih_rb_cntl &= ~IH_RB_ENABLE;
  2644. ih_cntl &= ~ENABLE_INTR;
  2645. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2646. WREG32(IH_CNTL, ih_cntl);
  2647. /* set rptr, wptr to 0 */
  2648. WREG32(IH_RB_RPTR, 0);
  2649. WREG32(IH_RB_WPTR, 0);
  2650. rdev->ih.enabled = false;
  2651. rdev->ih.wptr = 0;
  2652. rdev->ih.rptr = 0;
  2653. }
  2654. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2655. {
  2656. u32 tmp;
  2657. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2658. WREG32(GRBM_INT_CNTL, 0);
  2659. WREG32(DxMODE_INT_MASK, 0);
  2660. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  2661. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  2662. if (ASIC_IS_DCE3(rdev)) {
  2663. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2664. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2665. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2666. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2667. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2668. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2669. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2670. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2671. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2672. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2673. if (ASIC_IS_DCE32(rdev)) {
  2674. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2675. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2676. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2677. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2678. }
  2679. } else {
  2680. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2681. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2682. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2683. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2684. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2685. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2686. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2687. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2688. }
  2689. }
  2690. int r600_irq_init(struct radeon_device *rdev)
  2691. {
  2692. int ret = 0;
  2693. int rb_bufsz;
  2694. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2695. /* allocate ring */
  2696. ret = r600_ih_ring_alloc(rdev);
  2697. if (ret)
  2698. return ret;
  2699. /* disable irqs */
  2700. r600_disable_interrupts(rdev);
  2701. /* init rlc */
  2702. ret = r600_rlc_init(rdev);
  2703. if (ret) {
  2704. r600_ih_ring_fini(rdev);
  2705. return ret;
  2706. }
  2707. /* setup interrupt control */
  2708. /* set dummy read address to ring address */
  2709. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2710. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2711. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2712. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2713. */
  2714. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2715. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2716. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2717. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2718. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2719. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2720. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2721. IH_WPTR_OVERFLOW_CLEAR |
  2722. (rb_bufsz << 1));
  2723. if (rdev->wb.enabled)
  2724. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2725. /* set the writeback address whether it's enabled or not */
  2726. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2727. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2728. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2729. /* set rptr, wptr to 0 */
  2730. WREG32(IH_RB_RPTR, 0);
  2731. WREG32(IH_RB_WPTR, 0);
  2732. /* Default settings for IH_CNTL (disabled at first) */
  2733. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2734. /* RPTR_REARM only works if msi's are enabled */
  2735. if (rdev->msi_enabled)
  2736. ih_cntl |= RPTR_REARM;
  2737. #ifdef __BIG_ENDIAN
  2738. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2739. #endif
  2740. WREG32(IH_CNTL, ih_cntl);
  2741. /* force the active interrupt state to all disabled */
  2742. if (rdev->family >= CHIP_CEDAR)
  2743. evergreen_disable_interrupt_state(rdev);
  2744. else
  2745. r600_disable_interrupt_state(rdev);
  2746. /* enable irqs */
  2747. r600_enable_interrupts(rdev);
  2748. return ret;
  2749. }
  2750. void r600_irq_suspend(struct radeon_device *rdev)
  2751. {
  2752. r600_irq_disable(rdev);
  2753. r600_rlc_stop(rdev);
  2754. }
  2755. void r600_irq_fini(struct radeon_device *rdev)
  2756. {
  2757. r600_irq_suspend(rdev);
  2758. r600_ih_ring_fini(rdev);
  2759. }
  2760. int r600_irq_set(struct radeon_device *rdev)
  2761. {
  2762. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2763. u32 mode_int = 0;
  2764. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2765. u32 grbm_int_cntl = 0;
  2766. u32 hdmi1, hdmi2;
  2767. u32 d1grph = 0, d2grph = 0;
  2768. if (!rdev->irq.installed) {
  2769. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2770. return -EINVAL;
  2771. }
  2772. /* don't enable anything if the ih is disabled */
  2773. if (!rdev->ih.enabled) {
  2774. r600_disable_interrupts(rdev);
  2775. /* force the active interrupt state to all disabled */
  2776. r600_disable_interrupt_state(rdev);
  2777. return 0;
  2778. }
  2779. hdmi1 = RREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2780. if (ASIC_IS_DCE3(rdev)) {
  2781. hdmi2 = RREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2782. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2783. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2784. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2785. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2786. if (ASIC_IS_DCE32(rdev)) {
  2787. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2788. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2789. }
  2790. } else {
  2791. hdmi2 = RREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL) & ~R600_HDMI_INT_EN;
  2792. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2793. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2794. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2795. }
  2796. if (rdev->irq.sw_int) {
  2797. DRM_DEBUG("r600_irq_set: sw int\n");
  2798. cp_int_cntl |= RB_INT_ENABLE;
  2799. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2800. }
  2801. if (rdev->irq.crtc_vblank_int[0] ||
  2802. rdev->irq.pflip[0]) {
  2803. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2804. mode_int |= D1MODE_VBLANK_INT_MASK;
  2805. }
  2806. if (rdev->irq.crtc_vblank_int[1] ||
  2807. rdev->irq.pflip[1]) {
  2808. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2809. mode_int |= D2MODE_VBLANK_INT_MASK;
  2810. }
  2811. if (rdev->irq.hpd[0]) {
  2812. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2813. hpd1 |= DC_HPDx_INT_EN;
  2814. }
  2815. if (rdev->irq.hpd[1]) {
  2816. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2817. hpd2 |= DC_HPDx_INT_EN;
  2818. }
  2819. if (rdev->irq.hpd[2]) {
  2820. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2821. hpd3 |= DC_HPDx_INT_EN;
  2822. }
  2823. if (rdev->irq.hpd[3]) {
  2824. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2825. hpd4 |= DC_HPDx_INT_EN;
  2826. }
  2827. if (rdev->irq.hpd[4]) {
  2828. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2829. hpd5 |= DC_HPDx_INT_EN;
  2830. }
  2831. if (rdev->irq.hpd[5]) {
  2832. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2833. hpd6 |= DC_HPDx_INT_EN;
  2834. }
  2835. if (rdev->irq.hdmi[0]) {
  2836. DRM_DEBUG("r600_irq_set: hdmi 1\n");
  2837. hdmi1 |= R600_HDMI_INT_EN;
  2838. }
  2839. if (rdev->irq.hdmi[1]) {
  2840. DRM_DEBUG("r600_irq_set: hdmi 2\n");
  2841. hdmi2 |= R600_HDMI_INT_EN;
  2842. }
  2843. if (rdev->irq.gui_idle) {
  2844. DRM_DEBUG("gui idle\n");
  2845. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2846. }
  2847. WREG32(CP_INT_CNTL, cp_int_cntl);
  2848. WREG32(DxMODE_INT_MASK, mode_int);
  2849. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  2850. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  2851. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2852. WREG32(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, hdmi1);
  2853. if (ASIC_IS_DCE3(rdev)) {
  2854. WREG32(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, hdmi2);
  2855. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2856. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2857. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2858. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2859. if (ASIC_IS_DCE32(rdev)) {
  2860. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2861. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2862. }
  2863. } else {
  2864. WREG32(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, hdmi2);
  2865. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2866. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2867. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2868. }
  2869. return 0;
  2870. }
  2871. static inline void r600_irq_ack(struct radeon_device *rdev)
  2872. {
  2873. u32 tmp;
  2874. if (ASIC_IS_DCE3(rdev)) {
  2875. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2876. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2877. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2878. } else {
  2879. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2880. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2881. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  2882. }
  2883. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  2884. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  2885. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2886. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2887. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  2888. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  2889. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  2890. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2891. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  2892. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2893. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  2894. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2895. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  2896. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2897. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  2898. if (ASIC_IS_DCE3(rdev)) {
  2899. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2900. tmp |= DC_HPDx_INT_ACK;
  2901. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2902. } else {
  2903. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2904. tmp |= DC_HPDx_INT_ACK;
  2905. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2906. }
  2907. }
  2908. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  2909. if (ASIC_IS_DCE3(rdev)) {
  2910. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2911. tmp |= DC_HPDx_INT_ACK;
  2912. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2913. } else {
  2914. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2915. tmp |= DC_HPDx_INT_ACK;
  2916. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2917. }
  2918. }
  2919. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  2920. if (ASIC_IS_DCE3(rdev)) {
  2921. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2922. tmp |= DC_HPDx_INT_ACK;
  2923. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2924. } else {
  2925. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2926. tmp |= DC_HPDx_INT_ACK;
  2927. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2928. }
  2929. }
  2930. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  2931. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2932. tmp |= DC_HPDx_INT_ACK;
  2933. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2934. }
  2935. if (ASIC_IS_DCE32(rdev)) {
  2936. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2937. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2938. tmp |= DC_HPDx_INT_ACK;
  2939. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2940. }
  2941. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2942. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2943. tmp |= DC_HPDx_INT_ACK;
  2944. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2945. }
  2946. }
  2947. if (RREG32(R600_HDMI_BLOCK1 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2948. WREG32_P(R600_HDMI_BLOCK1 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2949. }
  2950. if (ASIC_IS_DCE3(rdev)) {
  2951. if (RREG32(R600_HDMI_BLOCK3 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2952. WREG32_P(R600_HDMI_BLOCK3 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2953. }
  2954. } else {
  2955. if (RREG32(R600_HDMI_BLOCK2 + R600_HDMI_STATUS) & R600_HDMI_INT_PENDING) {
  2956. WREG32_P(R600_HDMI_BLOCK2 + R600_HDMI_CNTL, R600_HDMI_INT_ACK, ~R600_HDMI_INT_ACK);
  2957. }
  2958. }
  2959. }
  2960. void r600_irq_disable(struct radeon_device *rdev)
  2961. {
  2962. r600_disable_interrupts(rdev);
  2963. /* Wait and acknowledge irq */
  2964. mdelay(1);
  2965. r600_irq_ack(rdev);
  2966. r600_disable_interrupt_state(rdev);
  2967. }
  2968. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2969. {
  2970. u32 wptr, tmp;
  2971. if (rdev->wb.enabled)
  2972. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2973. else
  2974. wptr = RREG32(IH_RB_WPTR);
  2975. if (wptr & RB_OVERFLOW) {
  2976. /* When a ring buffer overflow happen start parsing interrupt
  2977. * from the last not overwritten vector (wptr + 16). Hopefully
  2978. * this should allow us to catchup.
  2979. */
  2980. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2981. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2982. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2983. tmp = RREG32(IH_RB_CNTL);
  2984. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2985. WREG32(IH_RB_CNTL, tmp);
  2986. }
  2987. return (wptr & rdev->ih.ptr_mask);
  2988. }
  2989. /* r600 IV Ring
  2990. * Each IV ring entry is 128 bits:
  2991. * [7:0] - interrupt source id
  2992. * [31:8] - reserved
  2993. * [59:32] - interrupt source data
  2994. * [127:60] - reserved
  2995. *
  2996. * The basic interrupt vector entries
  2997. * are decoded as follows:
  2998. * src_id src_data description
  2999. * 1 0 D1 Vblank
  3000. * 1 1 D1 Vline
  3001. * 5 0 D2 Vblank
  3002. * 5 1 D2 Vline
  3003. * 19 0 FP Hot plug detection A
  3004. * 19 1 FP Hot plug detection B
  3005. * 19 2 DAC A auto-detection
  3006. * 19 3 DAC B auto-detection
  3007. * 21 4 HDMI block A
  3008. * 21 5 HDMI block B
  3009. * 176 - CP_INT RB
  3010. * 177 - CP_INT IB1
  3011. * 178 - CP_INT IB2
  3012. * 181 - EOP Interrupt
  3013. * 233 - GUI Idle
  3014. *
  3015. * Note, these are based on r600 and may need to be
  3016. * adjusted or added to on newer asics
  3017. */
  3018. int r600_irq_process(struct radeon_device *rdev)
  3019. {
  3020. u32 wptr = r600_get_ih_wptr(rdev);
  3021. u32 rptr = rdev->ih.rptr;
  3022. u32 src_id, src_data;
  3023. u32 ring_index;
  3024. unsigned long flags;
  3025. bool queue_hotplug = false;
  3026. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3027. if (!rdev->ih.enabled)
  3028. return IRQ_NONE;
  3029. spin_lock_irqsave(&rdev->ih.lock, flags);
  3030. if (rptr == wptr) {
  3031. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3032. return IRQ_NONE;
  3033. }
  3034. if (rdev->shutdown) {
  3035. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3036. return IRQ_NONE;
  3037. }
  3038. restart_ih:
  3039. /* display interrupts */
  3040. r600_irq_ack(rdev);
  3041. rdev->ih.wptr = wptr;
  3042. while (rptr != wptr) {
  3043. /* wptr/rptr are in bytes! */
  3044. ring_index = rptr / 4;
  3045. src_id = rdev->ih.ring[ring_index] & 0xff;
  3046. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  3047. switch (src_id) {
  3048. case 1: /* D1 vblank/vline */
  3049. switch (src_data) {
  3050. case 0: /* D1 vblank */
  3051. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3052. if (rdev->irq.crtc_vblank_int[0]) {
  3053. drm_handle_vblank(rdev->ddev, 0);
  3054. rdev->pm.vblank_sync = true;
  3055. wake_up(&rdev->irq.vblank_queue);
  3056. }
  3057. if (rdev->irq.pflip[0])
  3058. radeon_crtc_handle_flip(rdev, 0);
  3059. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3060. DRM_DEBUG("IH: D1 vblank\n");
  3061. }
  3062. break;
  3063. case 1: /* D1 vline */
  3064. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3065. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3066. DRM_DEBUG("IH: D1 vline\n");
  3067. }
  3068. break;
  3069. default:
  3070. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3071. break;
  3072. }
  3073. break;
  3074. case 5: /* D2 vblank/vline */
  3075. switch (src_data) {
  3076. case 0: /* D2 vblank */
  3077. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3078. if (rdev->irq.crtc_vblank_int[1]) {
  3079. drm_handle_vblank(rdev->ddev, 1);
  3080. rdev->pm.vblank_sync = true;
  3081. wake_up(&rdev->irq.vblank_queue);
  3082. }
  3083. if (rdev->irq.pflip[1])
  3084. radeon_crtc_handle_flip(rdev, 1);
  3085. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3086. DRM_DEBUG("IH: D2 vblank\n");
  3087. }
  3088. break;
  3089. case 1: /* D1 vline */
  3090. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3091. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3092. DRM_DEBUG("IH: D2 vline\n");
  3093. }
  3094. break;
  3095. default:
  3096. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3097. break;
  3098. }
  3099. break;
  3100. case 19: /* HPD/DAC hotplug */
  3101. switch (src_data) {
  3102. case 0:
  3103. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3104. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3105. queue_hotplug = true;
  3106. DRM_DEBUG("IH: HPD1\n");
  3107. }
  3108. break;
  3109. case 1:
  3110. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3111. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3112. queue_hotplug = true;
  3113. DRM_DEBUG("IH: HPD2\n");
  3114. }
  3115. break;
  3116. case 4:
  3117. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3118. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3119. queue_hotplug = true;
  3120. DRM_DEBUG("IH: HPD3\n");
  3121. }
  3122. break;
  3123. case 5:
  3124. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3125. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3126. queue_hotplug = true;
  3127. DRM_DEBUG("IH: HPD4\n");
  3128. }
  3129. break;
  3130. case 10:
  3131. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3132. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3133. queue_hotplug = true;
  3134. DRM_DEBUG("IH: HPD5\n");
  3135. }
  3136. break;
  3137. case 12:
  3138. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3139. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3140. queue_hotplug = true;
  3141. DRM_DEBUG("IH: HPD6\n");
  3142. }
  3143. break;
  3144. default:
  3145. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3146. break;
  3147. }
  3148. break;
  3149. case 21: /* HDMI */
  3150. DRM_DEBUG("IH: HDMI: 0x%x\n", src_data);
  3151. r600_audio_schedule_polling(rdev);
  3152. break;
  3153. case 176: /* CP_INT in ring buffer */
  3154. case 177: /* CP_INT in IB1 */
  3155. case 178: /* CP_INT in IB2 */
  3156. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3157. radeon_fence_process(rdev);
  3158. break;
  3159. case 181: /* CP EOP event */
  3160. DRM_DEBUG("IH: CP EOP\n");
  3161. radeon_fence_process(rdev);
  3162. break;
  3163. case 233: /* GUI IDLE */
  3164. DRM_DEBUG("IH: CP EOP\n");
  3165. rdev->pm.gui_idle = true;
  3166. wake_up(&rdev->irq.idle_queue);
  3167. break;
  3168. default:
  3169. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3170. break;
  3171. }
  3172. /* wptr/rptr are in bytes! */
  3173. rptr += 16;
  3174. rptr &= rdev->ih.ptr_mask;
  3175. }
  3176. /* make sure wptr hasn't changed while processing */
  3177. wptr = r600_get_ih_wptr(rdev);
  3178. if (wptr != rdev->ih.wptr)
  3179. goto restart_ih;
  3180. if (queue_hotplug)
  3181. queue_work(rdev->wq, &rdev->hotplug_work);
  3182. rdev->ih.rptr = rptr;
  3183. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3184. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3185. return IRQ_HANDLED;
  3186. }
  3187. /*
  3188. * Debugfs info
  3189. */
  3190. #if defined(CONFIG_DEBUG_FS)
  3191. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  3192. {
  3193. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3194. struct drm_device *dev = node->minor->dev;
  3195. struct radeon_device *rdev = dev->dev_private;
  3196. unsigned count, i, j;
  3197. radeon_ring_free_size(rdev);
  3198. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  3199. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  3200. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  3201. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  3202. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  3203. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  3204. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  3205. seq_printf(m, "%u dwords in ring\n", count);
  3206. i = rdev->cp.rptr;
  3207. for (j = 0; j <= count; j++) {
  3208. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  3209. i = (i + 1) & rdev->cp.ptr_mask;
  3210. }
  3211. return 0;
  3212. }
  3213. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3214. {
  3215. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3216. struct drm_device *dev = node->minor->dev;
  3217. struct radeon_device *rdev = dev->dev_private;
  3218. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3219. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3220. return 0;
  3221. }
  3222. static struct drm_info_list r600_mc_info_list[] = {
  3223. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3224. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  3225. };
  3226. #endif
  3227. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3228. {
  3229. #if defined(CONFIG_DEBUG_FS)
  3230. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3231. #else
  3232. return 0;
  3233. #endif
  3234. }
  3235. /**
  3236. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  3237. * rdev: radeon device structure
  3238. * bo: buffer object struct which userspace is waiting for idle
  3239. *
  3240. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  3241. * through ring buffer, this leads to corruption in rendering, see
  3242. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  3243. * directly perform HDP flush by writing register through MMIO.
  3244. */
  3245. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  3246. {
  3247. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3248. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  3249. */
  3250. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3251. rdev->vram_scratch.ptr) {
  3252. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3253. u32 tmp;
  3254. WREG32(HDP_DEBUG1, 0);
  3255. tmp = readl((void __iomem *)ptr);
  3256. } else
  3257. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3258. }