r300.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_drm.h"
  37. #include "r100_track.h"
  38. #include "r300d.h"
  39. #include "rv350d.h"
  40. #include "r300_reg_safe.h"
  41. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  42. *
  43. * GPU Errata:
  44. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  45. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  46. * However, scheduling such write to the ring seems harmless, i suspect
  47. * the CP read collide with the flush somehow, or maybe the MC, hard to
  48. * tell. (Jerome Glisse)
  49. */
  50. /*
  51. * rv370,rv380 PCIE GART
  52. */
  53. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  54. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  55. {
  56. uint32_t tmp;
  57. int i;
  58. /* Workaround HW bug do flush 2 times */
  59. for (i = 0; i < 2; i++) {
  60. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  62. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  63. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  64. }
  65. mb();
  66. }
  67. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  68. {
  69. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  70. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  71. return -EINVAL;
  72. }
  73. addr = (lower_32_bits(addr) >> 8) |
  74. ((upper_32_bits(addr) & 0xff) << 24) |
  75. 0xc;
  76. /* on x86 we want this to be CPU endian, on powerpc
  77. * on powerpc without HW swappers, it'll get swapped on way
  78. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  79. writel(addr, ((void __iomem *)ptr) + (i * 4));
  80. return 0;
  81. }
  82. int rv370_pcie_gart_init(struct radeon_device *rdev)
  83. {
  84. int r;
  85. if (rdev->gart.table.vram.robj) {
  86. WARN(1, "RV370 PCIE GART already initialized\n");
  87. return 0;
  88. }
  89. /* Initialize common gart structure */
  90. r = radeon_gart_init(rdev);
  91. if (r)
  92. return r;
  93. r = rv370_debugfs_pcie_gart_info_init(rdev);
  94. if (r)
  95. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  96. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  97. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  98. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  99. return radeon_gart_table_vram_alloc(rdev);
  100. }
  101. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  102. {
  103. uint32_t table_addr;
  104. uint32_t tmp;
  105. int r;
  106. if (rdev->gart.table.vram.robj == NULL) {
  107. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  108. return -EINVAL;
  109. }
  110. r = radeon_gart_table_vram_pin(rdev);
  111. if (r)
  112. return r;
  113. radeon_gart_restore(rdev);
  114. /* discard memory request outside of configured range */
  115. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  118. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  122. table_addr = rdev->gart.table_addr;
  123. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  124. /* FIXME: setup default page */
  125. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  126. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  127. /* Clear error */
  128. WREG32_PCIE(0x18, 0);
  129. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  130. tmp |= RADEON_PCIE_TX_GART_EN;
  131. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  132. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  133. rv370_pcie_gart_tlb_flush(rdev);
  134. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  135. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  136. rdev->gart.ready = true;
  137. return 0;
  138. }
  139. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  140. {
  141. u32 tmp;
  142. int r;
  143. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, 0);
  144. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, 0);
  145. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  146. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  147. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  148. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  149. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  150. if (rdev->gart.table.vram.robj) {
  151. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  152. if (likely(r == 0)) {
  153. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  154. radeon_bo_unpin(rdev->gart.table.vram.robj);
  155. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  156. }
  157. }
  158. }
  159. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  160. {
  161. radeon_gart_fini(rdev);
  162. rv370_pcie_gart_disable(rdev);
  163. radeon_gart_table_vram_free(rdev);
  164. }
  165. void r300_fence_ring_emit(struct radeon_device *rdev,
  166. struct radeon_fence *fence)
  167. {
  168. /* Who ever call radeon_fence_emit should call ring_lock and ask
  169. * for enough space (today caller are ib schedule and buffer move) */
  170. /* Write SC register so SC & US assert idle */
  171. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  172. radeon_ring_write(rdev, 0);
  173. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  174. radeon_ring_write(rdev, 0);
  175. /* Flush 3D cache */
  176. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  177. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  178. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  179. radeon_ring_write(rdev, R300_ZC_FLUSH);
  180. /* Wait until IDLE & CLEAN */
  181. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  182. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  183. RADEON_WAIT_2D_IDLECLEAN |
  184. RADEON_WAIT_DMA_GUI_IDLE));
  185. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  186. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  187. RADEON_HDP_READ_BUFFER_INVALIDATE);
  188. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  189. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  190. /* Emit fence sequence & fire IRQ */
  191. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  192. radeon_ring_write(rdev, fence->seq);
  193. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  194. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  195. }
  196. void r300_ring_start(struct radeon_device *rdev)
  197. {
  198. unsigned gb_tile_config;
  199. int r;
  200. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  201. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  202. switch(rdev->num_gb_pipes) {
  203. case 2:
  204. gb_tile_config |= R300_PIPE_COUNT_R300;
  205. break;
  206. case 3:
  207. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  208. break;
  209. case 4:
  210. gb_tile_config |= R300_PIPE_COUNT_R420;
  211. break;
  212. case 1:
  213. default:
  214. gb_tile_config |= R300_PIPE_COUNT_RV350;
  215. break;
  216. }
  217. r = radeon_ring_lock(rdev, 64);
  218. if (r) {
  219. return;
  220. }
  221. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  222. radeon_ring_write(rdev,
  223. RADEON_ISYNC_ANY2D_IDLE3D |
  224. RADEON_ISYNC_ANY3D_IDLE2D |
  225. RADEON_ISYNC_WAIT_IDLEGUI |
  226. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  227. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  228. radeon_ring_write(rdev, gb_tile_config);
  229. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  230. radeon_ring_write(rdev,
  231. RADEON_WAIT_2D_IDLECLEAN |
  232. RADEON_WAIT_3D_IDLECLEAN);
  233. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  234. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  235. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  236. radeon_ring_write(rdev, 0);
  237. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  238. radeon_ring_write(rdev, 0);
  239. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  240. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  241. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  242. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  243. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  244. radeon_ring_write(rdev,
  245. RADEON_WAIT_2D_IDLECLEAN |
  246. RADEON_WAIT_3D_IDLECLEAN);
  247. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  248. radeon_ring_write(rdev, 0);
  249. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  250. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  251. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  252. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  253. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  254. radeon_ring_write(rdev,
  255. ((6 << R300_MS_X0_SHIFT) |
  256. (6 << R300_MS_Y0_SHIFT) |
  257. (6 << R300_MS_X1_SHIFT) |
  258. (6 << R300_MS_Y1_SHIFT) |
  259. (6 << R300_MS_X2_SHIFT) |
  260. (6 << R300_MS_Y2_SHIFT) |
  261. (6 << R300_MSBD0_Y_SHIFT) |
  262. (6 << R300_MSBD0_X_SHIFT)));
  263. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  264. radeon_ring_write(rdev,
  265. ((6 << R300_MS_X3_SHIFT) |
  266. (6 << R300_MS_Y3_SHIFT) |
  267. (6 << R300_MS_X4_SHIFT) |
  268. (6 << R300_MS_Y4_SHIFT) |
  269. (6 << R300_MS_X5_SHIFT) |
  270. (6 << R300_MS_Y5_SHIFT) |
  271. (6 << R300_MSBD1_SHIFT)));
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  273. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  274. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  275. radeon_ring_write(rdev,
  276. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  277. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  278. radeon_ring_write(rdev,
  279. R300_GEOMETRY_ROUND_NEAREST |
  280. R300_COLOR_ROUND_NEAREST);
  281. radeon_ring_unlock_commit(rdev);
  282. }
  283. void r300_errata(struct radeon_device *rdev)
  284. {
  285. rdev->pll_errata = 0;
  286. if (rdev->family == CHIP_R300 &&
  287. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  288. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  289. }
  290. }
  291. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  292. {
  293. unsigned i;
  294. uint32_t tmp;
  295. for (i = 0; i < rdev->usec_timeout; i++) {
  296. /* read MC_STATUS */
  297. tmp = RREG32(RADEON_MC_STATUS);
  298. if (tmp & R300_MC_IDLE) {
  299. return 0;
  300. }
  301. DRM_UDELAY(1);
  302. }
  303. return -1;
  304. }
  305. void r300_gpu_init(struct radeon_device *rdev)
  306. {
  307. uint32_t gb_tile_config, tmp;
  308. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  309. (rdev->family == CHIP_R350 && rdev->pdev->device != 0x4148)) {
  310. /* r300,r350 */
  311. rdev->num_gb_pipes = 2;
  312. } else {
  313. /* rv350,rv370,rv380,r300 AD, r350 AH */
  314. rdev->num_gb_pipes = 1;
  315. }
  316. rdev->num_z_pipes = 1;
  317. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  318. switch (rdev->num_gb_pipes) {
  319. case 2:
  320. gb_tile_config |= R300_PIPE_COUNT_R300;
  321. break;
  322. case 3:
  323. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  324. break;
  325. case 4:
  326. gb_tile_config |= R300_PIPE_COUNT_R420;
  327. break;
  328. default:
  329. case 1:
  330. gb_tile_config |= R300_PIPE_COUNT_RV350;
  331. break;
  332. }
  333. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  334. if (r100_gui_wait_for_idle(rdev)) {
  335. printk(KERN_WARNING "Failed to wait GUI idle while "
  336. "programming pipes. Bad things might happen.\n");
  337. }
  338. tmp = RREG32(R300_DST_PIPE_CONFIG);
  339. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  340. WREG32(R300_RB2D_DSTCACHE_MODE,
  341. R300_DC_AUTOFLUSH_ENABLE |
  342. R300_DC_DC_DISABLE_IGNORE_PE);
  343. if (r100_gui_wait_for_idle(rdev)) {
  344. printk(KERN_WARNING "Failed to wait GUI idle while "
  345. "programming pipes. Bad things might happen.\n");
  346. }
  347. if (r300_mc_wait_for_idle(rdev)) {
  348. printk(KERN_WARNING "Failed to wait MC idle while "
  349. "programming pipes. Bad things might happen.\n");
  350. }
  351. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  352. rdev->num_gb_pipes, rdev->num_z_pipes);
  353. }
  354. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  355. {
  356. u32 rbbm_status;
  357. int r;
  358. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  359. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  360. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  361. return false;
  362. }
  363. /* force CP activities */
  364. r = radeon_ring_lock(rdev, 2);
  365. if (!r) {
  366. /* PACKET2 NOP */
  367. radeon_ring_write(rdev, 0x80000000);
  368. radeon_ring_write(rdev, 0x80000000);
  369. radeon_ring_unlock_commit(rdev);
  370. }
  371. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  372. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  373. }
  374. int r300_asic_reset(struct radeon_device *rdev)
  375. {
  376. struct r100_mc_save save;
  377. u32 status, tmp;
  378. r100_mc_stop(rdev, &save);
  379. status = RREG32(R_000E40_RBBM_STATUS);
  380. if (!G_000E40_GUI_ACTIVE(status)) {
  381. return 0;
  382. }
  383. status = RREG32(R_000E40_RBBM_STATUS);
  384. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  385. /* stop CP */
  386. WREG32(RADEON_CP_CSQ_CNTL, 0);
  387. tmp = RREG32(RADEON_CP_RB_CNTL);
  388. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  389. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  390. WREG32(RADEON_CP_RB_WPTR, 0);
  391. WREG32(RADEON_CP_RB_CNTL, tmp);
  392. /* save PCI state */
  393. pci_save_state(rdev->pdev);
  394. /* disable bus mastering */
  395. r100_bm_disable(rdev);
  396. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  397. S_0000F0_SOFT_RESET_GA(1));
  398. RREG32(R_0000F0_RBBM_SOFT_RESET);
  399. mdelay(500);
  400. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  401. mdelay(1);
  402. status = RREG32(R_000E40_RBBM_STATUS);
  403. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  404. /* resetting the CP seems to be problematic sometimes it end up
  405. * hard locking the computer, but it's necessary for successfull
  406. * reset more test & playing is needed on R3XX/R4XX to find a
  407. * reliable (if any solution)
  408. */
  409. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  410. RREG32(R_0000F0_RBBM_SOFT_RESET);
  411. mdelay(500);
  412. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  413. mdelay(1);
  414. status = RREG32(R_000E40_RBBM_STATUS);
  415. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  416. /* restore PCI & busmastering */
  417. pci_restore_state(rdev->pdev);
  418. r100_enable_bm(rdev);
  419. /* Check if GPU is idle */
  420. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  421. dev_err(rdev->dev, "failed to reset GPU\n");
  422. rdev->gpu_lockup = true;
  423. return -1;
  424. }
  425. r100_mc_resume(rdev, &save);
  426. dev_info(rdev->dev, "GPU reset succeed\n");
  427. return 0;
  428. }
  429. /*
  430. * r300,r350,rv350,rv380 VRAM info
  431. */
  432. void r300_mc_init(struct radeon_device *rdev)
  433. {
  434. u64 base;
  435. u32 tmp;
  436. /* DDR for all card after R300 & IGP */
  437. rdev->mc.vram_is_ddr = true;
  438. tmp = RREG32(RADEON_MEM_CNTL);
  439. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  440. switch (tmp) {
  441. case 0: rdev->mc.vram_width = 64; break;
  442. case 1: rdev->mc.vram_width = 128; break;
  443. case 2: rdev->mc.vram_width = 256; break;
  444. default: rdev->mc.vram_width = 128; break;
  445. }
  446. r100_vram_init_sizes(rdev);
  447. base = rdev->mc.aper_base;
  448. if (rdev->flags & RADEON_IS_IGP)
  449. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  450. radeon_vram_location(rdev, &rdev->mc, base);
  451. rdev->mc.gtt_base_align = 0;
  452. if (!(rdev->flags & RADEON_IS_AGP))
  453. radeon_gtt_location(rdev, &rdev->mc);
  454. radeon_update_bandwidth_info(rdev);
  455. }
  456. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  457. {
  458. uint32_t link_width_cntl, mask;
  459. if (rdev->flags & RADEON_IS_IGP)
  460. return;
  461. if (!(rdev->flags & RADEON_IS_PCIE))
  462. return;
  463. /* FIXME wait for idle */
  464. switch (lanes) {
  465. case 0:
  466. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  467. break;
  468. case 1:
  469. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  470. break;
  471. case 2:
  472. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  473. break;
  474. case 4:
  475. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  476. break;
  477. case 8:
  478. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  479. break;
  480. case 12:
  481. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  482. break;
  483. case 16:
  484. default:
  485. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  486. break;
  487. }
  488. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  489. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  490. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  491. return;
  492. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  493. RADEON_PCIE_LC_RECONFIG_NOW |
  494. RADEON_PCIE_LC_RECONFIG_LATER |
  495. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  496. link_width_cntl |= mask;
  497. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  498. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  499. RADEON_PCIE_LC_RECONFIG_NOW));
  500. /* wait for lane set to complete */
  501. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  502. while (link_width_cntl == 0xffffffff)
  503. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  504. }
  505. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  506. {
  507. u32 link_width_cntl;
  508. if (rdev->flags & RADEON_IS_IGP)
  509. return 0;
  510. if (!(rdev->flags & RADEON_IS_PCIE))
  511. return 0;
  512. /* FIXME wait for idle */
  513. if (rdev->family < CHIP_R600)
  514. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  515. else
  516. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  517. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  518. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  519. return 0;
  520. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  521. return 1;
  522. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  523. return 2;
  524. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  525. return 4;
  526. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  527. return 8;
  528. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  529. default:
  530. return 16;
  531. }
  532. }
  533. #if defined(CONFIG_DEBUG_FS)
  534. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  535. {
  536. struct drm_info_node *node = (struct drm_info_node *) m->private;
  537. struct drm_device *dev = node->minor->dev;
  538. struct radeon_device *rdev = dev->dev_private;
  539. uint32_t tmp;
  540. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  541. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  542. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  543. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  544. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  545. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  546. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  547. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  548. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  549. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  550. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  551. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  552. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  553. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  554. return 0;
  555. }
  556. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  557. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  558. };
  559. #endif
  560. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  561. {
  562. #if defined(CONFIG_DEBUG_FS)
  563. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  564. #else
  565. return 0;
  566. #endif
  567. }
  568. static int r300_packet0_check(struct radeon_cs_parser *p,
  569. struct radeon_cs_packet *pkt,
  570. unsigned idx, unsigned reg)
  571. {
  572. struct radeon_cs_reloc *reloc;
  573. struct r100_cs_track *track;
  574. volatile uint32_t *ib;
  575. uint32_t tmp, tile_flags = 0;
  576. unsigned i;
  577. int r;
  578. u32 idx_value;
  579. ib = p->ib->ptr;
  580. track = (struct r100_cs_track *)p->track;
  581. idx_value = radeon_get_ib_value(p, idx);
  582. switch(reg) {
  583. case AVIVO_D1MODE_VLINE_START_END:
  584. case RADEON_CRTC_GUI_TRIG_VLINE:
  585. r = r100_cs_packet_parse_vline(p);
  586. if (r) {
  587. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  588. idx, reg);
  589. r100_cs_dump_packet(p, pkt);
  590. return r;
  591. }
  592. break;
  593. case RADEON_DST_PITCH_OFFSET:
  594. case RADEON_SRC_PITCH_OFFSET:
  595. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  596. if (r)
  597. return r;
  598. break;
  599. case R300_RB3D_COLOROFFSET0:
  600. case R300_RB3D_COLOROFFSET1:
  601. case R300_RB3D_COLOROFFSET2:
  602. case R300_RB3D_COLOROFFSET3:
  603. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  604. r = r100_cs_packet_next_reloc(p, &reloc);
  605. if (r) {
  606. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  607. idx, reg);
  608. r100_cs_dump_packet(p, pkt);
  609. return r;
  610. }
  611. track->cb[i].robj = reloc->robj;
  612. track->cb[i].offset = idx_value;
  613. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  614. break;
  615. case R300_ZB_DEPTHOFFSET:
  616. r = r100_cs_packet_next_reloc(p, &reloc);
  617. if (r) {
  618. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  619. idx, reg);
  620. r100_cs_dump_packet(p, pkt);
  621. return r;
  622. }
  623. track->zb.robj = reloc->robj;
  624. track->zb.offset = idx_value;
  625. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  626. break;
  627. case R300_TX_OFFSET_0:
  628. case R300_TX_OFFSET_0+4:
  629. case R300_TX_OFFSET_0+8:
  630. case R300_TX_OFFSET_0+12:
  631. case R300_TX_OFFSET_0+16:
  632. case R300_TX_OFFSET_0+20:
  633. case R300_TX_OFFSET_0+24:
  634. case R300_TX_OFFSET_0+28:
  635. case R300_TX_OFFSET_0+32:
  636. case R300_TX_OFFSET_0+36:
  637. case R300_TX_OFFSET_0+40:
  638. case R300_TX_OFFSET_0+44:
  639. case R300_TX_OFFSET_0+48:
  640. case R300_TX_OFFSET_0+52:
  641. case R300_TX_OFFSET_0+56:
  642. case R300_TX_OFFSET_0+60:
  643. i = (reg - R300_TX_OFFSET_0) >> 2;
  644. r = r100_cs_packet_next_reloc(p, &reloc);
  645. if (r) {
  646. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  647. idx, reg);
  648. r100_cs_dump_packet(p, pkt);
  649. return r;
  650. }
  651. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  652. tile_flags |= R300_TXO_MACRO_TILE;
  653. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  654. tile_flags |= R300_TXO_MICRO_TILE;
  655. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  656. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  657. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  658. tmp |= tile_flags;
  659. ib[idx] = tmp;
  660. track->textures[i].robj = reloc->robj;
  661. break;
  662. /* Tracked registers */
  663. case 0x2084:
  664. /* VAP_VF_CNTL */
  665. track->vap_vf_cntl = idx_value;
  666. break;
  667. case 0x20B4:
  668. /* VAP_VTX_SIZE */
  669. track->vtx_size = idx_value & 0x7F;
  670. break;
  671. case 0x2134:
  672. /* VAP_VF_MAX_VTX_INDX */
  673. track->max_indx = idx_value & 0x00FFFFFFUL;
  674. break;
  675. case 0x2088:
  676. /* VAP_ALT_NUM_VERTICES - only valid on r500 */
  677. if (p->rdev->family < CHIP_RV515)
  678. goto fail;
  679. track->vap_alt_nverts = idx_value & 0xFFFFFF;
  680. break;
  681. case 0x43E4:
  682. /* SC_SCISSOR1 */
  683. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  684. if (p->rdev->family < CHIP_RV515) {
  685. track->maxy -= 1440;
  686. }
  687. break;
  688. case 0x4E00:
  689. /* RB3D_CCTL */
  690. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  691. break;
  692. case 0x4E38:
  693. case 0x4E3C:
  694. case 0x4E40:
  695. case 0x4E44:
  696. /* RB3D_COLORPITCH0 */
  697. /* RB3D_COLORPITCH1 */
  698. /* RB3D_COLORPITCH2 */
  699. /* RB3D_COLORPITCH3 */
  700. r = r100_cs_packet_next_reloc(p, &reloc);
  701. if (r) {
  702. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  703. idx, reg);
  704. r100_cs_dump_packet(p, pkt);
  705. return r;
  706. }
  707. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  708. tile_flags |= R300_COLOR_TILE_ENABLE;
  709. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  710. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  711. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  712. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  713. tmp = idx_value & ~(0x7 << 16);
  714. tmp |= tile_flags;
  715. ib[idx] = tmp;
  716. i = (reg - 0x4E38) >> 2;
  717. track->cb[i].pitch = idx_value & 0x3FFE;
  718. switch (((idx_value >> 21) & 0xF)) {
  719. case 9:
  720. case 11:
  721. case 12:
  722. track->cb[i].cpp = 1;
  723. break;
  724. case 3:
  725. case 4:
  726. case 13:
  727. case 15:
  728. track->cb[i].cpp = 2;
  729. break;
  730. case 6:
  731. track->cb[i].cpp = 4;
  732. break;
  733. case 10:
  734. track->cb[i].cpp = 8;
  735. break;
  736. case 7:
  737. track->cb[i].cpp = 16;
  738. break;
  739. default:
  740. DRM_ERROR("Invalid color buffer format (%d) !\n",
  741. ((idx_value >> 21) & 0xF));
  742. return -EINVAL;
  743. }
  744. break;
  745. case 0x4F00:
  746. /* ZB_CNTL */
  747. if (idx_value & 2) {
  748. track->z_enabled = true;
  749. } else {
  750. track->z_enabled = false;
  751. }
  752. break;
  753. case 0x4F10:
  754. /* ZB_FORMAT */
  755. switch ((idx_value & 0xF)) {
  756. case 0:
  757. case 1:
  758. track->zb.cpp = 2;
  759. break;
  760. case 2:
  761. track->zb.cpp = 4;
  762. break;
  763. default:
  764. DRM_ERROR("Invalid z buffer format (%d) !\n",
  765. (idx_value & 0xF));
  766. return -EINVAL;
  767. }
  768. break;
  769. case 0x4F24:
  770. /* ZB_DEPTHPITCH */
  771. r = r100_cs_packet_next_reloc(p, &reloc);
  772. if (r) {
  773. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  774. idx, reg);
  775. r100_cs_dump_packet(p, pkt);
  776. return r;
  777. }
  778. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  779. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  780. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  781. tile_flags |= R300_DEPTHMICROTILE_TILED;
  782. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  783. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  784. tmp = idx_value & ~(0x7 << 16);
  785. tmp |= tile_flags;
  786. ib[idx] = tmp;
  787. track->zb.pitch = idx_value & 0x3FFC;
  788. break;
  789. case 0x4104:
  790. for (i = 0; i < 16; i++) {
  791. bool enabled;
  792. enabled = !!(idx_value & (1 << i));
  793. track->textures[i].enabled = enabled;
  794. }
  795. break;
  796. case 0x44C0:
  797. case 0x44C4:
  798. case 0x44C8:
  799. case 0x44CC:
  800. case 0x44D0:
  801. case 0x44D4:
  802. case 0x44D8:
  803. case 0x44DC:
  804. case 0x44E0:
  805. case 0x44E4:
  806. case 0x44E8:
  807. case 0x44EC:
  808. case 0x44F0:
  809. case 0x44F4:
  810. case 0x44F8:
  811. case 0x44FC:
  812. /* TX_FORMAT1_[0-15] */
  813. i = (reg - 0x44C0) >> 2;
  814. tmp = (idx_value >> 25) & 0x3;
  815. track->textures[i].tex_coord_type = tmp;
  816. switch ((idx_value & 0x1F)) {
  817. case R300_TX_FORMAT_X8:
  818. case R300_TX_FORMAT_Y4X4:
  819. case R300_TX_FORMAT_Z3Y3X2:
  820. track->textures[i].cpp = 1;
  821. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  822. break;
  823. case R300_TX_FORMAT_X16:
  824. case R300_TX_FORMAT_Y8X8:
  825. case R300_TX_FORMAT_Z5Y6X5:
  826. case R300_TX_FORMAT_Z6Y5X5:
  827. case R300_TX_FORMAT_W4Z4Y4X4:
  828. case R300_TX_FORMAT_W1Z5Y5X5:
  829. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  830. case R300_TX_FORMAT_B8G8_B8G8:
  831. case R300_TX_FORMAT_G8R8_G8B8:
  832. track->textures[i].cpp = 2;
  833. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  834. break;
  835. case R300_TX_FORMAT_Y16X16:
  836. case R300_TX_FORMAT_Z11Y11X10:
  837. case R300_TX_FORMAT_Z10Y11X11:
  838. case R300_TX_FORMAT_W8Z8Y8X8:
  839. case R300_TX_FORMAT_W2Z10Y10X10:
  840. case 0x17:
  841. case R300_TX_FORMAT_FL_I32:
  842. case 0x1e:
  843. track->textures[i].cpp = 4;
  844. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  845. break;
  846. case R300_TX_FORMAT_W16Z16Y16X16:
  847. case R300_TX_FORMAT_FL_R16G16B16A16:
  848. case R300_TX_FORMAT_FL_I32A32:
  849. track->textures[i].cpp = 8;
  850. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  851. break;
  852. case R300_TX_FORMAT_FL_R32G32B32A32:
  853. track->textures[i].cpp = 16;
  854. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  855. break;
  856. case R300_TX_FORMAT_DXT1:
  857. track->textures[i].cpp = 1;
  858. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  859. break;
  860. case R300_TX_FORMAT_ATI2N:
  861. if (p->rdev->family < CHIP_R420) {
  862. DRM_ERROR("Invalid texture format %u\n",
  863. (idx_value & 0x1F));
  864. return -EINVAL;
  865. }
  866. /* The same rules apply as for DXT3/5. */
  867. /* Pass through. */
  868. case R300_TX_FORMAT_DXT3:
  869. case R300_TX_FORMAT_DXT5:
  870. track->textures[i].cpp = 1;
  871. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  872. break;
  873. default:
  874. DRM_ERROR("Invalid texture format %u\n",
  875. (idx_value & 0x1F));
  876. return -EINVAL;
  877. break;
  878. }
  879. break;
  880. case 0x4400:
  881. case 0x4404:
  882. case 0x4408:
  883. case 0x440C:
  884. case 0x4410:
  885. case 0x4414:
  886. case 0x4418:
  887. case 0x441C:
  888. case 0x4420:
  889. case 0x4424:
  890. case 0x4428:
  891. case 0x442C:
  892. case 0x4430:
  893. case 0x4434:
  894. case 0x4438:
  895. case 0x443C:
  896. /* TX_FILTER0_[0-15] */
  897. i = (reg - 0x4400) >> 2;
  898. tmp = idx_value & 0x7;
  899. if (tmp == 2 || tmp == 4 || tmp == 6) {
  900. track->textures[i].roundup_w = false;
  901. }
  902. tmp = (idx_value >> 3) & 0x7;
  903. if (tmp == 2 || tmp == 4 || tmp == 6) {
  904. track->textures[i].roundup_h = false;
  905. }
  906. break;
  907. case 0x4500:
  908. case 0x4504:
  909. case 0x4508:
  910. case 0x450C:
  911. case 0x4510:
  912. case 0x4514:
  913. case 0x4518:
  914. case 0x451C:
  915. case 0x4520:
  916. case 0x4524:
  917. case 0x4528:
  918. case 0x452C:
  919. case 0x4530:
  920. case 0x4534:
  921. case 0x4538:
  922. case 0x453C:
  923. /* TX_FORMAT2_[0-15] */
  924. i = (reg - 0x4500) >> 2;
  925. tmp = idx_value & 0x3FFF;
  926. track->textures[i].pitch = tmp + 1;
  927. if (p->rdev->family >= CHIP_RV515) {
  928. tmp = ((idx_value >> 15) & 1) << 11;
  929. track->textures[i].width_11 = tmp;
  930. tmp = ((idx_value >> 16) & 1) << 11;
  931. track->textures[i].height_11 = tmp;
  932. /* ATI1N */
  933. if (idx_value & (1 << 14)) {
  934. /* The same rules apply as for DXT1. */
  935. track->textures[i].compress_format =
  936. R100_TRACK_COMP_DXT1;
  937. }
  938. } else if (idx_value & (1 << 14)) {
  939. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  940. return -EINVAL;
  941. }
  942. break;
  943. case 0x4480:
  944. case 0x4484:
  945. case 0x4488:
  946. case 0x448C:
  947. case 0x4490:
  948. case 0x4494:
  949. case 0x4498:
  950. case 0x449C:
  951. case 0x44A0:
  952. case 0x44A4:
  953. case 0x44A8:
  954. case 0x44AC:
  955. case 0x44B0:
  956. case 0x44B4:
  957. case 0x44B8:
  958. case 0x44BC:
  959. /* TX_FORMAT0_[0-15] */
  960. i = (reg - 0x4480) >> 2;
  961. tmp = idx_value & 0x7FF;
  962. track->textures[i].width = tmp + 1;
  963. tmp = (idx_value >> 11) & 0x7FF;
  964. track->textures[i].height = tmp + 1;
  965. tmp = (idx_value >> 26) & 0xF;
  966. track->textures[i].num_levels = tmp;
  967. tmp = idx_value & (1 << 31);
  968. track->textures[i].use_pitch = !!tmp;
  969. tmp = (idx_value >> 22) & 0xF;
  970. track->textures[i].txdepth = tmp;
  971. break;
  972. case R300_ZB_ZPASS_ADDR:
  973. r = r100_cs_packet_next_reloc(p, &reloc);
  974. if (r) {
  975. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  976. idx, reg);
  977. r100_cs_dump_packet(p, pkt);
  978. return r;
  979. }
  980. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  981. break;
  982. case 0x4e0c:
  983. /* RB3D_COLOR_CHANNEL_MASK */
  984. track->color_channel_mask = idx_value;
  985. break;
  986. case 0x43a4:
  987. /* SC_HYPERZ_EN */
  988. /* r300c emits this register - we need to disable hyperz for it
  989. * without complaining */
  990. if (p->rdev->hyperz_filp != p->filp) {
  991. if (idx_value & 0x1)
  992. ib[idx] = idx_value & ~1;
  993. }
  994. break;
  995. case 0x4f1c:
  996. /* ZB_BW_CNTL */
  997. track->zb_cb_clear = !!(idx_value & (1 << 5));
  998. if (p->rdev->hyperz_filp != p->filp) {
  999. if (idx_value & (R300_HIZ_ENABLE |
  1000. R300_RD_COMP_ENABLE |
  1001. R300_WR_COMP_ENABLE |
  1002. R300_FAST_FILL_ENABLE))
  1003. goto fail;
  1004. }
  1005. break;
  1006. case 0x4e04:
  1007. /* RB3D_BLENDCNTL */
  1008. track->blend_read_enable = !!(idx_value & (1 << 2));
  1009. break;
  1010. case 0x4f28: /* ZB_DEPTHCLEARVALUE */
  1011. break;
  1012. case 0x4f30: /* ZB_MASK_OFFSET */
  1013. case 0x4f34: /* ZB_ZMASK_PITCH */
  1014. case 0x4f44: /* ZB_HIZ_OFFSET */
  1015. case 0x4f54: /* ZB_HIZ_PITCH */
  1016. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1017. goto fail;
  1018. break;
  1019. case 0x4028:
  1020. if (idx_value && (p->rdev->hyperz_filp != p->filp))
  1021. goto fail;
  1022. /* GB_Z_PEQ_CONFIG */
  1023. if (p->rdev->family >= CHIP_RV350)
  1024. break;
  1025. goto fail;
  1026. break;
  1027. case 0x4be8:
  1028. /* valid register only on RV530 */
  1029. if (p->rdev->family == CHIP_RV530)
  1030. break;
  1031. /* fallthrough do not move */
  1032. default:
  1033. goto fail;
  1034. }
  1035. return 0;
  1036. fail:
  1037. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d (val=%08x)\n",
  1038. reg, idx, idx_value);
  1039. return -EINVAL;
  1040. }
  1041. static int r300_packet3_check(struct radeon_cs_parser *p,
  1042. struct radeon_cs_packet *pkt)
  1043. {
  1044. struct radeon_cs_reloc *reloc;
  1045. struct r100_cs_track *track;
  1046. volatile uint32_t *ib;
  1047. unsigned idx;
  1048. int r;
  1049. ib = p->ib->ptr;
  1050. idx = pkt->idx + 1;
  1051. track = (struct r100_cs_track *)p->track;
  1052. switch(pkt->opcode) {
  1053. case PACKET3_3D_LOAD_VBPNTR:
  1054. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1055. if (r)
  1056. return r;
  1057. break;
  1058. case PACKET3_INDX_BUFFER:
  1059. r = r100_cs_packet_next_reloc(p, &reloc);
  1060. if (r) {
  1061. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1062. r100_cs_dump_packet(p, pkt);
  1063. return r;
  1064. }
  1065. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1066. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1067. if (r) {
  1068. return r;
  1069. }
  1070. break;
  1071. /* Draw packet */
  1072. case PACKET3_3D_DRAW_IMMD:
  1073. /* Number of dwords is vtx_size * (num_vertices - 1)
  1074. * PRIM_WALK must be equal to 3 vertex data in embedded
  1075. * in cmd stream */
  1076. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1077. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1078. return -EINVAL;
  1079. }
  1080. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1081. track->immd_dwords = pkt->count - 1;
  1082. r = r100_cs_track_check(p->rdev, track);
  1083. if (r) {
  1084. return r;
  1085. }
  1086. break;
  1087. case PACKET3_3D_DRAW_IMMD_2:
  1088. /* Number of dwords is vtx_size * (num_vertices - 1)
  1089. * PRIM_WALK must be equal to 3 vertex data in embedded
  1090. * in cmd stream */
  1091. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1092. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1093. return -EINVAL;
  1094. }
  1095. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1096. track->immd_dwords = pkt->count;
  1097. r = r100_cs_track_check(p->rdev, track);
  1098. if (r) {
  1099. return r;
  1100. }
  1101. break;
  1102. case PACKET3_3D_DRAW_VBUF:
  1103. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1104. r = r100_cs_track_check(p->rdev, track);
  1105. if (r) {
  1106. return r;
  1107. }
  1108. break;
  1109. case PACKET3_3D_DRAW_VBUF_2:
  1110. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1111. r = r100_cs_track_check(p->rdev, track);
  1112. if (r) {
  1113. return r;
  1114. }
  1115. break;
  1116. case PACKET3_3D_DRAW_INDX:
  1117. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1118. r = r100_cs_track_check(p->rdev, track);
  1119. if (r) {
  1120. return r;
  1121. }
  1122. break;
  1123. case PACKET3_3D_DRAW_INDX_2:
  1124. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1125. r = r100_cs_track_check(p->rdev, track);
  1126. if (r) {
  1127. return r;
  1128. }
  1129. break;
  1130. case PACKET3_3D_CLEAR_HIZ:
  1131. case PACKET3_3D_CLEAR_ZMASK:
  1132. if (p->rdev->hyperz_filp != p->filp)
  1133. return -EINVAL;
  1134. break;
  1135. case PACKET3_NOP:
  1136. break;
  1137. default:
  1138. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1139. return -EINVAL;
  1140. }
  1141. return 0;
  1142. }
  1143. int r300_cs_parse(struct radeon_cs_parser *p)
  1144. {
  1145. struct radeon_cs_packet pkt;
  1146. struct r100_cs_track *track;
  1147. int r;
  1148. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1149. if (track == NULL)
  1150. return -ENOMEM;
  1151. r100_cs_track_clear(p->rdev, track);
  1152. p->track = track;
  1153. do {
  1154. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1155. if (r) {
  1156. return r;
  1157. }
  1158. p->idx += pkt.count + 2;
  1159. switch (pkt.type) {
  1160. case PACKET_TYPE0:
  1161. r = r100_cs_parse_packet0(p, &pkt,
  1162. p->rdev->config.r300.reg_safe_bm,
  1163. p->rdev->config.r300.reg_safe_bm_size,
  1164. &r300_packet0_check);
  1165. break;
  1166. case PACKET_TYPE2:
  1167. break;
  1168. case PACKET_TYPE3:
  1169. r = r300_packet3_check(p, &pkt);
  1170. break;
  1171. default:
  1172. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1173. return -EINVAL;
  1174. }
  1175. if (r) {
  1176. return r;
  1177. }
  1178. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1179. return 0;
  1180. }
  1181. void r300_set_reg_safe(struct radeon_device *rdev)
  1182. {
  1183. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1184. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1185. }
  1186. void r300_mc_program(struct radeon_device *rdev)
  1187. {
  1188. struct r100_mc_save save;
  1189. int r;
  1190. r = r100_debugfs_mc_info_init(rdev);
  1191. if (r) {
  1192. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1193. }
  1194. /* Stops all mc clients */
  1195. r100_mc_stop(rdev, &save);
  1196. if (rdev->flags & RADEON_IS_AGP) {
  1197. WREG32(R_00014C_MC_AGP_LOCATION,
  1198. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1199. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1200. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1201. WREG32(R_00015C_AGP_BASE_2,
  1202. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1203. } else {
  1204. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1205. WREG32(R_000170_AGP_BASE, 0);
  1206. WREG32(R_00015C_AGP_BASE_2, 0);
  1207. }
  1208. /* Wait for mc idle */
  1209. if (r300_mc_wait_for_idle(rdev))
  1210. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1211. /* Program MC, should be a 32bits limited address space */
  1212. WREG32(R_000148_MC_FB_LOCATION,
  1213. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1214. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1215. r100_mc_resume(rdev, &save);
  1216. }
  1217. void r300_clock_startup(struct radeon_device *rdev)
  1218. {
  1219. u32 tmp;
  1220. if (radeon_dynclks != -1 && radeon_dynclks)
  1221. radeon_legacy_set_clock_gating(rdev, 1);
  1222. /* We need to force on some of the block */
  1223. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1224. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1225. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1226. tmp |= S_00000D_FORCE_VAP(1);
  1227. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1228. }
  1229. static int r300_startup(struct radeon_device *rdev)
  1230. {
  1231. int r;
  1232. /* set common regs */
  1233. r100_set_common_regs(rdev);
  1234. /* program mc */
  1235. r300_mc_program(rdev);
  1236. /* Resume clock */
  1237. r300_clock_startup(rdev);
  1238. /* Initialize GPU configuration (# pipes, ...) */
  1239. r300_gpu_init(rdev);
  1240. /* Initialize GART (initialize after TTM so we can allocate
  1241. * memory through TTM but finalize after TTM) */
  1242. if (rdev->flags & RADEON_IS_PCIE) {
  1243. r = rv370_pcie_gart_enable(rdev);
  1244. if (r)
  1245. return r;
  1246. }
  1247. if (rdev->family == CHIP_R300 ||
  1248. rdev->family == CHIP_R350 ||
  1249. rdev->family == CHIP_RV350)
  1250. r100_enable_bm(rdev);
  1251. if (rdev->flags & RADEON_IS_PCI) {
  1252. r = r100_pci_gart_enable(rdev);
  1253. if (r)
  1254. return r;
  1255. }
  1256. /* allocate wb buffer */
  1257. r = radeon_wb_init(rdev);
  1258. if (r)
  1259. return r;
  1260. /* Enable IRQ */
  1261. r100_irq_set(rdev);
  1262. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1263. /* 1M ring buffer */
  1264. r = r100_cp_init(rdev, 1024 * 1024);
  1265. if (r) {
  1266. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1267. return r;
  1268. }
  1269. r = r100_ib_init(rdev);
  1270. if (r) {
  1271. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1272. return r;
  1273. }
  1274. return 0;
  1275. }
  1276. int r300_resume(struct radeon_device *rdev)
  1277. {
  1278. /* Make sur GART are not working */
  1279. if (rdev->flags & RADEON_IS_PCIE)
  1280. rv370_pcie_gart_disable(rdev);
  1281. if (rdev->flags & RADEON_IS_PCI)
  1282. r100_pci_gart_disable(rdev);
  1283. /* Resume clock before doing reset */
  1284. r300_clock_startup(rdev);
  1285. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1286. if (radeon_asic_reset(rdev)) {
  1287. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1288. RREG32(R_000E40_RBBM_STATUS),
  1289. RREG32(R_0007C0_CP_STAT));
  1290. }
  1291. /* post */
  1292. radeon_combios_asic_init(rdev->ddev);
  1293. /* Resume clock after posting */
  1294. r300_clock_startup(rdev);
  1295. /* Initialize surface registers */
  1296. radeon_surface_init(rdev);
  1297. return r300_startup(rdev);
  1298. }
  1299. int r300_suspend(struct radeon_device *rdev)
  1300. {
  1301. r100_cp_disable(rdev);
  1302. radeon_wb_disable(rdev);
  1303. r100_irq_disable(rdev);
  1304. if (rdev->flags & RADEON_IS_PCIE)
  1305. rv370_pcie_gart_disable(rdev);
  1306. if (rdev->flags & RADEON_IS_PCI)
  1307. r100_pci_gart_disable(rdev);
  1308. return 0;
  1309. }
  1310. void r300_fini(struct radeon_device *rdev)
  1311. {
  1312. r100_cp_fini(rdev);
  1313. radeon_wb_fini(rdev);
  1314. r100_ib_fini(rdev);
  1315. radeon_gem_fini(rdev);
  1316. if (rdev->flags & RADEON_IS_PCIE)
  1317. rv370_pcie_gart_fini(rdev);
  1318. if (rdev->flags & RADEON_IS_PCI)
  1319. r100_pci_gart_fini(rdev);
  1320. radeon_agp_fini(rdev);
  1321. radeon_irq_kms_fini(rdev);
  1322. radeon_fence_driver_fini(rdev);
  1323. radeon_bo_fini(rdev);
  1324. radeon_atombios_fini(rdev);
  1325. kfree(rdev->bios);
  1326. rdev->bios = NULL;
  1327. }
  1328. int r300_init(struct radeon_device *rdev)
  1329. {
  1330. int r;
  1331. /* Disable VGA */
  1332. r100_vga_render_disable(rdev);
  1333. /* Initialize scratch registers */
  1334. radeon_scratch_init(rdev);
  1335. /* Initialize surface registers */
  1336. radeon_surface_init(rdev);
  1337. /* TODO: disable VGA need to use VGA request */
  1338. /* restore some register to sane defaults */
  1339. r100_restore_sanity(rdev);
  1340. /* BIOS*/
  1341. if (!radeon_get_bios(rdev)) {
  1342. if (ASIC_IS_AVIVO(rdev))
  1343. return -EINVAL;
  1344. }
  1345. if (rdev->is_atom_bios) {
  1346. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1347. return -EINVAL;
  1348. } else {
  1349. r = radeon_combios_init(rdev);
  1350. if (r)
  1351. return r;
  1352. }
  1353. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1354. if (radeon_asic_reset(rdev)) {
  1355. dev_warn(rdev->dev,
  1356. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1357. RREG32(R_000E40_RBBM_STATUS),
  1358. RREG32(R_0007C0_CP_STAT));
  1359. }
  1360. /* check if cards are posted or not */
  1361. if (radeon_boot_test_post_card(rdev) == false)
  1362. return -EINVAL;
  1363. /* Set asic errata */
  1364. r300_errata(rdev);
  1365. /* Initialize clocks */
  1366. radeon_get_clock_info(rdev->ddev);
  1367. /* initialize AGP */
  1368. if (rdev->flags & RADEON_IS_AGP) {
  1369. r = radeon_agp_init(rdev);
  1370. if (r) {
  1371. radeon_agp_disable(rdev);
  1372. }
  1373. }
  1374. /* initialize memory controller */
  1375. r300_mc_init(rdev);
  1376. /* Fence driver */
  1377. r = radeon_fence_driver_init(rdev);
  1378. if (r)
  1379. return r;
  1380. r = radeon_irq_kms_init(rdev);
  1381. if (r)
  1382. return r;
  1383. /* Memory manager */
  1384. r = radeon_bo_init(rdev);
  1385. if (r)
  1386. return r;
  1387. if (rdev->flags & RADEON_IS_PCIE) {
  1388. r = rv370_pcie_gart_init(rdev);
  1389. if (r)
  1390. return r;
  1391. }
  1392. if (rdev->flags & RADEON_IS_PCI) {
  1393. r = r100_pci_gart_init(rdev);
  1394. if (r)
  1395. return r;
  1396. }
  1397. r300_set_reg_safe(rdev);
  1398. rdev->accel_working = true;
  1399. r = r300_startup(rdev);
  1400. if (r) {
  1401. /* Somethings want wront with the accel init stop accel */
  1402. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1403. r100_cp_fini(rdev);
  1404. radeon_wb_fini(rdev);
  1405. r100_ib_fini(rdev);
  1406. radeon_irq_kms_fini(rdev);
  1407. if (rdev->flags & RADEON_IS_PCIE)
  1408. rv370_pcie_gart_fini(rdev);
  1409. if (rdev->flags & RADEON_IS_PCI)
  1410. r100_pci_gart_fini(rdev);
  1411. radeon_agp_fini(rdev);
  1412. rdev->accel_working = false;
  1413. }
  1414. return 0;
  1415. }