evergreen.c 93 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  41. {
  42. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  43. u32 tmp;
  44. /* make sure flip is at vb rather than hb */
  45. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  46. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  47. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  48. /* set pageflip to happen anywhere in vblank interval */
  49. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  50. /* enable the pflip int */
  51. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  52. }
  53. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  54. {
  55. /* disable the pflip int */
  56. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  57. }
  58. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  59. {
  60. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  61. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  62. /* Lock the graphics update lock */
  63. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  64. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  65. /* update the scanout addresses */
  66. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  67. upper_32_bits(crtc_base));
  68. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  69. (u32)crtc_base);
  70. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  71. upper_32_bits(crtc_base));
  72. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  73. (u32)crtc_base);
  74. /* Wait for update_pending to go high. */
  75. while (!(RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING));
  76. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  77. /* Unlock the lock, so double-buffering can take place inside vblank */
  78. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  79. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  80. /* Return current update_pending status: */
  81. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  82. }
  83. /* get temperature in millidegrees */
  84. u32 evergreen_get_temp(struct radeon_device *rdev)
  85. {
  86. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  87. ASIC_T_SHIFT;
  88. u32 actual_temp = 0;
  89. if ((temp >> 10) & 1)
  90. actual_temp = 0;
  91. else if ((temp >> 9) & 1)
  92. actual_temp = 255;
  93. else
  94. actual_temp = (temp >> 1) & 0xff;
  95. return actual_temp * 1000;
  96. }
  97. u32 sumo_get_temp(struct radeon_device *rdev)
  98. {
  99. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  100. u32 actual_temp = (temp >> 1) & 0xff;
  101. return actual_temp * 1000;
  102. }
  103. void evergreen_pm_misc(struct radeon_device *rdev)
  104. {
  105. int req_ps_idx = rdev->pm.requested_power_state_index;
  106. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  107. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  108. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  109. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  110. if (voltage->voltage != rdev->pm.current_vddc) {
  111. radeon_atom_set_voltage(rdev, voltage->voltage);
  112. rdev->pm.current_vddc = voltage->voltage;
  113. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  114. }
  115. }
  116. }
  117. void evergreen_pm_prepare(struct radeon_device *rdev)
  118. {
  119. struct drm_device *ddev = rdev->ddev;
  120. struct drm_crtc *crtc;
  121. struct radeon_crtc *radeon_crtc;
  122. u32 tmp;
  123. /* disable any active CRTCs */
  124. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  125. radeon_crtc = to_radeon_crtc(crtc);
  126. if (radeon_crtc->enabled) {
  127. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  128. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  129. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  130. }
  131. }
  132. }
  133. void evergreen_pm_finish(struct radeon_device *rdev)
  134. {
  135. struct drm_device *ddev = rdev->ddev;
  136. struct drm_crtc *crtc;
  137. struct radeon_crtc *radeon_crtc;
  138. u32 tmp;
  139. /* enable any active CRTCs */
  140. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  141. radeon_crtc = to_radeon_crtc(crtc);
  142. if (radeon_crtc->enabled) {
  143. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  144. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  145. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  146. }
  147. }
  148. }
  149. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  150. {
  151. bool connected = false;
  152. switch (hpd) {
  153. case RADEON_HPD_1:
  154. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  155. connected = true;
  156. break;
  157. case RADEON_HPD_2:
  158. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  159. connected = true;
  160. break;
  161. case RADEON_HPD_3:
  162. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  163. connected = true;
  164. break;
  165. case RADEON_HPD_4:
  166. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  167. connected = true;
  168. break;
  169. case RADEON_HPD_5:
  170. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  171. connected = true;
  172. break;
  173. case RADEON_HPD_6:
  174. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  175. connected = true;
  176. break;
  177. default:
  178. break;
  179. }
  180. return connected;
  181. }
  182. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  183. enum radeon_hpd_id hpd)
  184. {
  185. u32 tmp;
  186. bool connected = evergreen_hpd_sense(rdev, hpd);
  187. switch (hpd) {
  188. case RADEON_HPD_1:
  189. tmp = RREG32(DC_HPD1_INT_CONTROL);
  190. if (connected)
  191. tmp &= ~DC_HPDx_INT_POLARITY;
  192. else
  193. tmp |= DC_HPDx_INT_POLARITY;
  194. WREG32(DC_HPD1_INT_CONTROL, tmp);
  195. break;
  196. case RADEON_HPD_2:
  197. tmp = RREG32(DC_HPD2_INT_CONTROL);
  198. if (connected)
  199. tmp &= ~DC_HPDx_INT_POLARITY;
  200. else
  201. tmp |= DC_HPDx_INT_POLARITY;
  202. WREG32(DC_HPD2_INT_CONTROL, tmp);
  203. break;
  204. case RADEON_HPD_3:
  205. tmp = RREG32(DC_HPD3_INT_CONTROL);
  206. if (connected)
  207. tmp &= ~DC_HPDx_INT_POLARITY;
  208. else
  209. tmp |= DC_HPDx_INT_POLARITY;
  210. WREG32(DC_HPD3_INT_CONTROL, tmp);
  211. break;
  212. case RADEON_HPD_4:
  213. tmp = RREG32(DC_HPD4_INT_CONTROL);
  214. if (connected)
  215. tmp &= ~DC_HPDx_INT_POLARITY;
  216. else
  217. tmp |= DC_HPDx_INT_POLARITY;
  218. WREG32(DC_HPD4_INT_CONTROL, tmp);
  219. break;
  220. case RADEON_HPD_5:
  221. tmp = RREG32(DC_HPD5_INT_CONTROL);
  222. if (connected)
  223. tmp &= ~DC_HPDx_INT_POLARITY;
  224. else
  225. tmp |= DC_HPDx_INT_POLARITY;
  226. WREG32(DC_HPD5_INT_CONTROL, tmp);
  227. break;
  228. case RADEON_HPD_6:
  229. tmp = RREG32(DC_HPD6_INT_CONTROL);
  230. if (connected)
  231. tmp &= ~DC_HPDx_INT_POLARITY;
  232. else
  233. tmp |= DC_HPDx_INT_POLARITY;
  234. WREG32(DC_HPD6_INT_CONTROL, tmp);
  235. break;
  236. default:
  237. break;
  238. }
  239. }
  240. void evergreen_hpd_init(struct radeon_device *rdev)
  241. {
  242. struct drm_device *dev = rdev->ddev;
  243. struct drm_connector *connector;
  244. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  245. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  246. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  247. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  248. switch (radeon_connector->hpd.hpd) {
  249. case RADEON_HPD_1:
  250. WREG32(DC_HPD1_CONTROL, tmp);
  251. rdev->irq.hpd[0] = true;
  252. break;
  253. case RADEON_HPD_2:
  254. WREG32(DC_HPD2_CONTROL, tmp);
  255. rdev->irq.hpd[1] = true;
  256. break;
  257. case RADEON_HPD_3:
  258. WREG32(DC_HPD3_CONTROL, tmp);
  259. rdev->irq.hpd[2] = true;
  260. break;
  261. case RADEON_HPD_4:
  262. WREG32(DC_HPD4_CONTROL, tmp);
  263. rdev->irq.hpd[3] = true;
  264. break;
  265. case RADEON_HPD_5:
  266. WREG32(DC_HPD5_CONTROL, tmp);
  267. rdev->irq.hpd[4] = true;
  268. break;
  269. case RADEON_HPD_6:
  270. WREG32(DC_HPD6_CONTROL, tmp);
  271. rdev->irq.hpd[5] = true;
  272. break;
  273. default:
  274. break;
  275. }
  276. }
  277. if (rdev->irq.installed)
  278. evergreen_irq_set(rdev);
  279. }
  280. void evergreen_hpd_fini(struct radeon_device *rdev)
  281. {
  282. struct drm_device *dev = rdev->ddev;
  283. struct drm_connector *connector;
  284. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  285. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  286. switch (radeon_connector->hpd.hpd) {
  287. case RADEON_HPD_1:
  288. WREG32(DC_HPD1_CONTROL, 0);
  289. rdev->irq.hpd[0] = false;
  290. break;
  291. case RADEON_HPD_2:
  292. WREG32(DC_HPD2_CONTROL, 0);
  293. rdev->irq.hpd[1] = false;
  294. break;
  295. case RADEON_HPD_3:
  296. WREG32(DC_HPD3_CONTROL, 0);
  297. rdev->irq.hpd[2] = false;
  298. break;
  299. case RADEON_HPD_4:
  300. WREG32(DC_HPD4_CONTROL, 0);
  301. rdev->irq.hpd[3] = false;
  302. break;
  303. case RADEON_HPD_5:
  304. WREG32(DC_HPD5_CONTROL, 0);
  305. rdev->irq.hpd[4] = false;
  306. break;
  307. case RADEON_HPD_6:
  308. WREG32(DC_HPD6_CONTROL, 0);
  309. rdev->irq.hpd[5] = false;
  310. break;
  311. default:
  312. break;
  313. }
  314. }
  315. }
  316. /* watermark setup */
  317. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  318. struct radeon_crtc *radeon_crtc,
  319. struct drm_display_mode *mode,
  320. struct drm_display_mode *other_mode)
  321. {
  322. u32 tmp = 0;
  323. /*
  324. * Line Buffer Setup
  325. * There are 3 line buffers, each one shared by 2 display controllers.
  326. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  327. * the display controllers. The paritioning is done via one of four
  328. * preset allocations specified in bits 2:0:
  329. * first display controller
  330. * 0 - first half of lb (3840 * 2)
  331. * 1 - first 3/4 of lb (5760 * 2)
  332. * 2 - whole lb (7680 * 2)
  333. * 3 - first 1/4 of lb (1920 * 2)
  334. * second display controller
  335. * 4 - second half of lb (3840 * 2)
  336. * 5 - second 3/4 of lb (5760 * 2)
  337. * 6 - whole lb (7680 * 2)
  338. * 7 - last 1/4 of lb (1920 * 2)
  339. */
  340. if (mode && other_mode) {
  341. if (mode->hdisplay > other_mode->hdisplay) {
  342. if (mode->hdisplay > 2560)
  343. tmp = 1; /* 3/4 */
  344. else
  345. tmp = 0; /* 1/2 */
  346. } else if (other_mode->hdisplay > mode->hdisplay) {
  347. if (other_mode->hdisplay > 2560)
  348. tmp = 3; /* 1/4 */
  349. else
  350. tmp = 0; /* 1/2 */
  351. } else
  352. tmp = 0; /* 1/2 */
  353. } else if (mode)
  354. tmp = 2; /* whole */
  355. else if (other_mode)
  356. tmp = 3; /* 1/4 */
  357. /* second controller of the pair uses second half of the lb */
  358. if (radeon_crtc->crtc_id % 2)
  359. tmp += 4;
  360. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  361. switch (tmp) {
  362. case 0:
  363. case 4:
  364. default:
  365. return 3840 * 2;
  366. case 1:
  367. case 5:
  368. return 5760 * 2;
  369. case 2:
  370. case 6:
  371. return 7680 * 2;
  372. case 3:
  373. case 7:
  374. return 1920 * 2;
  375. }
  376. }
  377. static u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  378. {
  379. u32 tmp = RREG32(MC_SHARED_CHMAP);
  380. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  381. case 0:
  382. default:
  383. return 1;
  384. case 1:
  385. return 2;
  386. case 2:
  387. return 4;
  388. case 3:
  389. return 8;
  390. }
  391. }
  392. struct evergreen_wm_params {
  393. u32 dram_channels; /* number of dram channels */
  394. u32 yclk; /* bandwidth per dram data pin in kHz */
  395. u32 sclk; /* engine clock in kHz */
  396. u32 disp_clk; /* display clock in kHz */
  397. u32 src_width; /* viewport width */
  398. u32 active_time; /* active display time in ns */
  399. u32 blank_time; /* blank time in ns */
  400. bool interlaced; /* mode is interlaced */
  401. fixed20_12 vsc; /* vertical scale ratio */
  402. u32 num_heads; /* number of active crtcs */
  403. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  404. u32 lb_size; /* line buffer allocated to pipe */
  405. u32 vtaps; /* vertical scaler taps */
  406. };
  407. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  408. {
  409. /* Calculate DRAM Bandwidth and the part allocated to display. */
  410. fixed20_12 dram_efficiency; /* 0.7 */
  411. fixed20_12 yclk, dram_channels, bandwidth;
  412. fixed20_12 a;
  413. a.full = dfixed_const(1000);
  414. yclk.full = dfixed_const(wm->yclk);
  415. yclk.full = dfixed_div(yclk, a);
  416. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  417. a.full = dfixed_const(10);
  418. dram_efficiency.full = dfixed_const(7);
  419. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  420. bandwidth.full = dfixed_mul(dram_channels, yclk);
  421. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  422. return dfixed_trunc(bandwidth);
  423. }
  424. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  425. {
  426. /* Calculate DRAM Bandwidth and the part allocated to display. */
  427. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  428. fixed20_12 yclk, dram_channels, bandwidth;
  429. fixed20_12 a;
  430. a.full = dfixed_const(1000);
  431. yclk.full = dfixed_const(wm->yclk);
  432. yclk.full = dfixed_div(yclk, a);
  433. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  434. a.full = dfixed_const(10);
  435. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  436. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  437. bandwidth.full = dfixed_mul(dram_channels, yclk);
  438. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  439. return dfixed_trunc(bandwidth);
  440. }
  441. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  442. {
  443. /* Calculate the display Data return Bandwidth */
  444. fixed20_12 return_efficiency; /* 0.8 */
  445. fixed20_12 sclk, bandwidth;
  446. fixed20_12 a;
  447. a.full = dfixed_const(1000);
  448. sclk.full = dfixed_const(wm->sclk);
  449. sclk.full = dfixed_div(sclk, a);
  450. a.full = dfixed_const(10);
  451. return_efficiency.full = dfixed_const(8);
  452. return_efficiency.full = dfixed_div(return_efficiency, a);
  453. a.full = dfixed_const(32);
  454. bandwidth.full = dfixed_mul(a, sclk);
  455. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  456. return dfixed_trunc(bandwidth);
  457. }
  458. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  459. {
  460. /* Calculate the DMIF Request Bandwidth */
  461. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  462. fixed20_12 disp_clk, bandwidth;
  463. fixed20_12 a;
  464. a.full = dfixed_const(1000);
  465. disp_clk.full = dfixed_const(wm->disp_clk);
  466. disp_clk.full = dfixed_div(disp_clk, a);
  467. a.full = dfixed_const(10);
  468. disp_clk_request_efficiency.full = dfixed_const(8);
  469. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  470. a.full = dfixed_const(32);
  471. bandwidth.full = dfixed_mul(a, disp_clk);
  472. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  473. return dfixed_trunc(bandwidth);
  474. }
  475. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  476. {
  477. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  478. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  479. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  480. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  481. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  482. }
  483. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  484. {
  485. /* Calculate the display mode Average Bandwidth
  486. * DisplayMode should contain the source and destination dimensions,
  487. * timing, etc.
  488. */
  489. fixed20_12 bpp;
  490. fixed20_12 line_time;
  491. fixed20_12 src_width;
  492. fixed20_12 bandwidth;
  493. fixed20_12 a;
  494. a.full = dfixed_const(1000);
  495. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  496. line_time.full = dfixed_div(line_time, a);
  497. bpp.full = dfixed_const(wm->bytes_per_pixel);
  498. src_width.full = dfixed_const(wm->src_width);
  499. bandwidth.full = dfixed_mul(src_width, bpp);
  500. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  501. bandwidth.full = dfixed_div(bandwidth, line_time);
  502. return dfixed_trunc(bandwidth);
  503. }
  504. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  505. {
  506. /* First calcualte the latency in ns */
  507. u32 mc_latency = 2000; /* 2000 ns. */
  508. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  509. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  510. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  511. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  512. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  513. (wm->num_heads * cursor_line_pair_return_time);
  514. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  515. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  516. fixed20_12 a, b, c;
  517. if (wm->num_heads == 0)
  518. return 0;
  519. a.full = dfixed_const(2);
  520. b.full = dfixed_const(1);
  521. if ((wm->vsc.full > a.full) ||
  522. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  523. (wm->vtaps >= 5) ||
  524. ((wm->vsc.full >= a.full) && wm->interlaced))
  525. max_src_lines_per_dst_line = 4;
  526. else
  527. max_src_lines_per_dst_line = 2;
  528. a.full = dfixed_const(available_bandwidth);
  529. b.full = dfixed_const(wm->num_heads);
  530. a.full = dfixed_div(a, b);
  531. b.full = dfixed_const(1000);
  532. c.full = dfixed_const(wm->disp_clk);
  533. b.full = dfixed_div(c, b);
  534. c.full = dfixed_const(wm->bytes_per_pixel);
  535. b.full = dfixed_mul(b, c);
  536. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  537. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  538. b.full = dfixed_const(1000);
  539. c.full = dfixed_const(lb_fill_bw);
  540. b.full = dfixed_div(c, b);
  541. a.full = dfixed_div(a, b);
  542. line_fill_time = dfixed_trunc(a);
  543. if (line_fill_time < wm->active_time)
  544. return latency;
  545. else
  546. return latency + (line_fill_time - wm->active_time);
  547. }
  548. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  549. {
  550. if (evergreen_average_bandwidth(wm) <=
  551. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  552. return true;
  553. else
  554. return false;
  555. };
  556. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  557. {
  558. if (evergreen_average_bandwidth(wm) <=
  559. (evergreen_available_bandwidth(wm) / wm->num_heads))
  560. return true;
  561. else
  562. return false;
  563. };
  564. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  565. {
  566. u32 lb_partitions = wm->lb_size / wm->src_width;
  567. u32 line_time = wm->active_time + wm->blank_time;
  568. u32 latency_tolerant_lines;
  569. u32 latency_hiding;
  570. fixed20_12 a;
  571. a.full = dfixed_const(1);
  572. if (wm->vsc.full > a.full)
  573. latency_tolerant_lines = 1;
  574. else {
  575. if (lb_partitions <= (wm->vtaps + 1))
  576. latency_tolerant_lines = 1;
  577. else
  578. latency_tolerant_lines = 2;
  579. }
  580. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  581. if (evergreen_latency_watermark(wm) <= latency_hiding)
  582. return true;
  583. else
  584. return false;
  585. }
  586. static void evergreen_program_watermarks(struct radeon_device *rdev,
  587. struct radeon_crtc *radeon_crtc,
  588. u32 lb_size, u32 num_heads)
  589. {
  590. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  591. struct evergreen_wm_params wm;
  592. u32 pixel_period;
  593. u32 line_time = 0;
  594. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  595. u32 priority_a_mark = 0, priority_b_mark = 0;
  596. u32 priority_a_cnt = PRIORITY_OFF;
  597. u32 priority_b_cnt = PRIORITY_OFF;
  598. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  599. u32 tmp, arb_control3;
  600. fixed20_12 a, b, c;
  601. if (radeon_crtc->base.enabled && num_heads && mode) {
  602. pixel_period = 1000000 / (u32)mode->clock;
  603. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  604. priority_a_cnt = 0;
  605. priority_b_cnt = 0;
  606. wm.yclk = rdev->pm.current_mclk * 10;
  607. wm.sclk = rdev->pm.current_sclk * 10;
  608. wm.disp_clk = mode->clock;
  609. wm.src_width = mode->crtc_hdisplay;
  610. wm.active_time = mode->crtc_hdisplay * pixel_period;
  611. wm.blank_time = line_time - wm.active_time;
  612. wm.interlaced = false;
  613. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  614. wm.interlaced = true;
  615. wm.vsc = radeon_crtc->vsc;
  616. wm.vtaps = 1;
  617. if (radeon_crtc->rmx_type != RMX_OFF)
  618. wm.vtaps = 2;
  619. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  620. wm.lb_size = lb_size;
  621. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  622. wm.num_heads = num_heads;
  623. /* set for high clocks */
  624. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  625. /* set for low clocks */
  626. /* wm.yclk = low clk; wm.sclk = low clk */
  627. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  628. /* possibly force display priority to high */
  629. /* should really do this at mode validation time... */
  630. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  631. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  632. !evergreen_check_latency_hiding(&wm) ||
  633. (rdev->disp_priority == 2)) {
  634. DRM_INFO("force priority to high\n");
  635. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  636. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  637. }
  638. a.full = dfixed_const(1000);
  639. b.full = dfixed_const(mode->clock);
  640. b.full = dfixed_div(b, a);
  641. c.full = dfixed_const(latency_watermark_a);
  642. c.full = dfixed_mul(c, b);
  643. c.full = dfixed_mul(c, radeon_crtc->hsc);
  644. c.full = dfixed_div(c, a);
  645. a.full = dfixed_const(16);
  646. c.full = dfixed_div(c, a);
  647. priority_a_mark = dfixed_trunc(c);
  648. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  649. a.full = dfixed_const(1000);
  650. b.full = dfixed_const(mode->clock);
  651. b.full = dfixed_div(b, a);
  652. c.full = dfixed_const(latency_watermark_b);
  653. c.full = dfixed_mul(c, b);
  654. c.full = dfixed_mul(c, radeon_crtc->hsc);
  655. c.full = dfixed_div(c, a);
  656. a.full = dfixed_const(16);
  657. c.full = dfixed_div(c, a);
  658. priority_b_mark = dfixed_trunc(c);
  659. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  660. }
  661. /* select wm A */
  662. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  663. tmp = arb_control3;
  664. tmp &= ~LATENCY_WATERMARK_MASK(3);
  665. tmp |= LATENCY_WATERMARK_MASK(1);
  666. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  667. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  668. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  669. LATENCY_HIGH_WATERMARK(line_time)));
  670. /* select wm B */
  671. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  672. tmp &= ~LATENCY_WATERMARK_MASK(3);
  673. tmp |= LATENCY_WATERMARK_MASK(2);
  674. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  675. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  676. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  677. LATENCY_HIGH_WATERMARK(line_time)));
  678. /* restore original selection */
  679. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  680. /* write the priority marks */
  681. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  682. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  683. }
  684. void evergreen_bandwidth_update(struct radeon_device *rdev)
  685. {
  686. struct drm_display_mode *mode0 = NULL;
  687. struct drm_display_mode *mode1 = NULL;
  688. u32 num_heads = 0, lb_size;
  689. int i;
  690. radeon_update_display_priority(rdev);
  691. for (i = 0; i < rdev->num_crtc; i++) {
  692. if (rdev->mode_info.crtcs[i]->base.enabled)
  693. num_heads++;
  694. }
  695. for (i = 0; i < rdev->num_crtc; i += 2) {
  696. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  697. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  698. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  699. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  700. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  701. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  702. }
  703. }
  704. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  705. {
  706. unsigned i;
  707. u32 tmp;
  708. for (i = 0; i < rdev->usec_timeout; i++) {
  709. /* read MC_STATUS */
  710. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  711. if (!tmp)
  712. return 0;
  713. udelay(1);
  714. }
  715. return -1;
  716. }
  717. /*
  718. * GART
  719. */
  720. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  721. {
  722. unsigned i;
  723. u32 tmp;
  724. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  725. for (i = 0; i < rdev->usec_timeout; i++) {
  726. /* read MC_STATUS */
  727. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  728. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  729. if (tmp == 2) {
  730. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  731. return;
  732. }
  733. if (tmp) {
  734. return;
  735. }
  736. udelay(1);
  737. }
  738. }
  739. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  740. {
  741. u32 tmp;
  742. int r;
  743. if (rdev->gart.table.vram.robj == NULL) {
  744. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  745. return -EINVAL;
  746. }
  747. r = radeon_gart_table_vram_pin(rdev);
  748. if (r)
  749. return r;
  750. radeon_gart_restore(rdev);
  751. /* Setup L2 cache */
  752. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  753. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  754. EFFECTIVE_L2_QUEUE_SIZE(7));
  755. WREG32(VM_L2_CNTL2, 0);
  756. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  757. /* Setup TLB control */
  758. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  759. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  760. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  761. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  762. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  763. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  764. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  765. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  766. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  767. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  768. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  769. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  770. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  771. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  772. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  773. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  774. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  775. (u32)(rdev->dummy_page.addr >> 12));
  776. WREG32(VM_CONTEXT1_CNTL, 0);
  777. evergreen_pcie_gart_tlb_flush(rdev);
  778. rdev->gart.ready = true;
  779. return 0;
  780. }
  781. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  782. {
  783. u32 tmp;
  784. int r;
  785. /* Disable all tables */
  786. WREG32(VM_CONTEXT0_CNTL, 0);
  787. WREG32(VM_CONTEXT1_CNTL, 0);
  788. /* Setup L2 cache */
  789. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  790. EFFECTIVE_L2_QUEUE_SIZE(7));
  791. WREG32(VM_L2_CNTL2, 0);
  792. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  793. /* Setup TLB control */
  794. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  795. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  796. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  797. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  798. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  799. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  800. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  801. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  802. if (rdev->gart.table.vram.robj) {
  803. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  804. if (likely(r == 0)) {
  805. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  806. radeon_bo_unpin(rdev->gart.table.vram.robj);
  807. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  808. }
  809. }
  810. }
  811. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  812. {
  813. evergreen_pcie_gart_disable(rdev);
  814. radeon_gart_table_vram_free(rdev);
  815. radeon_gart_fini(rdev);
  816. }
  817. void evergreen_agp_enable(struct radeon_device *rdev)
  818. {
  819. u32 tmp;
  820. /* Setup L2 cache */
  821. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  822. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  823. EFFECTIVE_L2_QUEUE_SIZE(7));
  824. WREG32(VM_L2_CNTL2, 0);
  825. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  826. /* Setup TLB control */
  827. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  828. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  829. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  830. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  831. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  832. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  833. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  834. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  835. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  836. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  837. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  838. WREG32(VM_CONTEXT0_CNTL, 0);
  839. WREG32(VM_CONTEXT1_CNTL, 0);
  840. }
  841. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  842. {
  843. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  844. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  845. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  846. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  847. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  848. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  849. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  850. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  851. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  852. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  853. if (!(rdev->flags & RADEON_IS_IGP)) {
  854. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  855. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  856. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  857. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  858. }
  859. /* Stop all video */
  860. WREG32(VGA_RENDER_CONTROL, 0);
  861. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  862. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  863. if (!(rdev->flags & RADEON_IS_IGP)) {
  864. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  865. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  866. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  867. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  868. }
  869. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  870. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  871. if (!(rdev->flags & RADEON_IS_IGP)) {
  872. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  873. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  874. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  875. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  876. }
  877. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  878. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  879. if (!(rdev->flags & RADEON_IS_IGP)) {
  880. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  881. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  882. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  883. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  884. }
  885. WREG32(D1VGA_CONTROL, 0);
  886. WREG32(D2VGA_CONTROL, 0);
  887. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  888. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  889. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  890. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  891. }
  892. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  893. {
  894. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  895. upper_32_bits(rdev->mc.vram_start));
  896. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  897. upper_32_bits(rdev->mc.vram_start));
  898. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  899. (u32)rdev->mc.vram_start);
  900. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  901. (u32)rdev->mc.vram_start);
  902. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  903. upper_32_bits(rdev->mc.vram_start));
  904. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  905. upper_32_bits(rdev->mc.vram_start));
  906. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  907. (u32)rdev->mc.vram_start);
  908. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  909. (u32)rdev->mc.vram_start);
  910. if (!(rdev->flags & RADEON_IS_IGP)) {
  911. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  912. upper_32_bits(rdev->mc.vram_start));
  913. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  914. upper_32_bits(rdev->mc.vram_start));
  915. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  916. (u32)rdev->mc.vram_start);
  917. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  918. (u32)rdev->mc.vram_start);
  919. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  920. upper_32_bits(rdev->mc.vram_start));
  921. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  922. upper_32_bits(rdev->mc.vram_start));
  923. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  924. (u32)rdev->mc.vram_start);
  925. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  926. (u32)rdev->mc.vram_start);
  927. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  928. upper_32_bits(rdev->mc.vram_start));
  929. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  930. upper_32_bits(rdev->mc.vram_start));
  931. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  932. (u32)rdev->mc.vram_start);
  933. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  934. (u32)rdev->mc.vram_start);
  935. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  936. upper_32_bits(rdev->mc.vram_start));
  937. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  938. upper_32_bits(rdev->mc.vram_start));
  939. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  940. (u32)rdev->mc.vram_start);
  941. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  942. (u32)rdev->mc.vram_start);
  943. }
  944. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  945. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  946. /* Unlock host access */
  947. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  948. mdelay(1);
  949. /* Restore video state */
  950. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  951. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  952. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  953. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  954. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  955. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  956. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  957. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  958. if (!(rdev->flags & RADEON_IS_IGP)) {
  959. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  960. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  961. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  962. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  963. }
  964. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  965. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  966. if (!(rdev->flags & RADEON_IS_IGP)) {
  967. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  968. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  969. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  970. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  971. }
  972. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  973. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  974. if (!(rdev->flags & RADEON_IS_IGP)) {
  975. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  976. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  977. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  978. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  979. }
  980. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  981. }
  982. static void evergreen_mc_program(struct radeon_device *rdev)
  983. {
  984. struct evergreen_mc_save save;
  985. u32 tmp;
  986. int i, j;
  987. /* Initialize HDP */
  988. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  989. WREG32((0x2c14 + j), 0x00000000);
  990. WREG32((0x2c18 + j), 0x00000000);
  991. WREG32((0x2c1c + j), 0x00000000);
  992. WREG32((0x2c20 + j), 0x00000000);
  993. WREG32((0x2c24 + j), 0x00000000);
  994. }
  995. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  996. evergreen_mc_stop(rdev, &save);
  997. if (evergreen_mc_wait_for_idle(rdev)) {
  998. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  999. }
  1000. /* Lockout access through VGA aperture*/
  1001. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1002. /* Update configuration */
  1003. if (rdev->flags & RADEON_IS_AGP) {
  1004. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1005. /* VRAM before AGP */
  1006. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1007. rdev->mc.vram_start >> 12);
  1008. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1009. rdev->mc.gtt_end >> 12);
  1010. } else {
  1011. /* VRAM after AGP */
  1012. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1013. rdev->mc.gtt_start >> 12);
  1014. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1015. rdev->mc.vram_end >> 12);
  1016. }
  1017. } else {
  1018. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1019. rdev->mc.vram_start >> 12);
  1020. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1021. rdev->mc.vram_end >> 12);
  1022. }
  1023. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  1024. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1025. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1026. WREG32(MC_VM_FB_LOCATION, tmp);
  1027. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1028. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1029. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1030. if (rdev->flags & RADEON_IS_AGP) {
  1031. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1032. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1033. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1034. } else {
  1035. WREG32(MC_VM_AGP_BASE, 0);
  1036. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1037. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1038. }
  1039. if (evergreen_mc_wait_for_idle(rdev)) {
  1040. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1041. }
  1042. evergreen_mc_resume(rdev, &save);
  1043. /* we need to own VRAM, so turn off the VGA renderer here
  1044. * to stop it overwriting our objects */
  1045. rv515_vga_render_disable(rdev);
  1046. }
  1047. /*
  1048. * CP.
  1049. */
  1050. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1051. {
  1052. const __be32 *fw_data;
  1053. int i;
  1054. if (!rdev->me_fw || !rdev->pfp_fw)
  1055. return -EINVAL;
  1056. r700_cp_stop(rdev);
  1057. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  1058. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1059. WREG32(CP_PFP_UCODE_ADDR, 0);
  1060. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1061. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1062. WREG32(CP_PFP_UCODE_ADDR, 0);
  1063. fw_data = (const __be32 *)rdev->me_fw->data;
  1064. WREG32(CP_ME_RAM_WADDR, 0);
  1065. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1066. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1067. WREG32(CP_PFP_UCODE_ADDR, 0);
  1068. WREG32(CP_ME_RAM_WADDR, 0);
  1069. WREG32(CP_ME_RAM_RADDR, 0);
  1070. return 0;
  1071. }
  1072. static int evergreen_cp_start(struct radeon_device *rdev)
  1073. {
  1074. int r, i;
  1075. uint32_t cp_me;
  1076. r = radeon_ring_lock(rdev, 7);
  1077. if (r) {
  1078. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1079. return r;
  1080. }
  1081. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1082. radeon_ring_write(rdev, 0x1);
  1083. radeon_ring_write(rdev, 0x0);
  1084. radeon_ring_write(rdev, rdev->config.evergreen.max_hw_contexts - 1);
  1085. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1086. radeon_ring_write(rdev, 0);
  1087. radeon_ring_write(rdev, 0);
  1088. radeon_ring_unlock_commit(rdev);
  1089. cp_me = 0xff;
  1090. WREG32(CP_ME_CNTL, cp_me);
  1091. r = radeon_ring_lock(rdev, evergreen_default_size + 15);
  1092. if (r) {
  1093. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1094. return r;
  1095. }
  1096. /* setup clear context state */
  1097. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1098. radeon_ring_write(rdev, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1099. for (i = 0; i < evergreen_default_size; i++)
  1100. radeon_ring_write(rdev, evergreen_default_state[i]);
  1101. radeon_ring_write(rdev, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1102. radeon_ring_write(rdev, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1103. /* set clear context state */
  1104. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  1105. radeon_ring_write(rdev, 0);
  1106. /* SQ_VTX_BASE_VTX_LOC */
  1107. radeon_ring_write(rdev, 0xc0026f00);
  1108. radeon_ring_write(rdev, 0x00000000);
  1109. radeon_ring_write(rdev, 0x00000000);
  1110. radeon_ring_write(rdev, 0x00000000);
  1111. /* Clear consts */
  1112. radeon_ring_write(rdev, 0xc0036f00);
  1113. radeon_ring_write(rdev, 0x00000bc4);
  1114. radeon_ring_write(rdev, 0xffffffff);
  1115. radeon_ring_write(rdev, 0xffffffff);
  1116. radeon_ring_write(rdev, 0xffffffff);
  1117. radeon_ring_unlock_commit(rdev);
  1118. return 0;
  1119. }
  1120. int evergreen_cp_resume(struct radeon_device *rdev)
  1121. {
  1122. u32 tmp;
  1123. u32 rb_bufsz;
  1124. int r;
  1125. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1126. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1127. SOFT_RESET_PA |
  1128. SOFT_RESET_SH |
  1129. SOFT_RESET_VGT |
  1130. SOFT_RESET_SX));
  1131. RREG32(GRBM_SOFT_RESET);
  1132. mdelay(15);
  1133. WREG32(GRBM_SOFT_RESET, 0);
  1134. RREG32(GRBM_SOFT_RESET);
  1135. /* Set ring buffer size */
  1136. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1137. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1138. #ifdef __BIG_ENDIAN
  1139. tmp |= BUF_SWAP_32BIT;
  1140. #endif
  1141. WREG32(CP_RB_CNTL, tmp);
  1142. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1143. /* Set the write pointer delay */
  1144. WREG32(CP_RB_WPTR_DELAY, 0);
  1145. /* Initialize the ring buffer's read and write pointers */
  1146. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1147. WREG32(CP_RB_RPTR_WR, 0);
  1148. WREG32(CP_RB_WPTR, 0);
  1149. /* set the wb address wether it's enabled or not */
  1150. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1151. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1152. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1153. if (rdev->wb.enabled)
  1154. WREG32(SCRATCH_UMSK, 0xff);
  1155. else {
  1156. tmp |= RB_NO_UPDATE;
  1157. WREG32(SCRATCH_UMSK, 0);
  1158. }
  1159. mdelay(1);
  1160. WREG32(CP_RB_CNTL, tmp);
  1161. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1162. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1163. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1164. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1165. evergreen_cp_start(rdev);
  1166. rdev->cp.ready = true;
  1167. r = radeon_ring_test(rdev);
  1168. if (r) {
  1169. rdev->cp.ready = false;
  1170. return r;
  1171. }
  1172. return 0;
  1173. }
  1174. /*
  1175. * Core functions
  1176. */
  1177. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  1178. u32 num_tile_pipes,
  1179. u32 num_backends,
  1180. u32 backend_disable_mask)
  1181. {
  1182. u32 backend_map = 0;
  1183. u32 enabled_backends_mask = 0;
  1184. u32 enabled_backends_count = 0;
  1185. u32 cur_pipe;
  1186. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  1187. u32 cur_backend = 0;
  1188. u32 i;
  1189. bool force_no_swizzle;
  1190. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  1191. num_tile_pipes = EVERGREEN_MAX_PIPES;
  1192. if (num_tile_pipes < 1)
  1193. num_tile_pipes = 1;
  1194. if (num_backends > EVERGREEN_MAX_BACKENDS)
  1195. num_backends = EVERGREEN_MAX_BACKENDS;
  1196. if (num_backends < 1)
  1197. num_backends = 1;
  1198. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1199. if (((backend_disable_mask >> i) & 1) == 0) {
  1200. enabled_backends_mask |= (1 << i);
  1201. ++enabled_backends_count;
  1202. }
  1203. if (enabled_backends_count == num_backends)
  1204. break;
  1205. }
  1206. if (enabled_backends_count == 0) {
  1207. enabled_backends_mask = 1;
  1208. enabled_backends_count = 1;
  1209. }
  1210. if (enabled_backends_count != num_backends)
  1211. num_backends = enabled_backends_count;
  1212. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  1213. switch (rdev->family) {
  1214. case CHIP_CEDAR:
  1215. case CHIP_REDWOOD:
  1216. case CHIP_PALM:
  1217. force_no_swizzle = false;
  1218. break;
  1219. case CHIP_CYPRESS:
  1220. case CHIP_HEMLOCK:
  1221. case CHIP_JUNIPER:
  1222. default:
  1223. force_no_swizzle = true;
  1224. break;
  1225. }
  1226. if (force_no_swizzle) {
  1227. bool last_backend_enabled = false;
  1228. force_no_swizzle = false;
  1229. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  1230. if (((enabled_backends_mask >> i) & 1) == 1) {
  1231. if (last_backend_enabled)
  1232. force_no_swizzle = true;
  1233. last_backend_enabled = true;
  1234. } else
  1235. last_backend_enabled = false;
  1236. }
  1237. }
  1238. switch (num_tile_pipes) {
  1239. case 1:
  1240. case 3:
  1241. case 5:
  1242. case 7:
  1243. DRM_ERROR("odd number of pipes!\n");
  1244. break;
  1245. case 2:
  1246. swizzle_pipe[0] = 0;
  1247. swizzle_pipe[1] = 1;
  1248. break;
  1249. case 4:
  1250. if (force_no_swizzle) {
  1251. swizzle_pipe[0] = 0;
  1252. swizzle_pipe[1] = 1;
  1253. swizzle_pipe[2] = 2;
  1254. swizzle_pipe[3] = 3;
  1255. } else {
  1256. swizzle_pipe[0] = 0;
  1257. swizzle_pipe[1] = 2;
  1258. swizzle_pipe[2] = 1;
  1259. swizzle_pipe[3] = 3;
  1260. }
  1261. break;
  1262. case 6:
  1263. if (force_no_swizzle) {
  1264. swizzle_pipe[0] = 0;
  1265. swizzle_pipe[1] = 1;
  1266. swizzle_pipe[2] = 2;
  1267. swizzle_pipe[3] = 3;
  1268. swizzle_pipe[4] = 4;
  1269. swizzle_pipe[5] = 5;
  1270. } else {
  1271. swizzle_pipe[0] = 0;
  1272. swizzle_pipe[1] = 2;
  1273. swizzle_pipe[2] = 4;
  1274. swizzle_pipe[3] = 1;
  1275. swizzle_pipe[4] = 3;
  1276. swizzle_pipe[5] = 5;
  1277. }
  1278. break;
  1279. case 8:
  1280. if (force_no_swizzle) {
  1281. swizzle_pipe[0] = 0;
  1282. swizzle_pipe[1] = 1;
  1283. swizzle_pipe[2] = 2;
  1284. swizzle_pipe[3] = 3;
  1285. swizzle_pipe[4] = 4;
  1286. swizzle_pipe[5] = 5;
  1287. swizzle_pipe[6] = 6;
  1288. swizzle_pipe[7] = 7;
  1289. } else {
  1290. swizzle_pipe[0] = 0;
  1291. swizzle_pipe[1] = 2;
  1292. swizzle_pipe[2] = 4;
  1293. swizzle_pipe[3] = 6;
  1294. swizzle_pipe[4] = 1;
  1295. swizzle_pipe[5] = 3;
  1296. swizzle_pipe[6] = 5;
  1297. swizzle_pipe[7] = 7;
  1298. }
  1299. break;
  1300. }
  1301. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  1302. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  1303. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1304. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  1305. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  1306. }
  1307. return backend_map;
  1308. }
  1309. static void evergreen_program_channel_remap(struct radeon_device *rdev)
  1310. {
  1311. u32 tcp_chan_steer_lo, tcp_chan_steer_hi, mc_shared_chremap, tmp;
  1312. tmp = RREG32(MC_SHARED_CHMAP);
  1313. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1314. case 0:
  1315. case 1:
  1316. case 2:
  1317. case 3:
  1318. default:
  1319. /* default mapping */
  1320. mc_shared_chremap = 0x00fac688;
  1321. break;
  1322. }
  1323. switch (rdev->family) {
  1324. case CHIP_HEMLOCK:
  1325. case CHIP_CYPRESS:
  1326. tcp_chan_steer_lo = 0x54763210;
  1327. tcp_chan_steer_hi = 0x0000ba98;
  1328. break;
  1329. case CHIP_JUNIPER:
  1330. case CHIP_REDWOOD:
  1331. case CHIP_CEDAR:
  1332. case CHIP_PALM:
  1333. default:
  1334. tcp_chan_steer_lo = 0x76543210;
  1335. tcp_chan_steer_hi = 0x0000ba98;
  1336. break;
  1337. }
  1338. WREG32(TCP_CHAN_STEER_LO, tcp_chan_steer_lo);
  1339. WREG32(TCP_CHAN_STEER_HI, tcp_chan_steer_hi);
  1340. WREG32(MC_SHARED_CHREMAP, mc_shared_chremap);
  1341. }
  1342. static void evergreen_gpu_init(struct radeon_device *rdev)
  1343. {
  1344. u32 cc_rb_backend_disable = 0;
  1345. u32 cc_gc_shader_pipe_config;
  1346. u32 gb_addr_config = 0;
  1347. u32 mc_shared_chmap, mc_arb_ramcfg;
  1348. u32 gb_backend_map;
  1349. u32 grbm_gfx_index;
  1350. u32 sx_debug_1;
  1351. u32 smx_dc_ctl0;
  1352. u32 sq_config;
  1353. u32 sq_lds_resource_mgmt;
  1354. u32 sq_gpr_resource_mgmt_1;
  1355. u32 sq_gpr_resource_mgmt_2;
  1356. u32 sq_gpr_resource_mgmt_3;
  1357. u32 sq_thread_resource_mgmt;
  1358. u32 sq_thread_resource_mgmt_2;
  1359. u32 sq_stack_resource_mgmt_1;
  1360. u32 sq_stack_resource_mgmt_2;
  1361. u32 sq_stack_resource_mgmt_3;
  1362. u32 vgt_cache_invalidation;
  1363. u32 hdp_host_path_cntl;
  1364. int i, j, num_shader_engines, ps_thread_count;
  1365. switch (rdev->family) {
  1366. case CHIP_CYPRESS:
  1367. case CHIP_HEMLOCK:
  1368. rdev->config.evergreen.num_ses = 2;
  1369. rdev->config.evergreen.max_pipes = 4;
  1370. rdev->config.evergreen.max_tile_pipes = 8;
  1371. rdev->config.evergreen.max_simds = 10;
  1372. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1373. rdev->config.evergreen.max_gprs = 256;
  1374. rdev->config.evergreen.max_threads = 248;
  1375. rdev->config.evergreen.max_gs_threads = 32;
  1376. rdev->config.evergreen.max_stack_entries = 512;
  1377. rdev->config.evergreen.sx_num_of_sets = 4;
  1378. rdev->config.evergreen.sx_max_export_size = 256;
  1379. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1380. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1381. rdev->config.evergreen.max_hw_contexts = 8;
  1382. rdev->config.evergreen.sq_num_cf_insts = 2;
  1383. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1384. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1385. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1386. break;
  1387. case CHIP_JUNIPER:
  1388. rdev->config.evergreen.num_ses = 1;
  1389. rdev->config.evergreen.max_pipes = 4;
  1390. rdev->config.evergreen.max_tile_pipes = 4;
  1391. rdev->config.evergreen.max_simds = 10;
  1392. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1393. rdev->config.evergreen.max_gprs = 256;
  1394. rdev->config.evergreen.max_threads = 248;
  1395. rdev->config.evergreen.max_gs_threads = 32;
  1396. rdev->config.evergreen.max_stack_entries = 512;
  1397. rdev->config.evergreen.sx_num_of_sets = 4;
  1398. rdev->config.evergreen.sx_max_export_size = 256;
  1399. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1400. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1401. rdev->config.evergreen.max_hw_contexts = 8;
  1402. rdev->config.evergreen.sq_num_cf_insts = 2;
  1403. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1404. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1405. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1406. break;
  1407. case CHIP_REDWOOD:
  1408. rdev->config.evergreen.num_ses = 1;
  1409. rdev->config.evergreen.max_pipes = 4;
  1410. rdev->config.evergreen.max_tile_pipes = 4;
  1411. rdev->config.evergreen.max_simds = 5;
  1412. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1413. rdev->config.evergreen.max_gprs = 256;
  1414. rdev->config.evergreen.max_threads = 248;
  1415. rdev->config.evergreen.max_gs_threads = 32;
  1416. rdev->config.evergreen.max_stack_entries = 256;
  1417. rdev->config.evergreen.sx_num_of_sets = 4;
  1418. rdev->config.evergreen.sx_max_export_size = 256;
  1419. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1420. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1421. rdev->config.evergreen.max_hw_contexts = 8;
  1422. rdev->config.evergreen.sq_num_cf_insts = 2;
  1423. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1424. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1425. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1426. break;
  1427. case CHIP_CEDAR:
  1428. default:
  1429. rdev->config.evergreen.num_ses = 1;
  1430. rdev->config.evergreen.max_pipes = 2;
  1431. rdev->config.evergreen.max_tile_pipes = 2;
  1432. rdev->config.evergreen.max_simds = 2;
  1433. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1434. rdev->config.evergreen.max_gprs = 256;
  1435. rdev->config.evergreen.max_threads = 192;
  1436. rdev->config.evergreen.max_gs_threads = 16;
  1437. rdev->config.evergreen.max_stack_entries = 256;
  1438. rdev->config.evergreen.sx_num_of_sets = 4;
  1439. rdev->config.evergreen.sx_max_export_size = 128;
  1440. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1441. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1442. rdev->config.evergreen.max_hw_contexts = 4;
  1443. rdev->config.evergreen.sq_num_cf_insts = 1;
  1444. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1445. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1446. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1447. break;
  1448. case CHIP_PALM:
  1449. rdev->config.evergreen.num_ses = 1;
  1450. rdev->config.evergreen.max_pipes = 2;
  1451. rdev->config.evergreen.max_tile_pipes = 2;
  1452. rdev->config.evergreen.max_simds = 2;
  1453. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1454. rdev->config.evergreen.max_gprs = 256;
  1455. rdev->config.evergreen.max_threads = 192;
  1456. rdev->config.evergreen.max_gs_threads = 16;
  1457. rdev->config.evergreen.max_stack_entries = 256;
  1458. rdev->config.evergreen.sx_num_of_sets = 4;
  1459. rdev->config.evergreen.sx_max_export_size = 128;
  1460. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1461. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1462. rdev->config.evergreen.max_hw_contexts = 4;
  1463. rdev->config.evergreen.sq_num_cf_insts = 1;
  1464. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1465. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1466. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1467. break;
  1468. }
  1469. /* Initialize HDP */
  1470. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1471. WREG32((0x2c14 + j), 0x00000000);
  1472. WREG32((0x2c18 + j), 0x00000000);
  1473. WREG32((0x2c1c + j), 0x00000000);
  1474. WREG32((0x2c20 + j), 0x00000000);
  1475. WREG32((0x2c24 + j), 0x00000000);
  1476. }
  1477. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1478. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  1479. cc_gc_shader_pipe_config |=
  1480. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  1481. & EVERGREEN_MAX_PIPES_MASK);
  1482. cc_gc_shader_pipe_config |=
  1483. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  1484. & EVERGREEN_MAX_SIMDS_MASK);
  1485. cc_rb_backend_disable =
  1486. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  1487. & EVERGREEN_MAX_BACKENDS_MASK);
  1488. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1489. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1490. switch (rdev->config.evergreen.max_tile_pipes) {
  1491. case 1:
  1492. default:
  1493. gb_addr_config |= NUM_PIPES(0);
  1494. break;
  1495. case 2:
  1496. gb_addr_config |= NUM_PIPES(1);
  1497. break;
  1498. case 4:
  1499. gb_addr_config |= NUM_PIPES(2);
  1500. break;
  1501. case 8:
  1502. gb_addr_config |= NUM_PIPES(3);
  1503. break;
  1504. }
  1505. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1506. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  1507. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  1508. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  1509. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  1510. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1511. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  1512. gb_addr_config |= ROW_SIZE(2);
  1513. else
  1514. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  1515. if (rdev->ddev->pdev->device == 0x689e) {
  1516. u32 efuse_straps_4;
  1517. u32 efuse_straps_3;
  1518. u8 efuse_box_bit_131_124;
  1519. WREG32(RCU_IND_INDEX, 0x204);
  1520. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1521. WREG32(RCU_IND_INDEX, 0x203);
  1522. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1523. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  1524. switch(efuse_box_bit_131_124) {
  1525. case 0x00:
  1526. gb_backend_map = 0x76543210;
  1527. break;
  1528. case 0x55:
  1529. gb_backend_map = 0x77553311;
  1530. break;
  1531. case 0x56:
  1532. gb_backend_map = 0x77553300;
  1533. break;
  1534. case 0x59:
  1535. gb_backend_map = 0x77552211;
  1536. break;
  1537. case 0x66:
  1538. gb_backend_map = 0x77443300;
  1539. break;
  1540. case 0x99:
  1541. gb_backend_map = 0x66552211;
  1542. break;
  1543. case 0x5a:
  1544. gb_backend_map = 0x77552200;
  1545. break;
  1546. case 0xaa:
  1547. gb_backend_map = 0x66442200;
  1548. break;
  1549. case 0x95:
  1550. gb_backend_map = 0x66553311;
  1551. break;
  1552. default:
  1553. DRM_ERROR("bad backend map, using default\n");
  1554. gb_backend_map =
  1555. evergreen_get_tile_pipe_to_backend_map(rdev,
  1556. rdev->config.evergreen.max_tile_pipes,
  1557. rdev->config.evergreen.max_backends,
  1558. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1559. rdev->config.evergreen.max_backends) &
  1560. EVERGREEN_MAX_BACKENDS_MASK));
  1561. break;
  1562. }
  1563. } else if (rdev->ddev->pdev->device == 0x68b9) {
  1564. u32 efuse_straps_3;
  1565. u8 efuse_box_bit_127_124;
  1566. WREG32(RCU_IND_INDEX, 0x203);
  1567. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1568. efuse_box_bit_127_124 = (u8)((efuse_straps_3 & 0xF0000000) >> 28);
  1569. switch(efuse_box_bit_127_124) {
  1570. case 0x0:
  1571. gb_backend_map = 0x00003210;
  1572. break;
  1573. case 0x5:
  1574. case 0x6:
  1575. case 0x9:
  1576. case 0xa:
  1577. gb_backend_map = 0x00003311;
  1578. break;
  1579. default:
  1580. DRM_ERROR("bad backend map, using default\n");
  1581. gb_backend_map =
  1582. evergreen_get_tile_pipe_to_backend_map(rdev,
  1583. rdev->config.evergreen.max_tile_pipes,
  1584. rdev->config.evergreen.max_backends,
  1585. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1586. rdev->config.evergreen.max_backends) &
  1587. EVERGREEN_MAX_BACKENDS_MASK));
  1588. break;
  1589. }
  1590. } else {
  1591. switch (rdev->family) {
  1592. case CHIP_CYPRESS:
  1593. case CHIP_HEMLOCK:
  1594. gb_backend_map = 0x66442200;
  1595. break;
  1596. case CHIP_JUNIPER:
  1597. gb_backend_map = 0x00006420;
  1598. break;
  1599. default:
  1600. gb_backend_map =
  1601. evergreen_get_tile_pipe_to_backend_map(rdev,
  1602. rdev->config.evergreen.max_tile_pipes,
  1603. rdev->config.evergreen.max_backends,
  1604. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1605. rdev->config.evergreen.max_backends) &
  1606. EVERGREEN_MAX_BACKENDS_MASK));
  1607. }
  1608. }
  1609. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1610. * not have bank info, so create a custom tiling dword.
  1611. * bits 3:0 num_pipes
  1612. * bits 7:4 num_banks
  1613. * bits 11:8 group_size
  1614. * bits 15:12 row_size
  1615. */
  1616. rdev->config.evergreen.tile_config = 0;
  1617. switch (rdev->config.evergreen.max_tile_pipes) {
  1618. case 1:
  1619. default:
  1620. rdev->config.evergreen.tile_config |= (0 << 0);
  1621. break;
  1622. case 2:
  1623. rdev->config.evergreen.tile_config |= (1 << 0);
  1624. break;
  1625. case 4:
  1626. rdev->config.evergreen.tile_config |= (2 << 0);
  1627. break;
  1628. case 8:
  1629. rdev->config.evergreen.tile_config |= (3 << 0);
  1630. break;
  1631. }
  1632. rdev->config.evergreen.tile_config |=
  1633. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1634. rdev->config.evergreen.tile_config |=
  1635. ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT) << 8;
  1636. rdev->config.evergreen.tile_config |=
  1637. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1638. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1639. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1640. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1641. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1642. evergreen_program_channel_remap(rdev);
  1643. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1644. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1645. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1646. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1647. u32 sp = cc_gc_shader_pipe_config;
  1648. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1649. if (i == num_shader_engines) {
  1650. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1651. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1652. }
  1653. WREG32(GRBM_GFX_INDEX, gfx);
  1654. WREG32(RLC_GFX_INDEX, gfx);
  1655. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1656. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1657. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1658. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1659. }
  1660. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1661. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1662. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1663. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1664. WREG32(CGTS_TCC_DISABLE, 0);
  1665. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1666. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1667. /* set HW defaults for 3D engine */
  1668. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1669. ROQ_IB2_START(0x2b)));
  1670. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1671. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1672. SYNC_GRADIENT |
  1673. SYNC_WALKER |
  1674. SYNC_ALIGNER));
  1675. sx_debug_1 = RREG32(SX_DEBUG_1);
  1676. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1677. WREG32(SX_DEBUG_1, sx_debug_1);
  1678. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1679. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1680. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1681. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1682. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1683. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1684. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1685. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1686. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1687. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1688. WREG32(VGT_NUM_INSTANCES, 1);
  1689. WREG32(SPI_CONFIG_CNTL, 0);
  1690. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1691. WREG32(CP_PERFMON_CNTL, 0);
  1692. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1693. FETCH_FIFO_HIWATER(0x4) |
  1694. DONE_FIFO_HIWATER(0xe0) |
  1695. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1696. sq_config = RREG32(SQ_CONFIG);
  1697. sq_config &= ~(PS_PRIO(3) |
  1698. VS_PRIO(3) |
  1699. GS_PRIO(3) |
  1700. ES_PRIO(3));
  1701. sq_config |= (VC_ENABLE |
  1702. EXPORT_SRC_C |
  1703. PS_PRIO(0) |
  1704. VS_PRIO(1) |
  1705. GS_PRIO(2) |
  1706. ES_PRIO(3));
  1707. switch (rdev->family) {
  1708. case CHIP_CEDAR:
  1709. case CHIP_PALM:
  1710. /* no vertex cache */
  1711. sq_config &= ~VC_ENABLE;
  1712. break;
  1713. default:
  1714. break;
  1715. }
  1716. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1717. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1718. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1719. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1720. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1721. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1722. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1723. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1724. switch (rdev->family) {
  1725. case CHIP_CEDAR:
  1726. case CHIP_PALM:
  1727. ps_thread_count = 96;
  1728. break;
  1729. default:
  1730. ps_thread_count = 128;
  1731. break;
  1732. }
  1733. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1734. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1735. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1736. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1737. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1738. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1739. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1740. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1741. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1742. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1743. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1744. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1745. WREG32(SQ_CONFIG, sq_config);
  1746. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1747. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1748. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1749. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1750. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1751. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1752. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1753. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1754. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1755. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1756. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1757. FORCE_EOV_MAX_REZ_CNT(255)));
  1758. switch (rdev->family) {
  1759. case CHIP_CEDAR:
  1760. case CHIP_PALM:
  1761. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1762. break;
  1763. default:
  1764. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1765. break;
  1766. }
  1767. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1768. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1769. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1770. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1771. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1772. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1773. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1774. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1775. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1776. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1777. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1778. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1779. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1780. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1781. /* clear render buffer base addresses */
  1782. WREG32(CB_COLOR0_BASE, 0);
  1783. WREG32(CB_COLOR1_BASE, 0);
  1784. WREG32(CB_COLOR2_BASE, 0);
  1785. WREG32(CB_COLOR3_BASE, 0);
  1786. WREG32(CB_COLOR4_BASE, 0);
  1787. WREG32(CB_COLOR5_BASE, 0);
  1788. WREG32(CB_COLOR6_BASE, 0);
  1789. WREG32(CB_COLOR7_BASE, 0);
  1790. WREG32(CB_COLOR8_BASE, 0);
  1791. WREG32(CB_COLOR9_BASE, 0);
  1792. WREG32(CB_COLOR10_BASE, 0);
  1793. WREG32(CB_COLOR11_BASE, 0);
  1794. /* set the shader const cache sizes to 0 */
  1795. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1796. WREG32(i, 0);
  1797. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1798. WREG32(i, 0);
  1799. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1800. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1801. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1802. udelay(50);
  1803. }
  1804. int evergreen_mc_init(struct radeon_device *rdev)
  1805. {
  1806. u32 tmp;
  1807. int chansize, numchan;
  1808. /* Get VRAM informations */
  1809. rdev->mc.vram_is_ddr = true;
  1810. tmp = RREG32(MC_ARB_RAMCFG);
  1811. if (tmp & CHANSIZE_OVERRIDE) {
  1812. chansize = 16;
  1813. } else if (tmp & CHANSIZE_MASK) {
  1814. chansize = 64;
  1815. } else {
  1816. chansize = 32;
  1817. }
  1818. tmp = RREG32(MC_SHARED_CHMAP);
  1819. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1820. case 0:
  1821. default:
  1822. numchan = 1;
  1823. break;
  1824. case 1:
  1825. numchan = 2;
  1826. break;
  1827. case 2:
  1828. numchan = 4;
  1829. break;
  1830. case 3:
  1831. numchan = 8;
  1832. break;
  1833. }
  1834. rdev->mc.vram_width = numchan * chansize;
  1835. /* Could aper size report 0 ? */
  1836. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1837. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1838. /* Setup GPU memory space */
  1839. if (rdev->flags & RADEON_IS_IGP) {
  1840. /* size in bytes on fusion */
  1841. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1842. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1843. } else {
  1844. /* size in MB on evergreen */
  1845. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1846. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1847. }
  1848. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1849. rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
  1850. r700_vram_gtt_location(rdev, &rdev->mc);
  1851. radeon_update_bandwidth_info(rdev);
  1852. return 0;
  1853. }
  1854. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1855. {
  1856. /* FIXME: implement for evergreen */
  1857. return false;
  1858. }
  1859. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1860. {
  1861. struct evergreen_mc_save save;
  1862. u32 srbm_reset = 0;
  1863. u32 grbm_reset = 0;
  1864. dev_info(rdev->dev, "GPU softreset \n");
  1865. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1866. RREG32(GRBM_STATUS));
  1867. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1868. RREG32(GRBM_STATUS_SE0));
  1869. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1870. RREG32(GRBM_STATUS_SE1));
  1871. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1872. RREG32(SRBM_STATUS));
  1873. evergreen_mc_stop(rdev, &save);
  1874. if (evergreen_mc_wait_for_idle(rdev)) {
  1875. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1876. }
  1877. /* Disable CP parsing/prefetching */
  1878. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1879. /* reset all the gfx blocks */
  1880. grbm_reset = (SOFT_RESET_CP |
  1881. SOFT_RESET_CB |
  1882. SOFT_RESET_DB |
  1883. SOFT_RESET_PA |
  1884. SOFT_RESET_SC |
  1885. SOFT_RESET_SPI |
  1886. SOFT_RESET_SH |
  1887. SOFT_RESET_SX |
  1888. SOFT_RESET_TC |
  1889. SOFT_RESET_TA |
  1890. SOFT_RESET_VC |
  1891. SOFT_RESET_VGT);
  1892. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1893. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1894. (void)RREG32(GRBM_SOFT_RESET);
  1895. udelay(50);
  1896. WREG32(GRBM_SOFT_RESET, 0);
  1897. (void)RREG32(GRBM_SOFT_RESET);
  1898. /* reset all the system blocks */
  1899. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1900. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1901. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1902. (void)RREG32(SRBM_SOFT_RESET);
  1903. udelay(50);
  1904. WREG32(SRBM_SOFT_RESET, 0);
  1905. (void)RREG32(SRBM_SOFT_RESET);
  1906. /* Wait a little for things to settle down */
  1907. udelay(50);
  1908. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1909. RREG32(GRBM_STATUS));
  1910. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1911. RREG32(GRBM_STATUS_SE0));
  1912. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1913. RREG32(GRBM_STATUS_SE1));
  1914. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1915. RREG32(SRBM_STATUS));
  1916. /* After reset we need to reinit the asic as GPU often endup in an
  1917. * incoherent state.
  1918. */
  1919. atom_asic_init(rdev->mode_info.atom_context);
  1920. evergreen_mc_resume(rdev, &save);
  1921. return 0;
  1922. }
  1923. int evergreen_asic_reset(struct radeon_device *rdev)
  1924. {
  1925. return evergreen_gpu_soft_reset(rdev);
  1926. }
  1927. /* Interrupts */
  1928. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1929. {
  1930. switch (crtc) {
  1931. case 0:
  1932. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1933. case 1:
  1934. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1935. case 2:
  1936. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1937. case 3:
  1938. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1939. case 4:
  1940. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1941. case 5:
  1942. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1943. default:
  1944. return 0;
  1945. }
  1946. }
  1947. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1948. {
  1949. u32 tmp;
  1950. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  1951. WREG32(GRBM_INT_CNTL, 0);
  1952. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1953. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1954. if (!(rdev->flags & RADEON_IS_IGP)) {
  1955. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1956. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1957. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1958. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1959. }
  1960. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1961. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1962. if (!(rdev->flags & RADEON_IS_IGP)) {
  1963. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1964. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1965. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1966. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1967. }
  1968. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1969. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1970. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1971. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1972. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1973. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1974. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1975. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1976. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1977. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1978. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1979. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1980. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1981. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1982. }
  1983. int evergreen_irq_set(struct radeon_device *rdev)
  1984. {
  1985. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1986. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1987. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1988. u32 grbm_int_cntl = 0;
  1989. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  1990. if (!rdev->irq.installed) {
  1991. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  1992. return -EINVAL;
  1993. }
  1994. /* don't enable anything if the ih is disabled */
  1995. if (!rdev->ih.enabled) {
  1996. r600_disable_interrupts(rdev);
  1997. /* force the active interrupt state to all disabled */
  1998. evergreen_disable_interrupt_state(rdev);
  1999. return 0;
  2000. }
  2001. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2002. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2003. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2004. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2005. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2006. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2007. if (rdev->irq.sw_int) {
  2008. DRM_DEBUG("evergreen_irq_set: sw int\n");
  2009. cp_int_cntl |= RB_INT_ENABLE;
  2010. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2011. }
  2012. if (rdev->irq.crtc_vblank_int[0] ||
  2013. rdev->irq.pflip[0]) {
  2014. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2015. crtc1 |= VBLANK_INT_MASK;
  2016. }
  2017. if (rdev->irq.crtc_vblank_int[1] ||
  2018. rdev->irq.pflip[1]) {
  2019. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2020. crtc2 |= VBLANK_INT_MASK;
  2021. }
  2022. if (rdev->irq.crtc_vblank_int[2] ||
  2023. rdev->irq.pflip[2]) {
  2024. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2025. crtc3 |= VBLANK_INT_MASK;
  2026. }
  2027. if (rdev->irq.crtc_vblank_int[3] ||
  2028. rdev->irq.pflip[3]) {
  2029. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2030. crtc4 |= VBLANK_INT_MASK;
  2031. }
  2032. if (rdev->irq.crtc_vblank_int[4] ||
  2033. rdev->irq.pflip[4]) {
  2034. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2035. crtc5 |= VBLANK_INT_MASK;
  2036. }
  2037. if (rdev->irq.crtc_vblank_int[5] ||
  2038. rdev->irq.pflip[5]) {
  2039. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2040. crtc6 |= VBLANK_INT_MASK;
  2041. }
  2042. if (rdev->irq.hpd[0]) {
  2043. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2044. hpd1 |= DC_HPDx_INT_EN;
  2045. }
  2046. if (rdev->irq.hpd[1]) {
  2047. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2048. hpd2 |= DC_HPDx_INT_EN;
  2049. }
  2050. if (rdev->irq.hpd[2]) {
  2051. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2052. hpd3 |= DC_HPDx_INT_EN;
  2053. }
  2054. if (rdev->irq.hpd[3]) {
  2055. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2056. hpd4 |= DC_HPDx_INT_EN;
  2057. }
  2058. if (rdev->irq.hpd[4]) {
  2059. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2060. hpd5 |= DC_HPDx_INT_EN;
  2061. }
  2062. if (rdev->irq.hpd[5]) {
  2063. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2064. hpd6 |= DC_HPDx_INT_EN;
  2065. }
  2066. if (rdev->irq.gui_idle) {
  2067. DRM_DEBUG("gui idle\n");
  2068. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2069. }
  2070. WREG32(CP_INT_CNTL, cp_int_cntl);
  2071. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2072. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2073. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2074. if (!(rdev->flags & RADEON_IS_IGP)) {
  2075. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2076. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2077. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2078. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2079. }
  2080. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2081. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2082. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2083. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2084. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2085. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2086. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2087. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2088. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2089. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2090. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2091. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2092. return 0;
  2093. }
  2094. static inline void evergreen_irq_ack(struct radeon_device *rdev)
  2095. {
  2096. u32 tmp;
  2097. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2098. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2099. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2100. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2101. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2102. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2103. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2104. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2105. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2106. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2107. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2108. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2109. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2110. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2111. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2112. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2113. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2114. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2115. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2116. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2117. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2118. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2119. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2120. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2121. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2122. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2123. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2124. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2125. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2126. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2127. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2128. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2129. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2130. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2131. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2132. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2133. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2134. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2135. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2136. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2137. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2138. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2139. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2140. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2141. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2142. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2143. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2144. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2145. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2146. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2147. tmp |= DC_HPDx_INT_ACK;
  2148. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2149. }
  2150. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2151. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2152. tmp |= DC_HPDx_INT_ACK;
  2153. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2154. }
  2155. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2156. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2157. tmp |= DC_HPDx_INT_ACK;
  2158. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2159. }
  2160. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2161. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2162. tmp |= DC_HPDx_INT_ACK;
  2163. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2164. }
  2165. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2166. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2167. tmp |= DC_HPDx_INT_ACK;
  2168. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2169. }
  2170. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2171. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2172. tmp |= DC_HPDx_INT_ACK;
  2173. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2174. }
  2175. }
  2176. void evergreen_irq_disable(struct radeon_device *rdev)
  2177. {
  2178. r600_disable_interrupts(rdev);
  2179. /* Wait and acknowledge irq */
  2180. mdelay(1);
  2181. evergreen_irq_ack(rdev);
  2182. evergreen_disable_interrupt_state(rdev);
  2183. }
  2184. static void evergreen_irq_suspend(struct radeon_device *rdev)
  2185. {
  2186. evergreen_irq_disable(rdev);
  2187. r600_rlc_stop(rdev);
  2188. }
  2189. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2190. {
  2191. u32 wptr, tmp;
  2192. if (rdev->wb.enabled)
  2193. wptr = rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4];
  2194. else
  2195. wptr = RREG32(IH_RB_WPTR);
  2196. if (wptr & RB_OVERFLOW) {
  2197. /* When a ring buffer overflow happen start parsing interrupt
  2198. * from the last not overwritten vector (wptr + 16). Hopefully
  2199. * this should allow us to catchup.
  2200. */
  2201. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2202. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2203. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2204. tmp = RREG32(IH_RB_CNTL);
  2205. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2206. WREG32(IH_RB_CNTL, tmp);
  2207. }
  2208. return (wptr & rdev->ih.ptr_mask);
  2209. }
  2210. int evergreen_irq_process(struct radeon_device *rdev)
  2211. {
  2212. u32 wptr = evergreen_get_ih_wptr(rdev);
  2213. u32 rptr = rdev->ih.rptr;
  2214. u32 src_id, src_data;
  2215. u32 ring_index;
  2216. unsigned long flags;
  2217. bool queue_hotplug = false;
  2218. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2219. if (!rdev->ih.enabled)
  2220. return IRQ_NONE;
  2221. spin_lock_irqsave(&rdev->ih.lock, flags);
  2222. if (rptr == wptr) {
  2223. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2224. return IRQ_NONE;
  2225. }
  2226. if (rdev->shutdown) {
  2227. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2228. return IRQ_NONE;
  2229. }
  2230. restart_ih:
  2231. /* display interrupts */
  2232. evergreen_irq_ack(rdev);
  2233. rdev->ih.wptr = wptr;
  2234. while (rptr != wptr) {
  2235. /* wptr/rptr are in bytes! */
  2236. ring_index = rptr / 4;
  2237. src_id = rdev->ih.ring[ring_index] & 0xff;
  2238. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2239. switch (src_id) {
  2240. case 1: /* D1 vblank/vline */
  2241. switch (src_data) {
  2242. case 0: /* D1 vblank */
  2243. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2244. if (rdev->irq.crtc_vblank_int[0]) {
  2245. drm_handle_vblank(rdev->ddev, 0);
  2246. rdev->pm.vblank_sync = true;
  2247. wake_up(&rdev->irq.vblank_queue);
  2248. }
  2249. if (rdev->irq.pflip[0])
  2250. radeon_crtc_handle_flip(rdev, 0);
  2251. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2252. DRM_DEBUG("IH: D1 vblank\n");
  2253. }
  2254. break;
  2255. case 1: /* D1 vline */
  2256. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2257. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2258. DRM_DEBUG("IH: D1 vline\n");
  2259. }
  2260. break;
  2261. default:
  2262. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2263. break;
  2264. }
  2265. break;
  2266. case 2: /* D2 vblank/vline */
  2267. switch (src_data) {
  2268. case 0: /* D2 vblank */
  2269. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2270. if (rdev->irq.crtc_vblank_int[1]) {
  2271. drm_handle_vblank(rdev->ddev, 1);
  2272. rdev->pm.vblank_sync = true;
  2273. wake_up(&rdev->irq.vblank_queue);
  2274. }
  2275. if (rdev->irq.pflip[1])
  2276. radeon_crtc_handle_flip(rdev, 1);
  2277. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2278. DRM_DEBUG("IH: D2 vblank\n");
  2279. }
  2280. break;
  2281. case 1: /* D2 vline */
  2282. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2283. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2284. DRM_DEBUG("IH: D2 vline\n");
  2285. }
  2286. break;
  2287. default:
  2288. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2289. break;
  2290. }
  2291. break;
  2292. case 3: /* D3 vblank/vline */
  2293. switch (src_data) {
  2294. case 0: /* D3 vblank */
  2295. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2296. if (rdev->irq.crtc_vblank_int[2]) {
  2297. drm_handle_vblank(rdev->ddev, 2);
  2298. rdev->pm.vblank_sync = true;
  2299. wake_up(&rdev->irq.vblank_queue);
  2300. }
  2301. if (rdev->irq.pflip[2])
  2302. radeon_crtc_handle_flip(rdev, 2);
  2303. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2304. DRM_DEBUG("IH: D3 vblank\n");
  2305. }
  2306. break;
  2307. case 1: /* D3 vline */
  2308. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2309. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2310. DRM_DEBUG("IH: D3 vline\n");
  2311. }
  2312. break;
  2313. default:
  2314. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2315. break;
  2316. }
  2317. break;
  2318. case 4: /* D4 vblank/vline */
  2319. switch (src_data) {
  2320. case 0: /* D4 vblank */
  2321. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2322. if (rdev->irq.crtc_vblank_int[3]) {
  2323. drm_handle_vblank(rdev->ddev, 3);
  2324. rdev->pm.vblank_sync = true;
  2325. wake_up(&rdev->irq.vblank_queue);
  2326. }
  2327. if (rdev->irq.pflip[3])
  2328. radeon_crtc_handle_flip(rdev, 3);
  2329. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2330. DRM_DEBUG("IH: D4 vblank\n");
  2331. }
  2332. break;
  2333. case 1: /* D4 vline */
  2334. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2335. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2336. DRM_DEBUG("IH: D4 vline\n");
  2337. }
  2338. break;
  2339. default:
  2340. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2341. break;
  2342. }
  2343. break;
  2344. case 5: /* D5 vblank/vline */
  2345. switch (src_data) {
  2346. case 0: /* D5 vblank */
  2347. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2348. if (rdev->irq.crtc_vblank_int[4]) {
  2349. drm_handle_vblank(rdev->ddev, 4);
  2350. rdev->pm.vblank_sync = true;
  2351. wake_up(&rdev->irq.vblank_queue);
  2352. }
  2353. if (rdev->irq.pflip[4])
  2354. radeon_crtc_handle_flip(rdev, 4);
  2355. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2356. DRM_DEBUG("IH: D5 vblank\n");
  2357. }
  2358. break;
  2359. case 1: /* D5 vline */
  2360. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2361. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2362. DRM_DEBUG("IH: D5 vline\n");
  2363. }
  2364. break;
  2365. default:
  2366. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2367. break;
  2368. }
  2369. break;
  2370. case 6: /* D6 vblank/vline */
  2371. switch (src_data) {
  2372. case 0: /* D6 vblank */
  2373. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2374. if (rdev->irq.crtc_vblank_int[5]) {
  2375. drm_handle_vblank(rdev->ddev, 5);
  2376. rdev->pm.vblank_sync = true;
  2377. wake_up(&rdev->irq.vblank_queue);
  2378. }
  2379. if (rdev->irq.pflip[5])
  2380. radeon_crtc_handle_flip(rdev, 5);
  2381. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2382. DRM_DEBUG("IH: D6 vblank\n");
  2383. }
  2384. break;
  2385. case 1: /* D6 vline */
  2386. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2387. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2388. DRM_DEBUG("IH: D6 vline\n");
  2389. }
  2390. break;
  2391. default:
  2392. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2393. break;
  2394. }
  2395. break;
  2396. case 42: /* HPD hotplug */
  2397. switch (src_data) {
  2398. case 0:
  2399. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2400. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2401. queue_hotplug = true;
  2402. DRM_DEBUG("IH: HPD1\n");
  2403. }
  2404. break;
  2405. case 1:
  2406. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2407. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2408. queue_hotplug = true;
  2409. DRM_DEBUG("IH: HPD2\n");
  2410. }
  2411. break;
  2412. case 2:
  2413. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2414. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2415. queue_hotplug = true;
  2416. DRM_DEBUG("IH: HPD3\n");
  2417. }
  2418. break;
  2419. case 3:
  2420. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2421. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2422. queue_hotplug = true;
  2423. DRM_DEBUG("IH: HPD4\n");
  2424. }
  2425. break;
  2426. case 4:
  2427. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2428. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2429. queue_hotplug = true;
  2430. DRM_DEBUG("IH: HPD5\n");
  2431. }
  2432. break;
  2433. case 5:
  2434. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2435. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2436. queue_hotplug = true;
  2437. DRM_DEBUG("IH: HPD6\n");
  2438. }
  2439. break;
  2440. default:
  2441. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2442. break;
  2443. }
  2444. break;
  2445. case 176: /* CP_INT in ring buffer */
  2446. case 177: /* CP_INT in IB1 */
  2447. case 178: /* CP_INT in IB2 */
  2448. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2449. radeon_fence_process(rdev);
  2450. break;
  2451. case 181: /* CP EOP event */
  2452. DRM_DEBUG("IH: CP EOP\n");
  2453. radeon_fence_process(rdev);
  2454. break;
  2455. case 233: /* GUI IDLE */
  2456. DRM_DEBUG("IH: CP EOP\n");
  2457. rdev->pm.gui_idle = true;
  2458. wake_up(&rdev->irq.idle_queue);
  2459. break;
  2460. default:
  2461. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2462. break;
  2463. }
  2464. /* wptr/rptr are in bytes! */
  2465. rptr += 16;
  2466. rptr &= rdev->ih.ptr_mask;
  2467. }
  2468. /* make sure wptr hasn't changed while processing */
  2469. wptr = evergreen_get_ih_wptr(rdev);
  2470. if (wptr != rdev->ih.wptr)
  2471. goto restart_ih;
  2472. if (queue_hotplug)
  2473. queue_work(rdev->wq, &rdev->hotplug_work);
  2474. rdev->ih.rptr = rptr;
  2475. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2476. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2477. return IRQ_HANDLED;
  2478. }
  2479. static int evergreen_startup(struct radeon_device *rdev)
  2480. {
  2481. int r;
  2482. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2483. r = r600_init_microcode(rdev);
  2484. if (r) {
  2485. DRM_ERROR("Failed to load firmware!\n");
  2486. return r;
  2487. }
  2488. }
  2489. evergreen_mc_program(rdev);
  2490. if (rdev->flags & RADEON_IS_AGP) {
  2491. evergreen_agp_enable(rdev);
  2492. } else {
  2493. r = evergreen_pcie_gart_enable(rdev);
  2494. if (r)
  2495. return r;
  2496. }
  2497. evergreen_gpu_init(rdev);
  2498. r = evergreen_blit_init(rdev);
  2499. if (r) {
  2500. evergreen_blit_fini(rdev);
  2501. rdev->asic->copy = NULL;
  2502. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2503. }
  2504. /* allocate wb buffer */
  2505. r = radeon_wb_init(rdev);
  2506. if (r)
  2507. return r;
  2508. /* Enable IRQ */
  2509. r = r600_irq_init(rdev);
  2510. if (r) {
  2511. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2512. radeon_irq_kms_fini(rdev);
  2513. return r;
  2514. }
  2515. evergreen_irq_set(rdev);
  2516. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  2517. if (r)
  2518. return r;
  2519. r = evergreen_cp_load_microcode(rdev);
  2520. if (r)
  2521. return r;
  2522. r = evergreen_cp_resume(rdev);
  2523. if (r)
  2524. return r;
  2525. return 0;
  2526. }
  2527. int evergreen_resume(struct radeon_device *rdev)
  2528. {
  2529. int r;
  2530. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2531. * posting will perform necessary task to bring back GPU into good
  2532. * shape.
  2533. */
  2534. /* post card */
  2535. atom_asic_init(rdev->mode_info.atom_context);
  2536. r = evergreen_startup(rdev);
  2537. if (r) {
  2538. DRM_ERROR("r600 startup failed on resume\n");
  2539. return r;
  2540. }
  2541. r = r600_ib_test(rdev);
  2542. if (r) {
  2543. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  2544. return r;
  2545. }
  2546. return r;
  2547. }
  2548. int evergreen_suspend(struct radeon_device *rdev)
  2549. {
  2550. int r;
  2551. /* FIXME: we should wait for ring to be empty */
  2552. r700_cp_stop(rdev);
  2553. rdev->cp.ready = false;
  2554. evergreen_irq_suspend(rdev);
  2555. radeon_wb_disable(rdev);
  2556. evergreen_pcie_gart_disable(rdev);
  2557. /* unpin shaders bo */
  2558. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  2559. if (likely(r == 0)) {
  2560. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  2561. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  2562. }
  2563. return 0;
  2564. }
  2565. int evergreen_copy_blit(struct radeon_device *rdev,
  2566. uint64_t src_offset, uint64_t dst_offset,
  2567. unsigned num_pages, struct radeon_fence *fence)
  2568. {
  2569. int r;
  2570. mutex_lock(&rdev->r600_blit.mutex);
  2571. rdev->r600_blit.vb_ib = NULL;
  2572. r = evergreen_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  2573. if (r) {
  2574. if (rdev->r600_blit.vb_ib)
  2575. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  2576. mutex_unlock(&rdev->r600_blit.mutex);
  2577. return r;
  2578. }
  2579. evergreen_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  2580. evergreen_blit_done_copy(rdev, fence);
  2581. mutex_unlock(&rdev->r600_blit.mutex);
  2582. return 0;
  2583. }
  2584. static bool evergreen_card_posted(struct radeon_device *rdev)
  2585. {
  2586. u32 reg;
  2587. /* first check CRTCs */
  2588. if (rdev->flags & RADEON_IS_IGP)
  2589. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  2590. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2591. else
  2592. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  2593. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  2594. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  2595. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  2596. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  2597. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2598. if (reg & EVERGREEN_CRTC_MASTER_EN)
  2599. return true;
  2600. /* then check MEM_SIZE, in case the crtcs are off */
  2601. if (RREG32(CONFIG_MEMSIZE))
  2602. return true;
  2603. return false;
  2604. }
  2605. /* Plan is to move initialization in that function and use
  2606. * helper function so that radeon_device_init pretty much
  2607. * do nothing more than calling asic specific function. This
  2608. * should also allow to remove a bunch of callback function
  2609. * like vram_info.
  2610. */
  2611. int evergreen_init(struct radeon_device *rdev)
  2612. {
  2613. int r;
  2614. r = radeon_dummy_page_init(rdev);
  2615. if (r)
  2616. return r;
  2617. /* This don't do much */
  2618. r = radeon_gem_init(rdev);
  2619. if (r)
  2620. return r;
  2621. /* Read BIOS */
  2622. if (!radeon_get_bios(rdev)) {
  2623. if (ASIC_IS_AVIVO(rdev))
  2624. return -EINVAL;
  2625. }
  2626. /* Must be an ATOMBIOS */
  2627. if (!rdev->is_atom_bios) {
  2628. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2629. return -EINVAL;
  2630. }
  2631. r = radeon_atombios_init(rdev);
  2632. if (r)
  2633. return r;
  2634. /* Post card if necessary */
  2635. if (!evergreen_card_posted(rdev)) {
  2636. if (!rdev->bios) {
  2637. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2638. return -EINVAL;
  2639. }
  2640. DRM_INFO("GPU not posted. posting now...\n");
  2641. atom_asic_init(rdev->mode_info.atom_context);
  2642. }
  2643. /* Initialize scratch registers */
  2644. r600_scratch_init(rdev);
  2645. /* Initialize surface registers */
  2646. radeon_surface_init(rdev);
  2647. /* Initialize clocks */
  2648. radeon_get_clock_info(rdev->ddev);
  2649. /* Fence driver */
  2650. r = radeon_fence_driver_init(rdev);
  2651. if (r)
  2652. return r;
  2653. /* initialize AGP */
  2654. if (rdev->flags & RADEON_IS_AGP) {
  2655. r = radeon_agp_init(rdev);
  2656. if (r)
  2657. radeon_agp_disable(rdev);
  2658. }
  2659. /* initialize memory controller */
  2660. r = evergreen_mc_init(rdev);
  2661. if (r)
  2662. return r;
  2663. /* Memory manager */
  2664. r = radeon_bo_init(rdev);
  2665. if (r)
  2666. return r;
  2667. r = radeon_irq_kms_init(rdev);
  2668. if (r)
  2669. return r;
  2670. rdev->cp.ring_obj = NULL;
  2671. r600_ring_init(rdev, 1024 * 1024);
  2672. rdev->ih.ring_obj = NULL;
  2673. r600_ih_ring_init(rdev, 64 * 1024);
  2674. r = r600_pcie_gart_init(rdev);
  2675. if (r)
  2676. return r;
  2677. rdev->accel_working = true;
  2678. r = evergreen_startup(rdev);
  2679. if (r) {
  2680. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2681. r700_cp_fini(rdev);
  2682. r600_irq_fini(rdev);
  2683. radeon_wb_fini(rdev);
  2684. radeon_irq_kms_fini(rdev);
  2685. evergreen_pcie_gart_fini(rdev);
  2686. rdev->accel_working = false;
  2687. }
  2688. if (rdev->accel_working) {
  2689. r = radeon_ib_pool_init(rdev);
  2690. if (r) {
  2691. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  2692. rdev->accel_working = false;
  2693. }
  2694. r = r600_ib_test(rdev);
  2695. if (r) {
  2696. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  2697. rdev->accel_working = false;
  2698. }
  2699. }
  2700. return 0;
  2701. }
  2702. void evergreen_fini(struct radeon_device *rdev)
  2703. {
  2704. evergreen_blit_fini(rdev);
  2705. r700_cp_fini(rdev);
  2706. r600_irq_fini(rdev);
  2707. radeon_wb_fini(rdev);
  2708. radeon_irq_kms_fini(rdev);
  2709. evergreen_pcie_gart_fini(rdev);
  2710. radeon_gem_fini(rdev);
  2711. radeon_fence_driver_fini(rdev);
  2712. radeon_agp_fini(rdev);
  2713. radeon_bo_fini(rdev);
  2714. radeon_atombios_fini(rdev);
  2715. kfree(rdev->bios);
  2716. rdev->bios = NULL;
  2717. radeon_dummy_page_fini(rdev);
  2718. }