atombios_crtc.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. atombios_blank_crtc(crtc, ATOM_ENABLE);
  227. if (ASIC_IS_DCE3(rdev))
  228. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  229. atombios_enable_crtc(crtc, ATOM_DISABLE);
  230. radeon_crtc->enabled = false;
  231. /* adjust pm to dpms changes AFTER disabling crtcs */
  232. radeon_pm_compute_clocks(rdev);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. args.ucH_Border = radeon_crtc->h_border;
  262. args.ucV_Border = radeon_crtc->v_border;
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  276. }
  277. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode)
  279. {
  280. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  281. struct drm_device *dev = crtc->dev;
  282. struct radeon_device *rdev = dev->dev_private;
  283. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  284. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  285. u16 misc = 0;
  286. memset(&args, 0, sizeof(args));
  287. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  288. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  289. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  293. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  294. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  295. args.usV_SyncWidth =
  296. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  297. args.ucOverscanRight = radeon_crtc->h_border;
  298. args.ucOverscanLeft = radeon_crtc->h_border;
  299. args.ucOverscanBottom = radeon_crtc->v_border;
  300. args.ucOverscanTop = radeon_crtc->v_border;
  301. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  302. misc |= ATOM_VSYNC_POLARITY;
  303. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  304. misc |= ATOM_HSYNC_POLARITY;
  305. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  306. misc |= ATOM_COMPOSITESYNC;
  307. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  308. misc |= ATOM_INTERLACE;
  309. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  310. misc |= ATOM_DOUBLE_CLOCK_MODE;
  311. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  312. args.ucCRTC = radeon_crtc->crtc_id;
  313. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  314. }
  315. static void atombios_disable_ss(struct drm_crtc *crtc)
  316. {
  317. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  318. struct drm_device *dev = crtc->dev;
  319. struct radeon_device *rdev = dev->dev_private;
  320. u32 ss_cntl;
  321. if (ASIC_IS_DCE4(rdev)) {
  322. switch (radeon_crtc->pll_id) {
  323. case ATOM_PPLL1:
  324. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  325. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  326. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  327. break;
  328. case ATOM_PPLL2:
  329. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  330. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  331. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  332. break;
  333. case ATOM_DCPLL:
  334. case ATOM_PPLL_INVALID:
  335. return;
  336. }
  337. } else if (ASIC_IS_AVIVO(rdev)) {
  338. switch (radeon_crtc->pll_id) {
  339. case ATOM_PPLL1:
  340. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  341. ss_cntl &= ~1;
  342. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  343. break;
  344. case ATOM_PPLL2:
  345. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  346. ss_cntl &= ~1;
  347. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  348. break;
  349. case ATOM_DCPLL:
  350. case ATOM_PPLL_INVALID:
  351. return;
  352. }
  353. }
  354. }
  355. union atom_enable_ss {
  356. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  357. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  358. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  360. };
  361. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  362. int enable,
  363. int pll_id,
  364. struct radeon_atom_ss *ss)
  365. {
  366. struct drm_device *dev = crtc->dev;
  367. struct radeon_device *rdev = dev->dev_private;
  368. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  369. union atom_enable_ss args;
  370. memset(&args, 0, sizeof(args));
  371. if (ASIC_IS_DCE4(rdev)) {
  372. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  373. args.v2.ucSpreadSpectrumType = ss->type;
  374. switch (pll_id) {
  375. case ATOM_PPLL1:
  376. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  377. args.v2.usSpreadSpectrumAmount = ss->amount;
  378. args.v2.usSpreadSpectrumStep = ss->step;
  379. break;
  380. case ATOM_PPLL2:
  381. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  382. args.v2.usSpreadSpectrumAmount = ss->amount;
  383. args.v2.usSpreadSpectrumStep = ss->step;
  384. break;
  385. case ATOM_DCPLL:
  386. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  387. args.v2.usSpreadSpectrumAmount = 0;
  388. args.v2.usSpreadSpectrumStep = 0;
  389. break;
  390. case ATOM_PPLL_INVALID:
  391. return;
  392. }
  393. args.v2.ucEnable = enable;
  394. } else if (ASIC_IS_DCE3(rdev)) {
  395. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  396. args.v1.ucSpreadSpectrumType = ss->type;
  397. args.v1.ucSpreadSpectrumStep = ss->step;
  398. args.v1.ucSpreadSpectrumDelay = ss->delay;
  399. args.v1.ucSpreadSpectrumRange = ss->range;
  400. args.v1.ucPpll = pll_id;
  401. args.v1.ucEnable = enable;
  402. } else if (ASIC_IS_AVIVO(rdev)) {
  403. if (enable == ATOM_DISABLE) {
  404. atombios_disable_ss(crtc);
  405. return;
  406. }
  407. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  408. args.lvds_ss_2.ucSpreadSpectrumType = ss->type;
  409. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  410. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  411. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  412. args.lvds_ss_2.ucEnable = enable;
  413. } else {
  414. if (enable == ATOM_DISABLE) {
  415. atombios_disable_ss(crtc);
  416. return;
  417. }
  418. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  419. args.lvds_ss.ucSpreadSpectrumType = ss->type;
  420. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  421. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  422. args.lvds_ss.ucEnable = enable;
  423. }
  424. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  425. }
  426. union adjust_pixel_clock {
  427. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  428. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  429. };
  430. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  431. struct drm_display_mode *mode,
  432. struct radeon_pll *pll,
  433. bool ss_enabled,
  434. struct radeon_atom_ss *ss)
  435. {
  436. struct drm_device *dev = crtc->dev;
  437. struct radeon_device *rdev = dev->dev_private;
  438. struct drm_encoder *encoder = NULL;
  439. struct radeon_encoder *radeon_encoder = NULL;
  440. u32 adjusted_clock = mode->clock;
  441. int encoder_mode = 0;
  442. u32 dp_clock = mode->clock;
  443. int bpc = 8;
  444. /* reset the pll flags */
  445. pll->flags = 0;
  446. if (ASIC_IS_AVIVO(rdev)) {
  447. if ((rdev->family == CHIP_RS600) ||
  448. (rdev->family == CHIP_RS690) ||
  449. (rdev->family == CHIP_RS740))
  450. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  451. RADEON_PLL_PREFER_CLOSEST_LOWER);
  452. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  453. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  454. else
  455. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  456. } else {
  457. pll->flags |= RADEON_PLL_LEGACY;
  458. if (mode->clock > 200000) /* range limits??? */
  459. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  460. else
  461. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  462. }
  463. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  464. if (encoder->crtc == crtc) {
  465. radeon_encoder = to_radeon_encoder(encoder);
  466. encoder_mode = atombios_get_encoder_mode(encoder);
  467. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  468. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  469. if (connector) {
  470. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  471. struct radeon_connector_atom_dig *dig_connector =
  472. radeon_connector->con_priv;
  473. dp_clock = dig_connector->dp_clock;
  474. }
  475. }
  476. /* use recommended ref_div for ss */
  477. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  478. if (ss_enabled) {
  479. if (ss->refdiv) {
  480. pll->flags |= RADEON_PLL_USE_REF_DIV;
  481. pll->reference_div = ss->refdiv;
  482. }
  483. }
  484. }
  485. if (ASIC_IS_AVIVO(rdev)) {
  486. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  487. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  488. adjusted_clock = mode->clock * 2;
  489. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  490. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  491. } else {
  492. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  493. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  494. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  495. pll->flags |= RADEON_PLL_USE_REF_DIV;
  496. }
  497. break;
  498. }
  499. }
  500. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  501. * accordingly based on the encoder/transmitter to work around
  502. * special hw requirements.
  503. */
  504. if (ASIC_IS_DCE3(rdev)) {
  505. union adjust_pixel_clock args;
  506. u8 frev, crev;
  507. int index;
  508. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  509. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  510. &crev))
  511. return adjusted_clock;
  512. memset(&args, 0, sizeof(args));
  513. switch (frev) {
  514. case 1:
  515. switch (crev) {
  516. case 1:
  517. case 2:
  518. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  519. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  520. args.v1.ucEncodeMode = encoder_mode;
  521. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  522. if (ss_enabled)
  523. args.v1.ucConfig |=
  524. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  525. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  526. args.v1.ucConfig |=
  527. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  528. }
  529. atom_execute_table(rdev->mode_info.atom_context,
  530. index, (uint32_t *)&args);
  531. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  532. break;
  533. case 3:
  534. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  535. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  536. args.v3.sInput.ucEncodeMode = encoder_mode;
  537. args.v3.sInput.ucDispPllConfig = 0;
  538. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  539. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  540. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  541. if (ss_enabled)
  542. args.v3.sInput.ucDispPllConfig |=
  543. DISPPLL_CONFIG_SS_ENABLE;
  544. args.v3.sInput.ucDispPllConfig |=
  545. DISPPLL_CONFIG_COHERENT_MODE;
  546. /* 16200 or 27000 */
  547. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  548. } else {
  549. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  550. /* deep color support */
  551. args.v3.sInput.usPixelClock =
  552. cpu_to_le16((mode->clock * bpc / 8) / 10);
  553. }
  554. if (dig->coherent_mode)
  555. args.v3.sInput.ucDispPllConfig |=
  556. DISPPLL_CONFIG_COHERENT_MODE;
  557. if (mode->clock > 165000)
  558. args.v3.sInput.ucDispPllConfig |=
  559. DISPPLL_CONFIG_DUAL_LINK;
  560. }
  561. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  562. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  563. if (ss_enabled)
  564. args.v3.sInput.ucDispPllConfig |=
  565. DISPPLL_CONFIG_SS_ENABLE;
  566. args.v3.sInput.ucDispPllConfig |=
  567. DISPPLL_CONFIG_COHERENT_MODE;
  568. /* 16200 or 27000 */
  569. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  570. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  571. if (ss_enabled)
  572. args.v3.sInput.ucDispPllConfig |=
  573. DISPPLL_CONFIG_SS_ENABLE;
  574. } else {
  575. if (mode->clock > 165000)
  576. args.v3.sInput.ucDispPllConfig |=
  577. DISPPLL_CONFIG_DUAL_LINK;
  578. }
  579. }
  580. atom_execute_table(rdev->mode_info.atom_context,
  581. index, (uint32_t *)&args);
  582. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  583. if (args.v3.sOutput.ucRefDiv) {
  584. pll->flags |= RADEON_PLL_USE_REF_DIV;
  585. pll->reference_div = args.v3.sOutput.ucRefDiv;
  586. }
  587. if (args.v3.sOutput.ucPostDiv) {
  588. pll->flags |= RADEON_PLL_USE_POST_DIV;
  589. pll->post_div = args.v3.sOutput.ucPostDiv;
  590. }
  591. break;
  592. default:
  593. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  594. return adjusted_clock;
  595. }
  596. break;
  597. default:
  598. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  599. return adjusted_clock;
  600. }
  601. }
  602. return adjusted_clock;
  603. }
  604. union set_pixel_clock {
  605. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  606. PIXEL_CLOCK_PARAMETERS v1;
  607. PIXEL_CLOCK_PARAMETERS_V2 v2;
  608. PIXEL_CLOCK_PARAMETERS_V3 v3;
  609. PIXEL_CLOCK_PARAMETERS_V5 v5;
  610. };
  611. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  612. {
  613. struct drm_device *dev = crtc->dev;
  614. struct radeon_device *rdev = dev->dev_private;
  615. u8 frev, crev;
  616. int index;
  617. union set_pixel_clock args;
  618. memset(&args, 0, sizeof(args));
  619. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  620. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  621. &crev))
  622. return;
  623. switch (frev) {
  624. case 1:
  625. switch (crev) {
  626. case 5:
  627. /* if the default dcpll clock is specified,
  628. * SetPixelClock provides the dividers
  629. */
  630. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  631. args.v5.usPixelClock = rdev->clock.default_dispclk;
  632. args.v5.ucPpll = ATOM_DCPLL;
  633. break;
  634. default:
  635. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  636. return;
  637. }
  638. break;
  639. default:
  640. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  641. return;
  642. }
  643. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  644. }
  645. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  646. int crtc_id,
  647. int pll_id,
  648. u32 encoder_mode,
  649. u32 encoder_id,
  650. u32 clock,
  651. u32 ref_div,
  652. u32 fb_div,
  653. u32 frac_fb_div,
  654. u32 post_div)
  655. {
  656. struct drm_device *dev = crtc->dev;
  657. struct radeon_device *rdev = dev->dev_private;
  658. u8 frev, crev;
  659. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  660. union set_pixel_clock args;
  661. memset(&args, 0, sizeof(args));
  662. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  663. &crev))
  664. return;
  665. switch (frev) {
  666. case 1:
  667. switch (crev) {
  668. case 1:
  669. if (clock == ATOM_DISABLE)
  670. return;
  671. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  672. args.v1.usRefDiv = cpu_to_le16(ref_div);
  673. args.v1.usFbDiv = cpu_to_le16(fb_div);
  674. args.v1.ucFracFbDiv = frac_fb_div;
  675. args.v1.ucPostDiv = post_div;
  676. args.v1.ucPpll = pll_id;
  677. args.v1.ucCRTC = crtc_id;
  678. args.v1.ucRefDivSrc = 1;
  679. break;
  680. case 2:
  681. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  682. args.v2.usRefDiv = cpu_to_le16(ref_div);
  683. args.v2.usFbDiv = cpu_to_le16(fb_div);
  684. args.v2.ucFracFbDiv = frac_fb_div;
  685. args.v2.ucPostDiv = post_div;
  686. args.v2.ucPpll = pll_id;
  687. args.v2.ucCRTC = crtc_id;
  688. args.v2.ucRefDivSrc = 1;
  689. break;
  690. case 3:
  691. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  692. args.v3.usRefDiv = cpu_to_le16(ref_div);
  693. args.v3.usFbDiv = cpu_to_le16(fb_div);
  694. args.v3.ucFracFbDiv = frac_fb_div;
  695. args.v3.ucPostDiv = post_div;
  696. args.v3.ucPpll = pll_id;
  697. args.v3.ucMiscInfo = (pll_id << 2);
  698. args.v3.ucTransmitterId = encoder_id;
  699. args.v3.ucEncoderMode = encoder_mode;
  700. break;
  701. case 5:
  702. args.v5.ucCRTC = crtc_id;
  703. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  704. args.v5.ucRefDiv = ref_div;
  705. args.v5.usFbDiv = cpu_to_le16(fb_div);
  706. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  707. args.v5.ucPostDiv = post_div;
  708. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  709. args.v5.ucTransmitterID = encoder_id;
  710. args.v5.ucEncoderMode = encoder_mode;
  711. args.v5.ucPpll = pll_id;
  712. break;
  713. default:
  714. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  715. return;
  716. }
  717. break;
  718. default:
  719. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  720. return;
  721. }
  722. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  723. }
  724. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  725. {
  726. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  727. struct drm_device *dev = crtc->dev;
  728. struct radeon_device *rdev = dev->dev_private;
  729. struct drm_encoder *encoder = NULL;
  730. struct radeon_encoder *radeon_encoder = NULL;
  731. u32 pll_clock = mode->clock;
  732. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  733. struct radeon_pll *pll;
  734. u32 adjusted_clock;
  735. int encoder_mode = 0;
  736. struct radeon_atom_ss ss;
  737. bool ss_enabled = false;
  738. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  739. if (encoder->crtc == crtc) {
  740. radeon_encoder = to_radeon_encoder(encoder);
  741. encoder_mode = atombios_get_encoder_mode(encoder);
  742. break;
  743. }
  744. }
  745. if (!radeon_encoder)
  746. return;
  747. switch (radeon_crtc->pll_id) {
  748. case ATOM_PPLL1:
  749. pll = &rdev->clock.p1pll;
  750. break;
  751. case ATOM_PPLL2:
  752. pll = &rdev->clock.p2pll;
  753. break;
  754. case ATOM_DCPLL:
  755. case ATOM_PPLL_INVALID:
  756. default:
  757. pll = &rdev->clock.dcpll;
  758. break;
  759. }
  760. if (radeon_encoder->active_device &
  761. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  762. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  763. struct drm_connector *connector =
  764. radeon_get_connector_for_encoder(encoder);
  765. struct radeon_connector *radeon_connector =
  766. to_radeon_connector(connector);
  767. struct radeon_connector_atom_dig *dig_connector =
  768. radeon_connector->con_priv;
  769. int dp_clock;
  770. switch (encoder_mode) {
  771. case ATOM_ENCODER_MODE_DP:
  772. /* DP/eDP */
  773. dp_clock = dig_connector->dp_clock / 10;
  774. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  775. if (ASIC_IS_DCE4(rdev))
  776. ss_enabled =
  777. radeon_atombios_get_asic_ss_info(rdev, &ss,
  778. dig->lcd_ss_id,
  779. dp_clock);
  780. else
  781. ss_enabled =
  782. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  783. dig->lcd_ss_id);
  784. } else {
  785. if (ASIC_IS_DCE4(rdev))
  786. ss_enabled =
  787. radeon_atombios_get_asic_ss_info(rdev, &ss,
  788. ASIC_INTERNAL_SS_ON_DP,
  789. dp_clock);
  790. else {
  791. if (dp_clock == 16200) {
  792. ss_enabled =
  793. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  794. ATOM_DP_SS_ID2);
  795. if (!ss_enabled)
  796. ss_enabled =
  797. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  798. ATOM_DP_SS_ID1);
  799. } else
  800. ss_enabled =
  801. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  802. ATOM_DP_SS_ID1);
  803. }
  804. }
  805. break;
  806. case ATOM_ENCODER_MODE_LVDS:
  807. if (ASIC_IS_DCE4(rdev))
  808. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  809. dig->lcd_ss_id,
  810. mode->clock / 10);
  811. else
  812. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  813. dig->lcd_ss_id);
  814. break;
  815. case ATOM_ENCODER_MODE_DVI:
  816. if (ASIC_IS_DCE4(rdev))
  817. ss_enabled =
  818. radeon_atombios_get_asic_ss_info(rdev, &ss,
  819. ASIC_INTERNAL_SS_ON_TMDS,
  820. mode->clock / 10);
  821. break;
  822. case ATOM_ENCODER_MODE_HDMI:
  823. if (ASIC_IS_DCE4(rdev))
  824. ss_enabled =
  825. radeon_atombios_get_asic_ss_info(rdev, &ss,
  826. ASIC_INTERNAL_SS_ON_HDMI,
  827. mode->clock / 10);
  828. break;
  829. default:
  830. break;
  831. }
  832. }
  833. /* adjust pixel clock as needed */
  834. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  835. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  836. &ref_div, &post_div);
  837. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  838. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  839. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  840. ref_div, fb_div, frac_fb_div, post_div);
  841. if (ss_enabled) {
  842. /* calculate ss amount and step size */
  843. if (ASIC_IS_DCE4(rdev)) {
  844. u32 step_size;
  845. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  846. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  847. ss.amount |= ((amount - (ss.amount * 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  848. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  849. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  850. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  851. (125 * 25 * pll->reference_freq / 100);
  852. else
  853. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  854. (125 * 25 * pll->reference_freq / 100);
  855. ss.step = step_size;
  856. }
  857. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  858. }
  859. }
  860. static int evergreen_crtc_do_set_base(struct drm_crtc *crtc,
  861. struct drm_framebuffer *fb,
  862. int x, int y, int atomic)
  863. {
  864. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  865. struct drm_device *dev = crtc->dev;
  866. struct radeon_device *rdev = dev->dev_private;
  867. struct radeon_framebuffer *radeon_fb;
  868. struct drm_framebuffer *target_fb;
  869. struct drm_gem_object *obj;
  870. struct radeon_bo *rbo;
  871. uint64_t fb_location;
  872. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  873. int r;
  874. /* no fb bound */
  875. if (!atomic && !crtc->fb) {
  876. DRM_DEBUG_KMS("No FB bound\n");
  877. return 0;
  878. }
  879. if (atomic) {
  880. radeon_fb = to_radeon_framebuffer(fb);
  881. target_fb = fb;
  882. }
  883. else {
  884. radeon_fb = to_radeon_framebuffer(crtc->fb);
  885. target_fb = crtc->fb;
  886. }
  887. /* If atomic, assume fb object is pinned & idle & fenced and
  888. * just update base pointers
  889. */
  890. obj = radeon_fb->obj;
  891. rbo = obj->driver_private;
  892. r = radeon_bo_reserve(rbo, false);
  893. if (unlikely(r != 0))
  894. return r;
  895. if (atomic)
  896. fb_location = radeon_bo_gpu_offset(rbo);
  897. else {
  898. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  899. if (unlikely(r != 0)) {
  900. radeon_bo_unreserve(rbo);
  901. return -EINVAL;
  902. }
  903. }
  904. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  905. radeon_bo_unreserve(rbo);
  906. switch (target_fb->bits_per_pixel) {
  907. case 8:
  908. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  909. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  910. break;
  911. case 15:
  912. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  913. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  914. break;
  915. case 16:
  916. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  917. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  918. break;
  919. case 24:
  920. case 32:
  921. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  922. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  923. break;
  924. default:
  925. DRM_ERROR("Unsupported screen depth %d\n",
  926. target_fb->bits_per_pixel);
  927. return -EINVAL;
  928. }
  929. if (tiling_flags & RADEON_TILING_MACRO)
  930. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  931. else if (tiling_flags & RADEON_TILING_MICRO)
  932. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  933. switch (radeon_crtc->crtc_id) {
  934. case 0:
  935. WREG32(AVIVO_D1VGA_CONTROL, 0);
  936. break;
  937. case 1:
  938. WREG32(AVIVO_D2VGA_CONTROL, 0);
  939. break;
  940. case 2:
  941. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  942. break;
  943. case 3:
  944. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  945. break;
  946. case 4:
  947. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  948. break;
  949. case 5:
  950. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  951. break;
  952. default:
  953. break;
  954. }
  955. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  956. upper_32_bits(fb_location));
  957. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  958. upper_32_bits(fb_location));
  959. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  960. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  961. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  962. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  963. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  964. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  965. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  966. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  967. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  968. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  969. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  970. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  971. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  972. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  973. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  974. crtc->mode.vdisplay);
  975. x &= ~3;
  976. y &= ~1;
  977. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  978. (x << 16) | y);
  979. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  980. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  981. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  982. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  983. EVERGREEN_INTERLEAVE_EN);
  984. else
  985. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  986. if (!atomic && fb && fb != crtc->fb) {
  987. radeon_fb = to_radeon_framebuffer(fb);
  988. rbo = radeon_fb->obj->driver_private;
  989. r = radeon_bo_reserve(rbo, false);
  990. if (unlikely(r != 0))
  991. return r;
  992. radeon_bo_unpin(rbo);
  993. radeon_bo_unreserve(rbo);
  994. }
  995. /* Bytes per pixel may have changed */
  996. radeon_bandwidth_update(rdev);
  997. return 0;
  998. }
  999. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1000. struct drm_framebuffer *fb,
  1001. int x, int y, int atomic)
  1002. {
  1003. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1004. struct drm_device *dev = crtc->dev;
  1005. struct radeon_device *rdev = dev->dev_private;
  1006. struct radeon_framebuffer *radeon_fb;
  1007. struct drm_gem_object *obj;
  1008. struct radeon_bo *rbo;
  1009. struct drm_framebuffer *target_fb;
  1010. uint64_t fb_location;
  1011. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1012. int r;
  1013. /* no fb bound */
  1014. if (!atomic && !crtc->fb) {
  1015. DRM_DEBUG_KMS("No FB bound\n");
  1016. return 0;
  1017. }
  1018. if (atomic) {
  1019. radeon_fb = to_radeon_framebuffer(fb);
  1020. target_fb = fb;
  1021. }
  1022. else {
  1023. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1024. target_fb = crtc->fb;
  1025. }
  1026. obj = radeon_fb->obj;
  1027. rbo = obj->driver_private;
  1028. r = radeon_bo_reserve(rbo, false);
  1029. if (unlikely(r != 0))
  1030. return r;
  1031. /* If atomic, assume fb object is pinned & idle & fenced and
  1032. * just update base pointers
  1033. */
  1034. if (atomic)
  1035. fb_location = radeon_bo_gpu_offset(rbo);
  1036. else {
  1037. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1038. if (unlikely(r != 0)) {
  1039. radeon_bo_unreserve(rbo);
  1040. return -EINVAL;
  1041. }
  1042. }
  1043. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1044. radeon_bo_unreserve(rbo);
  1045. switch (target_fb->bits_per_pixel) {
  1046. case 8:
  1047. fb_format =
  1048. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1049. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1050. break;
  1051. case 15:
  1052. fb_format =
  1053. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1054. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1055. break;
  1056. case 16:
  1057. fb_format =
  1058. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1059. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1060. break;
  1061. case 24:
  1062. case 32:
  1063. fb_format =
  1064. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1065. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1066. break;
  1067. default:
  1068. DRM_ERROR("Unsupported screen depth %d\n",
  1069. target_fb->bits_per_pixel);
  1070. return -EINVAL;
  1071. }
  1072. if (rdev->family >= CHIP_R600) {
  1073. if (tiling_flags & RADEON_TILING_MACRO)
  1074. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1075. else if (tiling_flags & RADEON_TILING_MICRO)
  1076. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1077. } else {
  1078. if (tiling_flags & RADEON_TILING_MACRO)
  1079. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1080. if (tiling_flags & RADEON_TILING_MICRO)
  1081. fb_format |= AVIVO_D1GRPH_TILED;
  1082. }
  1083. if (radeon_crtc->crtc_id == 0)
  1084. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1085. else
  1086. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1087. if (rdev->family >= CHIP_RV770) {
  1088. if (radeon_crtc->crtc_id) {
  1089. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1090. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1091. } else {
  1092. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1093. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1094. }
  1095. }
  1096. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1097. (u32) fb_location);
  1098. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1099. radeon_crtc->crtc_offset, (u32) fb_location);
  1100. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1101. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1102. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1103. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1104. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1105. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1106. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1107. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1108. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1109. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1110. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1111. crtc->mode.vdisplay);
  1112. x &= ~3;
  1113. y &= ~1;
  1114. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1115. (x << 16) | y);
  1116. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1117. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  1118. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  1119. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1120. AVIVO_D1MODE_INTERLEAVE_EN);
  1121. else
  1122. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1123. if (!atomic && fb && fb != crtc->fb) {
  1124. radeon_fb = to_radeon_framebuffer(fb);
  1125. rbo = radeon_fb->obj->driver_private;
  1126. r = radeon_bo_reserve(rbo, false);
  1127. if (unlikely(r != 0))
  1128. return r;
  1129. radeon_bo_unpin(rbo);
  1130. radeon_bo_unreserve(rbo);
  1131. }
  1132. /* Bytes per pixel may have changed */
  1133. radeon_bandwidth_update(rdev);
  1134. return 0;
  1135. }
  1136. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1137. struct drm_framebuffer *old_fb)
  1138. {
  1139. struct drm_device *dev = crtc->dev;
  1140. struct radeon_device *rdev = dev->dev_private;
  1141. if (ASIC_IS_DCE4(rdev))
  1142. return evergreen_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1143. else if (ASIC_IS_AVIVO(rdev))
  1144. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1145. else
  1146. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1147. }
  1148. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1149. struct drm_framebuffer *fb,
  1150. int x, int y, enum mode_set_atomic state)
  1151. {
  1152. struct drm_device *dev = crtc->dev;
  1153. struct radeon_device *rdev = dev->dev_private;
  1154. if (ASIC_IS_DCE4(rdev))
  1155. return evergreen_crtc_do_set_base(crtc, fb, x, y, 1);
  1156. else if (ASIC_IS_AVIVO(rdev))
  1157. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1158. else
  1159. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1160. }
  1161. /* properly set additional regs when using atombios */
  1162. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1163. {
  1164. struct drm_device *dev = crtc->dev;
  1165. struct radeon_device *rdev = dev->dev_private;
  1166. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1167. u32 disp_merge_cntl;
  1168. switch (radeon_crtc->crtc_id) {
  1169. case 0:
  1170. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1171. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1172. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1173. break;
  1174. case 1:
  1175. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1176. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1177. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1178. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1179. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1180. break;
  1181. }
  1182. }
  1183. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1184. {
  1185. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1186. struct drm_device *dev = crtc->dev;
  1187. struct radeon_device *rdev = dev->dev_private;
  1188. struct drm_encoder *test_encoder;
  1189. struct drm_crtc *test_crtc;
  1190. uint32_t pll_in_use = 0;
  1191. if (ASIC_IS_DCE4(rdev)) {
  1192. /* if crtc is driving DP and we have an ext clock, use that */
  1193. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1194. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1195. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1196. if (rdev->clock.dp_extclk)
  1197. return ATOM_PPLL_INVALID;
  1198. }
  1199. }
  1200. }
  1201. /* otherwise, pick one of the plls */
  1202. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1203. struct radeon_crtc *radeon_test_crtc;
  1204. if (crtc == test_crtc)
  1205. continue;
  1206. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1207. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1208. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1209. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1210. }
  1211. if (!(pll_in_use & 1))
  1212. return ATOM_PPLL1;
  1213. return ATOM_PPLL2;
  1214. } else
  1215. return radeon_crtc->crtc_id;
  1216. }
  1217. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1218. struct drm_display_mode *mode,
  1219. struct drm_display_mode *adjusted_mode,
  1220. int x, int y, struct drm_framebuffer *old_fb)
  1221. {
  1222. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1223. struct drm_device *dev = crtc->dev;
  1224. struct radeon_device *rdev = dev->dev_private;
  1225. struct drm_encoder *encoder;
  1226. bool is_tvcv = false;
  1227. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1228. /* find tv std */
  1229. if (encoder->crtc == crtc) {
  1230. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1231. if (radeon_encoder->active_device &
  1232. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1233. is_tvcv = true;
  1234. }
  1235. }
  1236. /* always set DCPLL */
  1237. if (ASIC_IS_DCE4(rdev)) {
  1238. struct radeon_atom_ss ss;
  1239. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1240. ASIC_INTERNAL_SS_ON_DCPLL,
  1241. rdev->clock.default_dispclk);
  1242. if (ss_enabled)
  1243. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1244. atombios_crtc_set_dcpll(crtc);
  1245. if (ss_enabled)
  1246. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1247. }
  1248. atombios_crtc_set_pll(crtc, adjusted_mode);
  1249. if (ASIC_IS_DCE4(rdev))
  1250. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1251. else if (ASIC_IS_AVIVO(rdev)) {
  1252. if (is_tvcv)
  1253. atombios_crtc_set_timing(crtc, adjusted_mode);
  1254. else
  1255. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1256. } else {
  1257. atombios_crtc_set_timing(crtc, adjusted_mode);
  1258. if (radeon_crtc->crtc_id == 0)
  1259. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1260. radeon_legacy_atom_fixup(crtc);
  1261. }
  1262. atombios_crtc_set_base(crtc, x, y, old_fb);
  1263. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1264. atombios_scaler_setup(crtc);
  1265. return 0;
  1266. }
  1267. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1268. struct drm_display_mode *mode,
  1269. struct drm_display_mode *adjusted_mode)
  1270. {
  1271. struct drm_device *dev = crtc->dev;
  1272. struct radeon_device *rdev = dev->dev_private;
  1273. /* adjust pm to upcoming mode change */
  1274. radeon_pm_compute_clocks(rdev);
  1275. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1276. return false;
  1277. return true;
  1278. }
  1279. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1280. {
  1281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1282. /* pick pll */
  1283. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1284. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1285. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1286. }
  1287. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1288. {
  1289. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1290. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1291. }
  1292. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1293. {
  1294. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1295. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1296. switch (radeon_crtc->pll_id) {
  1297. case ATOM_PPLL1:
  1298. case ATOM_PPLL2:
  1299. /* disable the ppll */
  1300. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1301. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1302. break;
  1303. default:
  1304. break;
  1305. }
  1306. radeon_crtc->pll_id = -1;
  1307. }
  1308. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1309. .dpms = atombios_crtc_dpms,
  1310. .mode_fixup = atombios_crtc_mode_fixup,
  1311. .mode_set = atombios_crtc_mode_set,
  1312. .mode_set_base = atombios_crtc_set_base,
  1313. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1314. .prepare = atombios_crtc_prepare,
  1315. .commit = atombios_crtc_commit,
  1316. .load_lut = radeon_crtc_load_lut,
  1317. .disable = atombios_crtc_disable,
  1318. };
  1319. void radeon_atombios_init_crtc(struct drm_device *dev,
  1320. struct radeon_crtc *radeon_crtc)
  1321. {
  1322. struct radeon_device *rdev = dev->dev_private;
  1323. if (ASIC_IS_DCE4(rdev)) {
  1324. switch (radeon_crtc->crtc_id) {
  1325. case 0:
  1326. default:
  1327. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1328. break;
  1329. case 1:
  1330. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1331. break;
  1332. case 2:
  1333. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1334. break;
  1335. case 3:
  1336. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1337. break;
  1338. case 4:
  1339. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1340. break;
  1341. case 5:
  1342. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1343. break;
  1344. }
  1345. } else {
  1346. if (radeon_crtc->crtc_id == 1)
  1347. radeon_crtc->crtc_offset =
  1348. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1349. else
  1350. radeon_crtc->crtc_offset = 0;
  1351. }
  1352. radeon_crtc->pll_id = -1;
  1353. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1354. }