nouveau_state.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.init = nv04_graph_init;
  64. engine->graph.takedown = nv04_graph_takedown;
  65. engine->graph.fifo_access = nv04_graph_fifo_access;
  66. engine->graph.channel = nv04_graph_channel;
  67. engine->graph.create_context = nv04_graph_create_context;
  68. engine->graph.destroy_context = nv04_graph_destroy_context;
  69. engine->graph.load_context = nv04_graph_load_context;
  70. engine->graph.unload_context = nv04_graph_unload_context;
  71. engine->fifo.channels = 16;
  72. engine->fifo.init = nv04_fifo_init;
  73. engine->fifo.takedown = nv04_fifo_fini;
  74. engine->fifo.disable = nv04_fifo_disable;
  75. engine->fifo.enable = nv04_fifo_enable;
  76. engine->fifo.reassign = nv04_fifo_reassign;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. engine->pm.clock_get = nv04_pm_clock_get;
  94. engine->pm.clock_pre = nv04_pm_clock_pre;
  95. engine->pm.clock_set = nv04_pm_clock_set;
  96. engine->crypt.init = nouveau_stub_init;
  97. engine->crypt.takedown = nouveau_stub_takedown;
  98. break;
  99. case 0x10:
  100. engine->instmem.init = nv04_instmem_init;
  101. engine->instmem.takedown = nv04_instmem_takedown;
  102. engine->instmem.suspend = nv04_instmem_suspend;
  103. engine->instmem.resume = nv04_instmem_resume;
  104. engine->instmem.get = nv04_instmem_get;
  105. engine->instmem.put = nv04_instmem_put;
  106. engine->instmem.map = nv04_instmem_map;
  107. engine->instmem.unmap = nv04_instmem_unmap;
  108. engine->instmem.flush = nv04_instmem_flush;
  109. engine->mc.init = nv04_mc_init;
  110. engine->mc.takedown = nv04_mc_takedown;
  111. engine->timer.init = nv04_timer_init;
  112. engine->timer.read = nv04_timer_read;
  113. engine->timer.takedown = nv04_timer_takedown;
  114. engine->fb.init = nv10_fb_init;
  115. engine->fb.takedown = nv10_fb_takedown;
  116. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  117. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  118. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  119. engine->graph.init = nv10_graph_init;
  120. engine->graph.takedown = nv10_graph_takedown;
  121. engine->graph.channel = nv10_graph_channel;
  122. engine->graph.create_context = nv10_graph_create_context;
  123. engine->graph.destroy_context = nv10_graph_destroy_context;
  124. engine->graph.fifo_access = nv04_graph_fifo_access;
  125. engine->graph.load_context = nv10_graph_load_context;
  126. engine->graph.unload_context = nv10_graph_unload_context;
  127. engine->graph.set_tile_region = nv10_graph_set_tile_region;
  128. engine->fifo.channels = 32;
  129. engine->fifo.init = nv10_fifo_init;
  130. engine->fifo.takedown = nv04_fifo_fini;
  131. engine->fifo.disable = nv04_fifo_disable;
  132. engine->fifo.enable = nv04_fifo_enable;
  133. engine->fifo.reassign = nv04_fifo_reassign;
  134. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  135. engine->fifo.channel_id = nv10_fifo_channel_id;
  136. engine->fifo.create_context = nv10_fifo_create_context;
  137. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  138. engine->fifo.load_context = nv10_fifo_load_context;
  139. engine->fifo.unload_context = nv10_fifo_unload_context;
  140. engine->display.early_init = nv04_display_early_init;
  141. engine->display.late_takedown = nv04_display_late_takedown;
  142. engine->display.create = nv04_display_create;
  143. engine->display.init = nv04_display_init;
  144. engine->display.destroy = nv04_display_destroy;
  145. engine->gpio.init = nouveau_stub_init;
  146. engine->gpio.takedown = nouveau_stub_takedown;
  147. engine->gpio.get = nv10_gpio_get;
  148. engine->gpio.set = nv10_gpio_set;
  149. engine->gpio.irq_enable = NULL;
  150. engine->pm.clock_get = nv04_pm_clock_get;
  151. engine->pm.clock_pre = nv04_pm_clock_pre;
  152. engine->pm.clock_set = nv04_pm_clock_set;
  153. engine->crypt.init = nouveau_stub_init;
  154. engine->crypt.takedown = nouveau_stub_takedown;
  155. break;
  156. case 0x20:
  157. engine->instmem.init = nv04_instmem_init;
  158. engine->instmem.takedown = nv04_instmem_takedown;
  159. engine->instmem.suspend = nv04_instmem_suspend;
  160. engine->instmem.resume = nv04_instmem_resume;
  161. engine->instmem.get = nv04_instmem_get;
  162. engine->instmem.put = nv04_instmem_put;
  163. engine->instmem.map = nv04_instmem_map;
  164. engine->instmem.unmap = nv04_instmem_unmap;
  165. engine->instmem.flush = nv04_instmem_flush;
  166. engine->mc.init = nv04_mc_init;
  167. engine->mc.takedown = nv04_mc_takedown;
  168. engine->timer.init = nv04_timer_init;
  169. engine->timer.read = nv04_timer_read;
  170. engine->timer.takedown = nv04_timer_takedown;
  171. engine->fb.init = nv10_fb_init;
  172. engine->fb.takedown = nv10_fb_takedown;
  173. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  174. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  175. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  176. engine->graph.init = nv20_graph_init;
  177. engine->graph.takedown = nv20_graph_takedown;
  178. engine->graph.channel = nv10_graph_channel;
  179. engine->graph.create_context = nv20_graph_create_context;
  180. engine->graph.destroy_context = nv20_graph_destroy_context;
  181. engine->graph.fifo_access = nv04_graph_fifo_access;
  182. engine->graph.load_context = nv20_graph_load_context;
  183. engine->graph.unload_context = nv20_graph_unload_context;
  184. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  185. engine->fifo.channels = 32;
  186. engine->fifo.init = nv10_fifo_init;
  187. engine->fifo.takedown = nv04_fifo_fini;
  188. engine->fifo.disable = nv04_fifo_disable;
  189. engine->fifo.enable = nv04_fifo_enable;
  190. engine->fifo.reassign = nv04_fifo_reassign;
  191. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  192. engine->fifo.channel_id = nv10_fifo_channel_id;
  193. engine->fifo.create_context = nv10_fifo_create_context;
  194. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  195. engine->fifo.load_context = nv10_fifo_load_context;
  196. engine->fifo.unload_context = nv10_fifo_unload_context;
  197. engine->display.early_init = nv04_display_early_init;
  198. engine->display.late_takedown = nv04_display_late_takedown;
  199. engine->display.create = nv04_display_create;
  200. engine->display.init = nv04_display_init;
  201. engine->display.destroy = nv04_display_destroy;
  202. engine->gpio.init = nouveau_stub_init;
  203. engine->gpio.takedown = nouveau_stub_takedown;
  204. engine->gpio.get = nv10_gpio_get;
  205. engine->gpio.set = nv10_gpio_set;
  206. engine->gpio.irq_enable = NULL;
  207. engine->pm.clock_get = nv04_pm_clock_get;
  208. engine->pm.clock_pre = nv04_pm_clock_pre;
  209. engine->pm.clock_set = nv04_pm_clock_set;
  210. engine->crypt.init = nouveau_stub_init;
  211. engine->crypt.takedown = nouveau_stub_takedown;
  212. break;
  213. case 0x30:
  214. engine->instmem.init = nv04_instmem_init;
  215. engine->instmem.takedown = nv04_instmem_takedown;
  216. engine->instmem.suspend = nv04_instmem_suspend;
  217. engine->instmem.resume = nv04_instmem_resume;
  218. engine->instmem.get = nv04_instmem_get;
  219. engine->instmem.put = nv04_instmem_put;
  220. engine->instmem.map = nv04_instmem_map;
  221. engine->instmem.unmap = nv04_instmem_unmap;
  222. engine->instmem.flush = nv04_instmem_flush;
  223. engine->mc.init = nv04_mc_init;
  224. engine->mc.takedown = nv04_mc_takedown;
  225. engine->timer.init = nv04_timer_init;
  226. engine->timer.read = nv04_timer_read;
  227. engine->timer.takedown = nv04_timer_takedown;
  228. engine->fb.init = nv30_fb_init;
  229. engine->fb.takedown = nv30_fb_takedown;
  230. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  231. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  232. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  233. engine->graph.init = nv30_graph_init;
  234. engine->graph.takedown = nv20_graph_takedown;
  235. engine->graph.fifo_access = nv04_graph_fifo_access;
  236. engine->graph.channel = nv10_graph_channel;
  237. engine->graph.create_context = nv20_graph_create_context;
  238. engine->graph.destroy_context = nv20_graph_destroy_context;
  239. engine->graph.load_context = nv20_graph_load_context;
  240. engine->graph.unload_context = nv20_graph_unload_context;
  241. engine->graph.set_tile_region = nv20_graph_set_tile_region;
  242. engine->fifo.channels = 32;
  243. engine->fifo.init = nv10_fifo_init;
  244. engine->fifo.takedown = nv04_fifo_fini;
  245. engine->fifo.disable = nv04_fifo_disable;
  246. engine->fifo.enable = nv04_fifo_enable;
  247. engine->fifo.reassign = nv04_fifo_reassign;
  248. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  249. engine->fifo.channel_id = nv10_fifo_channel_id;
  250. engine->fifo.create_context = nv10_fifo_create_context;
  251. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  252. engine->fifo.load_context = nv10_fifo_load_context;
  253. engine->fifo.unload_context = nv10_fifo_unload_context;
  254. engine->display.early_init = nv04_display_early_init;
  255. engine->display.late_takedown = nv04_display_late_takedown;
  256. engine->display.create = nv04_display_create;
  257. engine->display.init = nv04_display_init;
  258. engine->display.destroy = nv04_display_destroy;
  259. engine->gpio.init = nouveau_stub_init;
  260. engine->gpio.takedown = nouveau_stub_takedown;
  261. engine->gpio.get = nv10_gpio_get;
  262. engine->gpio.set = nv10_gpio_set;
  263. engine->gpio.irq_enable = NULL;
  264. engine->pm.clock_get = nv04_pm_clock_get;
  265. engine->pm.clock_pre = nv04_pm_clock_pre;
  266. engine->pm.clock_set = nv04_pm_clock_set;
  267. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  268. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  269. engine->crypt.init = nouveau_stub_init;
  270. engine->crypt.takedown = nouveau_stub_takedown;
  271. break;
  272. case 0x40:
  273. case 0x60:
  274. engine->instmem.init = nv04_instmem_init;
  275. engine->instmem.takedown = nv04_instmem_takedown;
  276. engine->instmem.suspend = nv04_instmem_suspend;
  277. engine->instmem.resume = nv04_instmem_resume;
  278. engine->instmem.get = nv04_instmem_get;
  279. engine->instmem.put = nv04_instmem_put;
  280. engine->instmem.map = nv04_instmem_map;
  281. engine->instmem.unmap = nv04_instmem_unmap;
  282. engine->instmem.flush = nv04_instmem_flush;
  283. engine->mc.init = nv40_mc_init;
  284. engine->mc.takedown = nv40_mc_takedown;
  285. engine->timer.init = nv04_timer_init;
  286. engine->timer.read = nv04_timer_read;
  287. engine->timer.takedown = nv04_timer_takedown;
  288. engine->fb.init = nv40_fb_init;
  289. engine->fb.takedown = nv40_fb_takedown;
  290. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  291. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  292. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  293. engine->graph.init = nv40_graph_init;
  294. engine->graph.takedown = nv40_graph_takedown;
  295. engine->graph.fifo_access = nv04_graph_fifo_access;
  296. engine->graph.channel = nv40_graph_channel;
  297. engine->graph.create_context = nv40_graph_create_context;
  298. engine->graph.destroy_context = nv40_graph_destroy_context;
  299. engine->graph.load_context = nv40_graph_load_context;
  300. engine->graph.unload_context = nv40_graph_unload_context;
  301. engine->graph.set_tile_region = nv40_graph_set_tile_region;
  302. engine->fifo.channels = 32;
  303. engine->fifo.init = nv40_fifo_init;
  304. engine->fifo.takedown = nv04_fifo_fini;
  305. engine->fifo.disable = nv04_fifo_disable;
  306. engine->fifo.enable = nv04_fifo_enable;
  307. engine->fifo.reassign = nv04_fifo_reassign;
  308. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  309. engine->fifo.channel_id = nv10_fifo_channel_id;
  310. engine->fifo.create_context = nv40_fifo_create_context;
  311. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  312. engine->fifo.load_context = nv40_fifo_load_context;
  313. engine->fifo.unload_context = nv40_fifo_unload_context;
  314. engine->display.early_init = nv04_display_early_init;
  315. engine->display.late_takedown = nv04_display_late_takedown;
  316. engine->display.create = nv04_display_create;
  317. engine->display.init = nv04_display_init;
  318. engine->display.destroy = nv04_display_destroy;
  319. engine->gpio.init = nouveau_stub_init;
  320. engine->gpio.takedown = nouveau_stub_takedown;
  321. engine->gpio.get = nv10_gpio_get;
  322. engine->gpio.set = nv10_gpio_set;
  323. engine->gpio.irq_enable = NULL;
  324. engine->pm.clock_get = nv04_pm_clock_get;
  325. engine->pm.clock_pre = nv04_pm_clock_pre;
  326. engine->pm.clock_set = nv04_pm_clock_set;
  327. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  328. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  329. engine->pm.temp_get = nv40_temp_get;
  330. engine->crypt.init = nouveau_stub_init;
  331. engine->crypt.takedown = nouveau_stub_takedown;
  332. break;
  333. case 0x50:
  334. case 0x80: /* gotta love NVIDIA's consistency.. */
  335. case 0x90:
  336. case 0xA0:
  337. engine->instmem.init = nv50_instmem_init;
  338. engine->instmem.takedown = nv50_instmem_takedown;
  339. engine->instmem.suspend = nv50_instmem_suspend;
  340. engine->instmem.resume = nv50_instmem_resume;
  341. engine->instmem.get = nv50_instmem_get;
  342. engine->instmem.put = nv50_instmem_put;
  343. engine->instmem.map = nv50_instmem_map;
  344. engine->instmem.unmap = nv50_instmem_unmap;
  345. if (dev_priv->chipset == 0x50)
  346. engine->instmem.flush = nv50_instmem_flush;
  347. else
  348. engine->instmem.flush = nv84_instmem_flush;
  349. engine->mc.init = nv50_mc_init;
  350. engine->mc.takedown = nv50_mc_takedown;
  351. engine->timer.init = nv04_timer_init;
  352. engine->timer.read = nv04_timer_read;
  353. engine->timer.takedown = nv04_timer_takedown;
  354. engine->fb.init = nv50_fb_init;
  355. engine->fb.takedown = nv50_fb_takedown;
  356. engine->graph.init = nv50_graph_init;
  357. engine->graph.takedown = nv50_graph_takedown;
  358. engine->graph.fifo_access = nv50_graph_fifo_access;
  359. engine->graph.channel = nv50_graph_channel;
  360. engine->graph.create_context = nv50_graph_create_context;
  361. engine->graph.destroy_context = nv50_graph_destroy_context;
  362. engine->graph.load_context = nv50_graph_load_context;
  363. engine->graph.unload_context = nv50_graph_unload_context;
  364. if (dev_priv->chipset != 0x86)
  365. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  366. else {
  367. /* from what i can see nvidia do this on every
  368. * pre-NVA3 board except NVAC, but, we've only
  369. * ever seen problems on NV86
  370. */
  371. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  372. }
  373. engine->fifo.channels = 128;
  374. engine->fifo.init = nv50_fifo_init;
  375. engine->fifo.takedown = nv50_fifo_takedown;
  376. engine->fifo.disable = nv04_fifo_disable;
  377. engine->fifo.enable = nv04_fifo_enable;
  378. engine->fifo.reassign = nv04_fifo_reassign;
  379. engine->fifo.channel_id = nv50_fifo_channel_id;
  380. engine->fifo.create_context = nv50_fifo_create_context;
  381. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  382. engine->fifo.load_context = nv50_fifo_load_context;
  383. engine->fifo.unload_context = nv50_fifo_unload_context;
  384. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  385. engine->display.early_init = nv50_display_early_init;
  386. engine->display.late_takedown = nv50_display_late_takedown;
  387. engine->display.create = nv50_display_create;
  388. engine->display.init = nv50_display_init;
  389. engine->display.destroy = nv50_display_destroy;
  390. engine->gpio.init = nv50_gpio_init;
  391. engine->gpio.takedown = nv50_gpio_fini;
  392. engine->gpio.get = nv50_gpio_get;
  393. engine->gpio.set = nv50_gpio_set;
  394. engine->gpio.irq_register = nv50_gpio_irq_register;
  395. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  396. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  397. switch (dev_priv->chipset) {
  398. case 0x84:
  399. case 0x86:
  400. case 0x92:
  401. case 0x94:
  402. case 0x96:
  403. case 0x98:
  404. case 0xa0:
  405. case 0xaa:
  406. case 0xac:
  407. case 0x50:
  408. engine->pm.clock_get = nv50_pm_clock_get;
  409. engine->pm.clock_pre = nv50_pm_clock_pre;
  410. engine->pm.clock_set = nv50_pm_clock_set;
  411. break;
  412. default:
  413. engine->pm.clock_get = nva3_pm_clock_get;
  414. engine->pm.clock_pre = nva3_pm_clock_pre;
  415. engine->pm.clock_set = nva3_pm_clock_set;
  416. break;
  417. }
  418. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  419. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  420. if (dev_priv->chipset >= 0x84)
  421. engine->pm.temp_get = nv84_temp_get;
  422. else
  423. engine->pm.temp_get = nv40_temp_get;
  424. switch (dev_priv->chipset) {
  425. case 0x84:
  426. case 0x86:
  427. case 0x92:
  428. case 0x94:
  429. case 0x96:
  430. case 0xa0:
  431. engine->crypt.init = nv84_crypt_init;
  432. engine->crypt.takedown = nv84_crypt_fini;
  433. engine->crypt.create_context = nv84_crypt_create_context;
  434. engine->crypt.destroy_context = nv84_crypt_destroy_context;
  435. engine->crypt.tlb_flush = nv84_crypt_tlb_flush;
  436. break;
  437. default:
  438. engine->crypt.init = nouveau_stub_init;
  439. engine->crypt.takedown = nouveau_stub_takedown;
  440. break;
  441. }
  442. break;
  443. case 0xC0:
  444. engine->instmem.init = nvc0_instmem_init;
  445. engine->instmem.takedown = nvc0_instmem_takedown;
  446. engine->instmem.suspend = nvc0_instmem_suspend;
  447. engine->instmem.resume = nvc0_instmem_resume;
  448. engine->instmem.get = nvc0_instmem_get;
  449. engine->instmem.put = nvc0_instmem_put;
  450. engine->instmem.map = nvc0_instmem_map;
  451. engine->instmem.unmap = nvc0_instmem_unmap;
  452. engine->instmem.flush = nvc0_instmem_flush;
  453. engine->mc.init = nv50_mc_init;
  454. engine->mc.takedown = nv50_mc_takedown;
  455. engine->timer.init = nv04_timer_init;
  456. engine->timer.read = nv04_timer_read;
  457. engine->timer.takedown = nv04_timer_takedown;
  458. engine->fb.init = nvc0_fb_init;
  459. engine->fb.takedown = nvc0_fb_takedown;
  460. engine->graph.init = nvc0_graph_init;
  461. engine->graph.takedown = nvc0_graph_takedown;
  462. engine->graph.fifo_access = nvc0_graph_fifo_access;
  463. engine->graph.channel = nvc0_graph_channel;
  464. engine->graph.create_context = nvc0_graph_create_context;
  465. engine->graph.destroy_context = nvc0_graph_destroy_context;
  466. engine->graph.load_context = nvc0_graph_load_context;
  467. engine->graph.unload_context = nvc0_graph_unload_context;
  468. engine->fifo.channels = 128;
  469. engine->fifo.init = nvc0_fifo_init;
  470. engine->fifo.takedown = nvc0_fifo_takedown;
  471. engine->fifo.disable = nvc0_fifo_disable;
  472. engine->fifo.enable = nvc0_fifo_enable;
  473. engine->fifo.reassign = nvc0_fifo_reassign;
  474. engine->fifo.channel_id = nvc0_fifo_channel_id;
  475. engine->fifo.create_context = nvc0_fifo_create_context;
  476. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  477. engine->fifo.load_context = nvc0_fifo_load_context;
  478. engine->fifo.unload_context = nvc0_fifo_unload_context;
  479. engine->display.early_init = nv50_display_early_init;
  480. engine->display.late_takedown = nv50_display_late_takedown;
  481. engine->display.create = nv50_display_create;
  482. engine->display.init = nv50_display_init;
  483. engine->display.destroy = nv50_display_destroy;
  484. engine->gpio.init = nv50_gpio_init;
  485. engine->gpio.takedown = nouveau_stub_takedown;
  486. engine->gpio.get = nv50_gpio_get;
  487. engine->gpio.set = nv50_gpio_set;
  488. engine->gpio.irq_register = nv50_gpio_irq_register;
  489. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  490. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  491. engine->crypt.init = nouveau_stub_init;
  492. engine->crypt.takedown = nouveau_stub_takedown;
  493. break;
  494. default:
  495. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  496. return 1;
  497. }
  498. return 0;
  499. }
  500. static unsigned int
  501. nouveau_vga_set_decode(void *priv, bool state)
  502. {
  503. struct drm_device *dev = priv;
  504. struct drm_nouveau_private *dev_priv = dev->dev_private;
  505. if (dev_priv->chipset >= 0x40)
  506. nv_wr32(dev, 0x88054, state);
  507. else
  508. nv_wr32(dev, 0x1854, state);
  509. if (state)
  510. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  511. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  512. else
  513. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  514. }
  515. static int
  516. nouveau_card_init_channel(struct drm_device *dev)
  517. {
  518. struct drm_nouveau_private *dev_priv = dev->dev_private;
  519. struct nouveau_gpuobj *gpuobj = NULL;
  520. int ret;
  521. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  522. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  523. if (ret)
  524. return ret;
  525. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  526. 0, dev_priv->vram_size,
  527. NV_MEM_ACCESS_RW, NV_MEM_TARGET_VRAM,
  528. &gpuobj);
  529. if (ret)
  530. goto out_err;
  531. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  532. nouveau_gpuobj_ref(NULL, &gpuobj);
  533. if (ret)
  534. goto out_err;
  535. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  536. 0, dev_priv->gart_info.aper_size,
  537. NV_MEM_ACCESS_RW, NV_MEM_TARGET_GART,
  538. &gpuobj);
  539. if (ret)
  540. goto out_err;
  541. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  542. nouveau_gpuobj_ref(NULL, &gpuobj);
  543. if (ret)
  544. goto out_err;
  545. mutex_unlock(&dev_priv->channel->mutex);
  546. return 0;
  547. out_err:
  548. nouveau_channel_put(&dev_priv->channel);
  549. return ret;
  550. }
  551. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  552. enum vga_switcheroo_state state)
  553. {
  554. struct drm_device *dev = pci_get_drvdata(pdev);
  555. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  556. if (state == VGA_SWITCHEROO_ON) {
  557. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  558. nouveau_pci_resume(pdev);
  559. drm_kms_helper_poll_enable(dev);
  560. } else {
  561. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  562. drm_kms_helper_poll_disable(dev);
  563. nouveau_pci_suspend(pdev, pmm);
  564. }
  565. }
  566. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  567. {
  568. struct drm_device *dev = pci_get_drvdata(pdev);
  569. bool can_switch;
  570. spin_lock(&dev->count_lock);
  571. can_switch = (dev->open_count == 0);
  572. spin_unlock(&dev->count_lock);
  573. return can_switch;
  574. }
  575. int
  576. nouveau_card_init(struct drm_device *dev)
  577. {
  578. struct drm_nouveau_private *dev_priv = dev->dev_private;
  579. struct nouveau_engine *engine;
  580. int ret;
  581. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  582. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  583. nouveau_switcheroo_can_switch);
  584. /* Initialise internal driver API hooks */
  585. ret = nouveau_init_engine_ptrs(dev);
  586. if (ret)
  587. goto out;
  588. engine = &dev_priv->engine;
  589. spin_lock_init(&dev_priv->channels.lock);
  590. spin_lock_init(&dev_priv->tile.lock);
  591. spin_lock_init(&dev_priv->context_switch_lock);
  592. /* Make the CRTCs and I2C buses accessible */
  593. ret = engine->display.early_init(dev);
  594. if (ret)
  595. goto out;
  596. /* Parse BIOS tables / Run init tables if card not POSTed */
  597. ret = nouveau_bios_init(dev);
  598. if (ret)
  599. goto out_display_early;
  600. nouveau_pm_init(dev);
  601. ret = nouveau_mem_vram_init(dev);
  602. if (ret)
  603. goto out_bios;
  604. ret = nouveau_gpuobj_init(dev);
  605. if (ret)
  606. goto out_vram;
  607. ret = engine->instmem.init(dev);
  608. if (ret)
  609. goto out_gpuobj;
  610. ret = nouveau_mem_gart_init(dev);
  611. if (ret)
  612. goto out_instmem;
  613. /* PMC */
  614. ret = engine->mc.init(dev);
  615. if (ret)
  616. goto out_gart;
  617. /* PGPIO */
  618. ret = engine->gpio.init(dev);
  619. if (ret)
  620. goto out_mc;
  621. /* PTIMER */
  622. ret = engine->timer.init(dev);
  623. if (ret)
  624. goto out_gpio;
  625. /* PFB */
  626. ret = engine->fb.init(dev);
  627. if (ret)
  628. goto out_timer;
  629. if (nouveau_noaccel)
  630. engine->graph.accel_blocked = true;
  631. else {
  632. /* PGRAPH */
  633. ret = engine->graph.init(dev);
  634. if (ret)
  635. goto out_fb;
  636. /* PCRYPT */
  637. ret = engine->crypt.init(dev);
  638. if (ret)
  639. goto out_graph;
  640. /* PFIFO */
  641. ret = engine->fifo.init(dev);
  642. if (ret)
  643. goto out_crypt;
  644. }
  645. ret = engine->display.create(dev);
  646. if (ret)
  647. goto out_fifo;
  648. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  649. if (ret)
  650. goto out_vblank;
  651. ret = nouveau_irq_init(dev);
  652. if (ret)
  653. goto out_vblank;
  654. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  655. if (!engine->graph.accel_blocked) {
  656. ret = nouveau_fence_init(dev);
  657. if (ret)
  658. goto out_irq;
  659. ret = nouveau_card_init_channel(dev);
  660. if (ret)
  661. goto out_fence;
  662. }
  663. ret = nouveau_backlight_init(dev);
  664. if (ret)
  665. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  666. nouveau_fbcon_init(dev);
  667. drm_kms_helper_poll_init(dev);
  668. return 0;
  669. out_fence:
  670. nouveau_fence_fini(dev);
  671. out_irq:
  672. nouveau_irq_fini(dev);
  673. out_vblank:
  674. drm_vblank_cleanup(dev);
  675. engine->display.destroy(dev);
  676. out_fifo:
  677. if (!nouveau_noaccel)
  678. engine->fifo.takedown(dev);
  679. out_crypt:
  680. if (!nouveau_noaccel)
  681. engine->crypt.takedown(dev);
  682. out_graph:
  683. if (!nouveau_noaccel)
  684. engine->graph.takedown(dev);
  685. out_fb:
  686. engine->fb.takedown(dev);
  687. out_timer:
  688. engine->timer.takedown(dev);
  689. out_gpio:
  690. engine->gpio.takedown(dev);
  691. out_mc:
  692. engine->mc.takedown(dev);
  693. out_gart:
  694. nouveau_mem_gart_fini(dev);
  695. out_instmem:
  696. engine->instmem.takedown(dev);
  697. out_gpuobj:
  698. nouveau_gpuobj_takedown(dev);
  699. out_vram:
  700. nouveau_mem_vram_fini(dev);
  701. out_bios:
  702. nouveau_pm_fini(dev);
  703. nouveau_bios_takedown(dev);
  704. out_display_early:
  705. engine->display.late_takedown(dev);
  706. out:
  707. vga_client_register(dev->pdev, NULL, NULL, NULL);
  708. return ret;
  709. }
  710. static void nouveau_card_takedown(struct drm_device *dev)
  711. {
  712. struct drm_nouveau_private *dev_priv = dev->dev_private;
  713. struct nouveau_engine *engine = &dev_priv->engine;
  714. nouveau_backlight_exit(dev);
  715. if (!engine->graph.accel_blocked) {
  716. nouveau_fence_fini(dev);
  717. nouveau_channel_put_unlocked(&dev_priv->channel);
  718. }
  719. if (!nouveau_noaccel) {
  720. engine->fifo.takedown(dev);
  721. engine->crypt.takedown(dev);
  722. engine->graph.takedown(dev);
  723. }
  724. engine->fb.takedown(dev);
  725. engine->timer.takedown(dev);
  726. engine->gpio.takedown(dev);
  727. engine->mc.takedown(dev);
  728. engine->display.late_takedown(dev);
  729. mutex_lock(&dev->struct_mutex);
  730. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  731. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  732. mutex_unlock(&dev->struct_mutex);
  733. nouveau_mem_gart_fini(dev);
  734. engine->instmem.takedown(dev);
  735. nouveau_gpuobj_takedown(dev);
  736. nouveau_mem_vram_fini(dev);
  737. nouveau_irq_fini(dev);
  738. drm_vblank_cleanup(dev);
  739. nouveau_pm_fini(dev);
  740. nouveau_bios_takedown(dev);
  741. vga_client_register(dev->pdev, NULL, NULL, NULL);
  742. }
  743. /* here a client dies, release the stuff that was allocated for its
  744. * file_priv */
  745. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  746. {
  747. nouveau_channel_cleanup(dev, file_priv);
  748. }
  749. /* first module load, setup the mmio/fb mapping */
  750. /* KMS: we need mmio at load time, not when the first drm client opens. */
  751. int nouveau_firstopen(struct drm_device *dev)
  752. {
  753. return 0;
  754. }
  755. /* if we have an OF card, copy vbios to RAMIN */
  756. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  757. {
  758. #if defined(__powerpc__)
  759. int size, i;
  760. const uint32_t *bios;
  761. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  762. if (!dn) {
  763. NV_INFO(dev, "Unable to get the OF node\n");
  764. return;
  765. }
  766. bios = of_get_property(dn, "NVDA,BMP", &size);
  767. if (bios) {
  768. for (i = 0; i < size; i += 4)
  769. nv_wi32(dev, i, bios[i/4]);
  770. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  771. } else {
  772. NV_INFO(dev, "Unable to get the OF bios\n");
  773. }
  774. #endif
  775. }
  776. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  777. {
  778. struct pci_dev *pdev = dev->pdev;
  779. struct apertures_struct *aper = alloc_apertures(3);
  780. if (!aper)
  781. return NULL;
  782. aper->ranges[0].base = pci_resource_start(pdev, 1);
  783. aper->ranges[0].size = pci_resource_len(pdev, 1);
  784. aper->count = 1;
  785. if (pci_resource_len(pdev, 2)) {
  786. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  787. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  788. aper->count++;
  789. }
  790. if (pci_resource_len(pdev, 3)) {
  791. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  792. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  793. aper->count++;
  794. }
  795. return aper;
  796. }
  797. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  798. {
  799. struct drm_nouveau_private *dev_priv = dev->dev_private;
  800. bool primary = false;
  801. dev_priv->apertures = nouveau_get_apertures(dev);
  802. if (!dev_priv->apertures)
  803. return -ENOMEM;
  804. #ifdef CONFIG_X86
  805. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  806. #endif
  807. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  808. return 0;
  809. }
  810. int nouveau_load(struct drm_device *dev, unsigned long flags)
  811. {
  812. struct drm_nouveau_private *dev_priv;
  813. uint32_t reg0;
  814. resource_size_t mmio_start_offs;
  815. int ret;
  816. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  817. if (!dev_priv) {
  818. ret = -ENOMEM;
  819. goto err_out;
  820. }
  821. dev->dev_private = dev_priv;
  822. dev_priv->dev = dev;
  823. dev_priv->flags = flags & NOUVEAU_FLAGS;
  824. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  825. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  826. dev_priv->wq = create_workqueue("nouveau");
  827. if (!dev_priv->wq) {
  828. ret = -EINVAL;
  829. goto err_priv;
  830. }
  831. /* resource 0 is mmio regs */
  832. /* resource 1 is linear FB */
  833. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  834. /* resource 6 is bios */
  835. /* map the mmio regs */
  836. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  837. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  838. if (!dev_priv->mmio) {
  839. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  840. "Please report your setup to " DRIVER_EMAIL "\n");
  841. ret = -EINVAL;
  842. goto err_wq;
  843. }
  844. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  845. (unsigned long long)mmio_start_offs);
  846. #ifdef __BIG_ENDIAN
  847. /* Put the card in BE mode if it's not */
  848. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  849. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  850. DRM_MEMORYBARRIER();
  851. #endif
  852. /* Time to determine the card architecture */
  853. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  854. /* We're dealing with >=NV10 */
  855. if ((reg0 & 0x0f000000) > 0) {
  856. /* Bit 27-20 contain the architecture in hex */
  857. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  858. /* NV04 or NV05 */
  859. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  860. if (reg0 & 0x00f00000)
  861. dev_priv->chipset = 0x05;
  862. else
  863. dev_priv->chipset = 0x04;
  864. } else
  865. dev_priv->chipset = 0xff;
  866. switch (dev_priv->chipset & 0xf0) {
  867. case 0x00:
  868. case 0x10:
  869. case 0x20:
  870. case 0x30:
  871. dev_priv->card_type = dev_priv->chipset & 0xf0;
  872. break;
  873. case 0x40:
  874. case 0x60:
  875. dev_priv->card_type = NV_40;
  876. break;
  877. case 0x50:
  878. case 0x80:
  879. case 0x90:
  880. case 0xa0:
  881. dev_priv->card_type = NV_50;
  882. break;
  883. case 0xc0:
  884. dev_priv->card_type = NV_C0;
  885. break;
  886. default:
  887. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  888. ret = -EINVAL;
  889. goto err_mmio;
  890. }
  891. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  892. dev_priv->card_type, reg0);
  893. ret = nouveau_remove_conflicting_drivers(dev);
  894. if (ret)
  895. goto err_mmio;
  896. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  897. if (dev_priv->card_type >= NV_40) {
  898. int ramin_bar = 2;
  899. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  900. ramin_bar = 3;
  901. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  902. dev_priv->ramin =
  903. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  904. dev_priv->ramin_size);
  905. if (!dev_priv->ramin) {
  906. NV_ERROR(dev, "Failed to PRAMIN BAR");
  907. ret = -ENOMEM;
  908. goto err_mmio;
  909. }
  910. } else {
  911. dev_priv->ramin_size = 1 * 1024 * 1024;
  912. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  913. dev_priv->ramin_size);
  914. if (!dev_priv->ramin) {
  915. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  916. ret = -ENOMEM;
  917. goto err_mmio;
  918. }
  919. }
  920. nouveau_OF_copy_vbios_to_ramin(dev);
  921. /* Special flags */
  922. if (dev->pci_device == 0x01a0)
  923. dev_priv->flags |= NV_NFORCE;
  924. else if (dev->pci_device == 0x01f0)
  925. dev_priv->flags |= NV_NFORCE2;
  926. /* For kernel modesetting, init card now and bring up fbcon */
  927. ret = nouveau_card_init(dev);
  928. if (ret)
  929. goto err_ramin;
  930. return 0;
  931. err_ramin:
  932. iounmap(dev_priv->ramin);
  933. err_mmio:
  934. iounmap(dev_priv->mmio);
  935. err_wq:
  936. destroy_workqueue(dev_priv->wq);
  937. err_priv:
  938. kfree(dev_priv);
  939. dev->dev_private = NULL;
  940. err_out:
  941. return ret;
  942. }
  943. void nouveau_lastclose(struct drm_device *dev)
  944. {
  945. }
  946. int nouveau_unload(struct drm_device *dev)
  947. {
  948. struct drm_nouveau_private *dev_priv = dev->dev_private;
  949. struct nouveau_engine *engine = &dev_priv->engine;
  950. drm_kms_helper_poll_fini(dev);
  951. nouveau_fbcon_fini(dev);
  952. engine->display.destroy(dev);
  953. nouveau_card_takedown(dev);
  954. iounmap(dev_priv->mmio);
  955. iounmap(dev_priv->ramin);
  956. kfree(dev_priv);
  957. dev->dev_private = NULL;
  958. return 0;
  959. }
  960. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  961. struct drm_file *file_priv)
  962. {
  963. struct drm_nouveau_private *dev_priv = dev->dev_private;
  964. struct drm_nouveau_getparam *getparam = data;
  965. switch (getparam->param) {
  966. case NOUVEAU_GETPARAM_CHIPSET_ID:
  967. getparam->value = dev_priv->chipset;
  968. break;
  969. case NOUVEAU_GETPARAM_PCI_VENDOR:
  970. getparam->value = dev->pci_vendor;
  971. break;
  972. case NOUVEAU_GETPARAM_PCI_DEVICE:
  973. getparam->value = dev->pci_device;
  974. break;
  975. case NOUVEAU_GETPARAM_BUS_TYPE:
  976. if (drm_device_is_agp(dev))
  977. getparam->value = NV_AGP;
  978. else if (drm_device_is_pcie(dev))
  979. getparam->value = NV_PCIE;
  980. else
  981. getparam->value = NV_PCI;
  982. break;
  983. case NOUVEAU_GETPARAM_FB_SIZE:
  984. getparam->value = dev_priv->fb_available_size;
  985. break;
  986. case NOUVEAU_GETPARAM_AGP_SIZE:
  987. getparam->value = dev_priv->gart_info.aper_size;
  988. break;
  989. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  990. getparam->value = 0; /* deprecated */
  991. break;
  992. case NOUVEAU_GETPARAM_PTIMER_TIME:
  993. getparam->value = dev_priv->engine.timer.read(dev);
  994. break;
  995. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  996. getparam->value = 1;
  997. break;
  998. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  999. getparam->value = (dev_priv->card_type < NV_50);
  1000. break;
  1001. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1002. /* NV40 and NV50 versions are quite different, but register
  1003. * address is the same. User is supposed to know the card
  1004. * family anyway... */
  1005. if (dev_priv->chipset >= 0x40) {
  1006. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1007. break;
  1008. }
  1009. /* FALLTHRU */
  1010. default:
  1011. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1012. return -EINVAL;
  1013. }
  1014. return 0;
  1015. }
  1016. int
  1017. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1018. struct drm_file *file_priv)
  1019. {
  1020. struct drm_nouveau_setparam *setparam = data;
  1021. switch (setparam->param) {
  1022. default:
  1023. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1024. return -EINVAL;
  1025. }
  1026. return 0;
  1027. }
  1028. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1029. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  1030. uint32_t reg, uint32_t mask, uint32_t val)
  1031. {
  1032. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1033. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1034. uint64_t start = ptimer->read(dev);
  1035. do {
  1036. if ((nv_rd32(dev, reg) & mask) == val)
  1037. return true;
  1038. } while (ptimer->read(dev) - start < timeout);
  1039. return false;
  1040. }
  1041. /* Waits for PGRAPH to go completely idle */
  1042. bool nouveau_wait_for_idle(struct drm_device *dev)
  1043. {
  1044. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1045. uint32_t mask = ~0;
  1046. if (dev_priv->card_type == NV_40)
  1047. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1048. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1049. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1050. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1051. return false;
  1052. }
  1053. return true;
  1054. }