nouveau_sgdma.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. #include "drmP.h"
  2. #include "nouveau_drv.h"
  3. #include <linux/pagemap.h>
  4. #include <linux/slab.h>
  5. #define NV_CTXDMA_PAGE_SHIFT 12
  6. #define NV_CTXDMA_PAGE_SIZE (1 << NV_CTXDMA_PAGE_SHIFT)
  7. #define NV_CTXDMA_PAGE_MASK (NV_CTXDMA_PAGE_SIZE - 1)
  8. struct nouveau_sgdma_be {
  9. struct ttm_backend backend;
  10. struct drm_device *dev;
  11. dma_addr_t *pages;
  12. unsigned nr_pages;
  13. unsigned pte_start;
  14. bool bound;
  15. };
  16. static int
  17. nouveau_sgdma_populate(struct ttm_backend *be, unsigned long num_pages,
  18. struct page **pages, struct page *dummy_read_page)
  19. {
  20. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  21. struct drm_device *dev = nvbe->dev;
  22. NV_DEBUG(nvbe->dev, "num_pages = %ld\n", num_pages);
  23. if (nvbe->pages)
  24. return -EINVAL;
  25. nvbe->pages = kmalloc(sizeof(dma_addr_t) * num_pages, GFP_KERNEL);
  26. if (!nvbe->pages)
  27. return -ENOMEM;
  28. nvbe->nr_pages = 0;
  29. while (num_pages--) {
  30. nvbe->pages[nvbe->nr_pages] =
  31. pci_map_page(dev->pdev, pages[nvbe->nr_pages], 0,
  32. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  33. if (pci_dma_mapping_error(dev->pdev,
  34. nvbe->pages[nvbe->nr_pages])) {
  35. be->func->clear(be);
  36. return -EFAULT;
  37. }
  38. nvbe->nr_pages++;
  39. }
  40. return 0;
  41. }
  42. static void
  43. nouveau_sgdma_clear(struct ttm_backend *be)
  44. {
  45. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  46. struct drm_device *dev;
  47. if (nvbe && nvbe->pages) {
  48. dev = nvbe->dev;
  49. NV_DEBUG(dev, "\n");
  50. if (nvbe->bound)
  51. be->func->unbind(be);
  52. while (nvbe->nr_pages--) {
  53. pci_unmap_page(dev->pdev, nvbe->pages[nvbe->nr_pages],
  54. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  55. }
  56. kfree(nvbe->pages);
  57. nvbe->pages = NULL;
  58. nvbe->nr_pages = 0;
  59. }
  60. }
  61. static inline unsigned
  62. nouveau_sgdma_pte(struct drm_device *dev, uint64_t offset)
  63. {
  64. struct drm_nouveau_private *dev_priv = dev->dev_private;
  65. unsigned pte = (offset >> NV_CTXDMA_PAGE_SHIFT);
  66. if (dev_priv->card_type < NV_50)
  67. return pte + 2;
  68. return pte << 1;
  69. }
  70. static int
  71. nouveau_sgdma_bind(struct ttm_backend *be, struct ttm_mem_reg *mem)
  72. {
  73. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  74. struct drm_device *dev = nvbe->dev;
  75. struct drm_nouveau_private *dev_priv = dev->dev_private;
  76. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  77. unsigned i, j, pte;
  78. NV_DEBUG(dev, "pg=0x%lx\n", mem->start);
  79. pte = nouveau_sgdma_pte(nvbe->dev, mem->start << PAGE_SHIFT);
  80. nvbe->pte_start = pte;
  81. for (i = 0; i < nvbe->nr_pages; i++) {
  82. dma_addr_t dma_offset = nvbe->pages[i];
  83. uint32_t offset_l = lower_32_bits(dma_offset);
  84. uint32_t offset_h = upper_32_bits(dma_offset);
  85. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++) {
  86. if (dev_priv->card_type < NV_50) {
  87. nv_wo32(gpuobj, (pte * 4) + 0, offset_l | 3);
  88. pte += 1;
  89. } else {
  90. nv_wo32(gpuobj, (pte * 4) + 0, offset_l | 0x21);
  91. nv_wo32(gpuobj, (pte * 4) + 4, offset_h & 0xff);
  92. pte += 2;
  93. }
  94. dma_offset += NV_CTXDMA_PAGE_SIZE;
  95. }
  96. }
  97. dev_priv->engine.instmem.flush(nvbe->dev);
  98. if (dev_priv->card_type == NV_50) {
  99. dev_priv->engine.fifo.tlb_flush(dev);
  100. dev_priv->engine.graph.tlb_flush(dev);
  101. }
  102. nvbe->bound = true;
  103. return 0;
  104. }
  105. static int
  106. nouveau_sgdma_unbind(struct ttm_backend *be)
  107. {
  108. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  109. struct drm_device *dev = nvbe->dev;
  110. struct drm_nouveau_private *dev_priv = dev->dev_private;
  111. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  112. unsigned i, j, pte;
  113. NV_DEBUG(dev, "\n");
  114. if (!nvbe->bound)
  115. return 0;
  116. pte = nvbe->pte_start;
  117. for (i = 0; i < nvbe->nr_pages; i++) {
  118. for (j = 0; j < PAGE_SIZE / NV_CTXDMA_PAGE_SIZE; j++) {
  119. if (dev_priv->card_type < NV_50) {
  120. nv_wo32(gpuobj, (pte * 4) + 0, 0x00000000);
  121. pte += 1;
  122. } else {
  123. nv_wo32(gpuobj, (pte * 4) + 0, 0x00000000);
  124. nv_wo32(gpuobj, (pte * 4) + 4, 0x00000000);
  125. pte += 2;
  126. }
  127. }
  128. }
  129. dev_priv->engine.instmem.flush(nvbe->dev);
  130. if (dev_priv->card_type == NV_50) {
  131. dev_priv->engine.fifo.tlb_flush(dev);
  132. dev_priv->engine.graph.tlb_flush(dev);
  133. }
  134. nvbe->bound = false;
  135. return 0;
  136. }
  137. static void
  138. nouveau_sgdma_destroy(struct ttm_backend *be)
  139. {
  140. struct nouveau_sgdma_be *nvbe = (struct nouveau_sgdma_be *)be;
  141. if (be) {
  142. NV_DEBUG(nvbe->dev, "\n");
  143. if (nvbe) {
  144. if (nvbe->pages)
  145. be->func->clear(be);
  146. kfree(nvbe);
  147. }
  148. }
  149. }
  150. static struct ttm_backend_func nouveau_sgdma_backend = {
  151. .populate = nouveau_sgdma_populate,
  152. .clear = nouveau_sgdma_clear,
  153. .bind = nouveau_sgdma_bind,
  154. .unbind = nouveau_sgdma_unbind,
  155. .destroy = nouveau_sgdma_destroy
  156. };
  157. struct ttm_backend *
  158. nouveau_sgdma_init_ttm(struct drm_device *dev)
  159. {
  160. struct drm_nouveau_private *dev_priv = dev->dev_private;
  161. struct nouveau_sgdma_be *nvbe;
  162. if (!dev_priv->gart_info.sg_ctxdma)
  163. return NULL;
  164. nvbe = kzalloc(sizeof(*nvbe), GFP_KERNEL);
  165. if (!nvbe)
  166. return NULL;
  167. nvbe->dev = dev;
  168. nvbe->backend.func = &nouveau_sgdma_backend;
  169. return &nvbe->backend;
  170. }
  171. int
  172. nouveau_sgdma_init(struct drm_device *dev)
  173. {
  174. struct drm_nouveau_private *dev_priv = dev->dev_private;
  175. struct nouveau_gpuobj *gpuobj = NULL;
  176. uint32_t aper_size, obj_size;
  177. int i, ret;
  178. if (dev_priv->card_type < NV_50) {
  179. if(dev_priv->ramin_rsvd_vram < 2 * 1024 * 1024)
  180. aper_size = 64 * 1024 * 1024;
  181. else
  182. aper_size = 512 * 1024 * 1024;
  183. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 4;
  184. obj_size += 8; /* ctxdma header */
  185. } else {
  186. /* 1 entire VM page table */
  187. aper_size = (512 * 1024 * 1024);
  188. obj_size = (aper_size >> NV_CTXDMA_PAGE_SHIFT) * 8;
  189. }
  190. ret = nouveau_gpuobj_new(dev, NULL, obj_size, 16,
  191. NVOBJ_FLAG_ZERO_ALLOC |
  192. NVOBJ_FLAG_ZERO_FREE, &gpuobj);
  193. if (ret) {
  194. NV_ERROR(dev, "Error creating sgdma object: %d\n", ret);
  195. return ret;
  196. }
  197. if (dev_priv->card_type < NV_50) {
  198. nv_wo32(gpuobj, 0, NV_CLASS_DMA_IN_MEMORY |
  199. (1 << 12) /* PT present */ |
  200. (0 << 13) /* PT *not* linear */ |
  201. (0 << 14) /* RW */ |
  202. (2 << 16) /* PCI */);
  203. nv_wo32(gpuobj, 4, aper_size - 1);
  204. for (i = 2; i < 2 + (aper_size >> 12); i++)
  205. nv_wo32(gpuobj, i * 4, 0x00000000);
  206. } else {
  207. for (i = 0; i < obj_size; i += 8) {
  208. nv_wo32(gpuobj, i + 0, 0x00000000);
  209. nv_wo32(gpuobj, i + 4, 0x00000000);
  210. }
  211. }
  212. dev_priv->engine.instmem.flush(dev);
  213. dev_priv->gart_info.type = NOUVEAU_GART_SGDMA;
  214. dev_priv->gart_info.aper_base = 0;
  215. dev_priv->gart_info.aper_size = aper_size;
  216. dev_priv->gart_info.sg_ctxdma = gpuobj;
  217. return 0;
  218. }
  219. void
  220. nouveau_sgdma_takedown(struct drm_device *dev)
  221. {
  222. struct drm_nouveau_private *dev_priv = dev->dev_private;
  223. nouveau_gpuobj_ref(NULL, &dev_priv->gart_info.sg_ctxdma);
  224. }
  225. int
  226. nouveau_sgdma_get_page(struct drm_device *dev, uint32_t offset, uint32_t *page)
  227. {
  228. struct drm_nouveau_private *dev_priv = dev->dev_private;
  229. struct nouveau_gpuobj *gpuobj = dev_priv->gart_info.sg_ctxdma;
  230. int pte;
  231. pte = (offset >> NV_CTXDMA_PAGE_SHIFT) << 2;
  232. if (dev_priv->card_type < NV_50) {
  233. *page = nv_ro32(gpuobj, (pte + 8)) & ~NV_CTXDMA_PAGE_MASK;
  234. return 0;
  235. }
  236. NV_ERROR(dev, "Unimplemented on NV50\n");
  237. return -EINVAL;
  238. }