intel_lvds.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Dave Airlie <airlied@linux.ie>
  27. * Jesse Barnes <jesse.barnes@intel.com>
  28. */
  29. #include <acpi/button.h>
  30. #include <linux/dmi.h>
  31. #include <linux/i2c.h>
  32. #include <linux/slab.h>
  33. #include "drmP.h"
  34. #include "drm.h"
  35. #include "drm_crtc.h"
  36. #include "drm_edid.h"
  37. #include "intel_drv.h"
  38. #include "i915_drm.h"
  39. #include "i915_drv.h"
  40. #include <linux/acpi.h>
  41. /* Private structure for the integrated LVDS support */
  42. struct intel_lvds {
  43. struct intel_encoder base;
  44. struct edid *edid;
  45. int fitting_mode;
  46. u32 pfit_control;
  47. u32 pfit_pgm_ratios;
  48. bool pfit_dirty;
  49. struct drm_display_mode *fixed_mode;
  50. };
  51. static struct intel_lvds *to_intel_lvds(struct drm_encoder *encoder)
  52. {
  53. return container_of(encoder, struct intel_lvds, base.base);
  54. }
  55. static struct intel_lvds *intel_attached_lvds(struct drm_connector *connector)
  56. {
  57. return container_of(intel_attached_encoder(connector),
  58. struct intel_lvds, base);
  59. }
  60. /**
  61. * Sets the power state for the panel.
  62. */
  63. static void intel_lvds_set_power(struct intel_lvds *intel_lvds, bool on)
  64. {
  65. struct drm_device *dev = intel_lvds->base.base.dev;
  66. struct drm_i915_private *dev_priv = dev->dev_private;
  67. u32 ctl_reg, lvds_reg;
  68. if (HAS_PCH_SPLIT(dev)) {
  69. ctl_reg = PCH_PP_CONTROL;
  70. lvds_reg = PCH_LVDS;
  71. } else {
  72. ctl_reg = PP_CONTROL;
  73. lvds_reg = LVDS;
  74. }
  75. if (on) {
  76. I915_WRITE(lvds_reg, I915_READ(lvds_reg) | LVDS_PORT_EN);
  77. I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
  78. intel_panel_set_backlight(dev, dev_priv->backlight_level);
  79. } else {
  80. dev_priv->backlight_level = intel_panel_get_backlight(dev);
  81. intel_panel_set_backlight(dev, 0);
  82. I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
  83. if (intel_lvds->pfit_control) {
  84. if (wait_for((I915_READ(PP_STATUS) & PP_ON) == 0, 1000))
  85. DRM_ERROR("timed out waiting for panel to power off\n");
  86. I915_WRITE(PFIT_CONTROL, 0);
  87. intel_lvds->pfit_control = 0;
  88. intel_lvds->pfit_dirty = false;
  89. }
  90. I915_WRITE(lvds_reg, I915_READ(lvds_reg) & ~LVDS_PORT_EN);
  91. }
  92. POSTING_READ(lvds_reg);
  93. }
  94. static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
  95. {
  96. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  97. if (mode == DRM_MODE_DPMS_ON)
  98. intel_lvds_set_power(intel_lvds, true);
  99. else
  100. intel_lvds_set_power(intel_lvds, false);
  101. /* XXX: We never power down the LVDS pairs. */
  102. }
  103. static int intel_lvds_mode_valid(struct drm_connector *connector,
  104. struct drm_display_mode *mode)
  105. {
  106. struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
  107. struct drm_display_mode *fixed_mode = intel_lvds->fixed_mode;
  108. if (mode->hdisplay > fixed_mode->hdisplay)
  109. return MODE_PANEL;
  110. if (mode->vdisplay > fixed_mode->vdisplay)
  111. return MODE_PANEL;
  112. return MODE_OK;
  113. }
  114. static void
  115. centre_horizontally(struct drm_display_mode *mode,
  116. int width)
  117. {
  118. u32 border, sync_pos, blank_width, sync_width;
  119. /* keep the hsync and hblank widths constant */
  120. sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
  121. blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
  122. sync_pos = (blank_width - sync_width + 1) / 2;
  123. border = (mode->hdisplay - width + 1) / 2;
  124. border += border & 1; /* make the border even */
  125. mode->crtc_hdisplay = width;
  126. mode->crtc_hblank_start = width + border;
  127. mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
  128. mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
  129. mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
  130. }
  131. static void
  132. centre_vertically(struct drm_display_mode *mode,
  133. int height)
  134. {
  135. u32 border, sync_pos, blank_width, sync_width;
  136. /* keep the vsync and vblank widths constant */
  137. sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
  138. blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
  139. sync_pos = (blank_width - sync_width + 1) / 2;
  140. border = (mode->vdisplay - height + 1) / 2;
  141. mode->crtc_vdisplay = height;
  142. mode->crtc_vblank_start = height + border;
  143. mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
  144. mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
  145. mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
  146. }
  147. static inline u32 panel_fitter_scaling(u32 source, u32 target)
  148. {
  149. /*
  150. * Floating point operation is not supported. So the FACTOR
  151. * is defined, which can avoid the floating point computation
  152. * when calculating the panel ratio.
  153. */
  154. #define ACCURACY 12
  155. #define FACTOR (1 << ACCURACY)
  156. u32 ratio = source * FACTOR / target;
  157. return (FACTOR * ratio + FACTOR/2) / FACTOR;
  158. }
  159. static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
  160. struct drm_display_mode *mode,
  161. struct drm_display_mode *adjusted_mode)
  162. {
  163. struct drm_device *dev = encoder->dev;
  164. struct drm_i915_private *dev_priv = dev->dev_private;
  165. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  166. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  167. struct drm_encoder *tmp_encoder;
  168. u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
  169. /* Should never happen!! */
  170. if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
  171. DRM_ERROR("Can't support LVDS on pipe A\n");
  172. return false;
  173. }
  174. /* Should never happen!! */
  175. list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
  176. if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
  177. DRM_ERROR("Can't enable LVDS and another "
  178. "encoder on the same pipe\n");
  179. return false;
  180. }
  181. }
  182. /*
  183. * We have timings from the BIOS for the panel, put them in
  184. * to the adjusted mode. The CRTC will be set up for this mode,
  185. * with the panel scaling set up to source from the H/VDisplay
  186. * of the original mode.
  187. */
  188. intel_fixed_panel_mode(intel_lvds->fixed_mode, adjusted_mode);
  189. if (HAS_PCH_SPLIT(dev)) {
  190. intel_pch_panel_fitting(dev, intel_lvds->fitting_mode,
  191. mode, adjusted_mode);
  192. return true;
  193. }
  194. /* Make sure pre-965s set dither correctly */
  195. if (INTEL_INFO(dev)->gen < 4) {
  196. if (dev_priv->lvds_dither)
  197. pfit_control |= PANEL_8TO6_DITHER_ENABLE;
  198. }
  199. /* Native modes don't need fitting */
  200. if (adjusted_mode->hdisplay == mode->hdisplay &&
  201. adjusted_mode->vdisplay == mode->vdisplay)
  202. goto out;
  203. /* 965+ wants fuzzy fitting */
  204. if (INTEL_INFO(dev)->gen >= 4)
  205. pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
  206. PFIT_FILTER_FUZZY);
  207. /*
  208. * Enable automatic panel scaling for non-native modes so that they fill
  209. * the screen. Should be enabled before the pipe is enabled, according
  210. * to register description and PRM.
  211. * Change the value here to see the borders for debugging
  212. */
  213. I915_WRITE(BCLRPAT_A, 0);
  214. I915_WRITE(BCLRPAT_B, 0);
  215. switch (intel_lvds->fitting_mode) {
  216. case DRM_MODE_SCALE_CENTER:
  217. /*
  218. * For centered modes, we have to calculate border widths &
  219. * heights and modify the values programmed into the CRTC.
  220. */
  221. centre_horizontally(adjusted_mode, mode->hdisplay);
  222. centre_vertically(adjusted_mode, mode->vdisplay);
  223. border = LVDS_BORDER_ENABLE;
  224. break;
  225. case DRM_MODE_SCALE_ASPECT:
  226. /* Scale but preserve the aspect ratio */
  227. if (INTEL_INFO(dev)->gen >= 4) {
  228. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  229. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  230. pfit_control |= PFIT_ENABLE;
  231. /* 965+ is easy, it does everything in hw */
  232. if (scaled_width > scaled_height)
  233. pfit_control |= PFIT_SCALING_PILLAR;
  234. else if (scaled_width < scaled_height)
  235. pfit_control |= PFIT_SCALING_LETTER;
  236. else
  237. pfit_control |= PFIT_SCALING_AUTO;
  238. } else {
  239. u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
  240. u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
  241. /*
  242. * For earlier chips we have to calculate the scaling
  243. * ratio by hand and program it into the
  244. * PFIT_PGM_RATIO register
  245. */
  246. if (scaled_width > scaled_height) { /* pillar */
  247. centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay);
  248. border = LVDS_BORDER_ENABLE;
  249. if (mode->vdisplay != adjusted_mode->vdisplay) {
  250. u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
  251. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  252. bits << PFIT_VERT_SCALE_SHIFT);
  253. pfit_control |= (PFIT_ENABLE |
  254. VERT_INTERP_BILINEAR |
  255. HORIZ_INTERP_BILINEAR);
  256. }
  257. } else if (scaled_width < scaled_height) { /* letter */
  258. centre_vertically(adjusted_mode, scaled_width / mode->hdisplay);
  259. border = LVDS_BORDER_ENABLE;
  260. if (mode->hdisplay != adjusted_mode->hdisplay) {
  261. u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
  262. pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
  263. bits << PFIT_VERT_SCALE_SHIFT);
  264. pfit_control |= (PFIT_ENABLE |
  265. VERT_INTERP_BILINEAR |
  266. HORIZ_INTERP_BILINEAR);
  267. }
  268. } else
  269. /* Aspects match, Let hw scale both directions */
  270. pfit_control |= (PFIT_ENABLE |
  271. VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  272. VERT_INTERP_BILINEAR |
  273. HORIZ_INTERP_BILINEAR);
  274. }
  275. break;
  276. case DRM_MODE_SCALE_FULLSCREEN:
  277. /*
  278. * Full scaling, even if it changes the aspect ratio.
  279. * Fortunately this is all done for us in hw.
  280. */
  281. pfit_control |= PFIT_ENABLE;
  282. if (INTEL_INFO(dev)->gen >= 4)
  283. pfit_control |= PFIT_SCALING_AUTO;
  284. else
  285. pfit_control |= (VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
  286. VERT_INTERP_BILINEAR |
  287. HORIZ_INTERP_BILINEAR);
  288. break;
  289. default:
  290. break;
  291. }
  292. out:
  293. if (pfit_control != intel_lvds->pfit_control ||
  294. pfit_pgm_ratios != intel_lvds->pfit_pgm_ratios) {
  295. intel_lvds->pfit_control = pfit_control;
  296. intel_lvds->pfit_pgm_ratios = pfit_pgm_ratios;
  297. intel_lvds->pfit_dirty = true;
  298. }
  299. dev_priv->lvds_border_bits = border;
  300. /*
  301. * XXX: It would be nice to support lower refresh rates on the
  302. * panels to reduce power consumption, and perhaps match the
  303. * user's requested refresh rate.
  304. */
  305. return true;
  306. }
  307. static void intel_lvds_prepare(struct drm_encoder *encoder)
  308. {
  309. struct drm_device *dev = encoder->dev;
  310. struct drm_i915_private *dev_priv = dev->dev_private;
  311. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  312. dev_priv->backlight_level = intel_panel_get_backlight(dev);
  313. /* We try to do the minimum that is necessary in order to unlock
  314. * the registers for mode setting.
  315. *
  316. * On Ironlake, this is quite simple as we just set the unlock key
  317. * and ignore all subtleties. (This may cause some issues...)
  318. *
  319. * Prior to Ironlake, we must disable the pipe if we want to adjust
  320. * the panel fitter. However at all other times we can just reset
  321. * the registers regardless.
  322. */
  323. if (HAS_PCH_SPLIT(dev)) {
  324. I915_WRITE(PCH_PP_CONTROL,
  325. I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
  326. } else if (intel_lvds->pfit_dirty) {
  327. I915_WRITE(PP_CONTROL,
  328. (I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS)
  329. & ~POWER_TARGET_ON);
  330. } else {
  331. I915_WRITE(PP_CONTROL,
  332. I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
  333. }
  334. }
  335. static void intel_lvds_commit(struct drm_encoder *encoder)
  336. {
  337. struct drm_device *dev = encoder->dev;
  338. struct drm_i915_private *dev_priv = dev->dev_private;
  339. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  340. if (dev_priv->backlight_level == 0)
  341. dev_priv->backlight_level = intel_panel_get_max_backlight(dev);
  342. /* Undo any unlocking done in prepare to prevent accidental
  343. * adjustment of the registers.
  344. */
  345. if (HAS_PCH_SPLIT(dev)) {
  346. u32 val = I915_READ(PCH_PP_CONTROL);
  347. if ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS)
  348. I915_WRITE(PCH_PP_CONTROL, val & 0x3);
  349. } else {
  350. u32 val = I915_READ(PP_CONTROL);
  351. if ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS)
  352. I915_WRITE(PP_CONTROL, val & 0x3);
  353. }
  354. /* Always do a full power on as we do not know what state
  355. * we were left in.
  356. */
  357. intel_lvds_set_power(intel_lvds, true);
  358. }
  359. static void intel_lvds_mode_set(struct drm_encoder *encoder,
  360. struct drm_display_mode *mode,
  361. struct drm_display_mode *adjusted_mode)
  362. {
  363. struct drm_device *dev = encoder->dev;
  364. struct drm_i915_private *dev_priv = dev->dev_private;
  365. struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
  366. /*
  367. * The LVDS pin pair will already have been turned on in the
  368. * intel_crtc_mode_set since it has a large impact on the DPLL
  369. * settings.
  370. */
  371. if (HAS_PCH_SPLIT(dev))
  372. return;
  373. if (!intel_lvds->pfit_dirty)
  374. return;
  375. /*
  376. * Enable automatic panel scaling so that non-native modes fill the
  377. * screen. Should be enabled before the pipe is enabled, according to
  378. * register description and PRM.
  379. */
  380. DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
  381. intel_lvds->pfit_control,
  382. intel_lvds->pfit_pgm_ratios);
  383. if (wait_for((I915_READ(PP_STATUS) & PP_ON) == 0, 1000))
  384. DRM_ERROR("timed out waiting for panel to power off\n");
  385. I915_WRITE(PFIT_PGM_RATIOS, intel_lvds->pfit_pgm_ratios);
  386. I915_WRITE(PFIT_CONTROL, intel_lvds->pfit_control);
  387. intel_lvds->pfit_dirty = false;
  388. }
  389. /**
  390. * Detect the LVDS connection.
  391. *
  392. * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
  393. * connected and closed means disconnected. We also send hotplug events as
  394. * needed, using lid status notification from the input layer.
  395. */
  396. static enum drm_connector_status
  397. intel_lvds_detect(struct drm_connector *connector, bool force)
  398. {
  399. struct drm_device *dev = connector->dev;
  400. enum drm_connector_status status = connector_status_connected;
  401. /* ACPI lid methods were generally unreliable in this generation, so
  402. * don't even bother.
  403. */
  404. if (IS_GEN2(dev) || IS_GEN3(dev))
  405. return connector_status_connected;
  406. return status;
  407. }
  408. /**
  409. * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
  410. */
  411. static int intel_lvds_get_modes(struct drm_connector *connector)
  412. {
  413. struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
  414. struct drm_device *dev = connector->dev;
  415. struct drm_display_mode *mode;
  416. if (intel_lvds->edid)
  417. return drm_add_edid_modes(connector, intel_lvds->edid);
  418. mode = drm_mode_duplicate(dev, intel_lvds->fixed_mode);
  419. if (mode == 0)
  420. return 0;
  421. drm_mode_probed_add(connector, mode);
  422. return 1;
  423. }
  424. static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
  425. {
  426. DRM_DEBUG_KMS("Skipping forced modeset for %s\n", id->ident);
  427. return 1;
  428. }
  429. /* The GPU hangs up on these systems if modeset is performed on LID open */
  430. static const struct dmi_system_id intel_no_modeset_on_lid[] = {
  431. {
  432. .callback = intel_no_modeset_on_lid_dmi_callback,
  433. .ident = "Toshiba Tecra A11",
  434. .matches = {
  435. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  436. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
  437. },
  438. },
  439. { } /* terminating entry */
  440. };
  441. /*
  442. * Lid events. Note the use of 'modeset_on_lid':
  443. * - we set it on lid close, and reset it on open
  444. * - we use it as a "only once" bit (ie we ignore
  445. * duplicate events where it was already properly
  446. * set/reset)
  447. * - the suspend/resume paths will also set it to
  448. * zero, since they restore the mode ("lid open").
  449. */
  450. static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
  451. void *unused)
  452. {
  453. struct drm_i915_private *dev_priv =
  454. container_of(nb, struct drm_i915_private, lid_notifier);
  455. struct drm_device *dev = dev_priv->dev;
  456. struct drm_connector *connector = dev_priv->int_lvds_connector;
  457. /*
  458. * check and update the status of LVDS connector after receiving
  459. * the LID nofication event.
  460. */
  461. if (connector)
  462. connector->status = connector->funcs->detect(connector,
  463. false);
  464. /* Don't force modeset on machines where it causes a GPU lockup */
  465. if (dmi_check_system(intel_no_modeset_on_lid))
  466. return NOTIFY_OK;
  467. if (!acpi_lid_open()) {
  468. dev_priv->modeset_on_lid = 1;
  469. return NOTIFY_OK;
  470. }
  471. if (!dev_priv->modeset_on_lid)
  472. return NOTIFY_OK;
  473. dev_priv->modeset_on_lid = 0;
  474. mutex_lock(&dev->mode_config.mutex);
  475. drm_helper_resume_force_mode(dev);
  476. mutex_unlock(&dev->mode_config.mutex);
  477. return NOTIFY_OK;
  478. }
  479. /**
  480. * intel_lvds_destroy - unregister and free LVDS structures
  481. * @connector: connector to free
  482. *
  483. * Unregister the DDC bus for this connector then free the driver private
  484. * structure.
  485. */
  486. static void intel_lvds_destroy(struct drm_connector *connector)
  487. {
  488. struct drm_device *dev = connector->dev;
  489. struct drm_i915_private *dev_priv = dev->dev_private;
  490. if (dev_priv->lid_notifier.notifier_call)
  491. acpi_lid_notifier_unregister(&dev_priv->lid_notifier);
  492. drm_sysfs_connector_remove(connector);
  493. drm_connector_cleanup(connector);
  494. kfree(connector);
  495. }
  496. static int intel_lvds_set_property(struct drm_connector *connector,
  497. struct drm_property *property,
  498. uint64_t value)
  499. {
  500. struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
  501. struct drm_device *dev = connector->dev;
  502. if (property == dev->mode_config.scaling_mode_property) {
  503. struct drm_crtc *crtc = intel_lvds->base.base.crtc;
  504. if (value == DRM_MODE_SCALE_NONE) {
  505. DRM_DEBUG_KMS("no scaling not supported\n");
  506. return -EINVAL;
  507. }
  508. if (intel_lvds->fitting_mode == value) {
  509. /* the LVDS scaling property is not changed */
  510. return 0;
  511. }
  512. intel_lvds->fitting_mode = value;
  513. if (crtc && crtc->enabled) {
  514. /*
  515. * If the CRTC is enabled, the display will be changed
  516. * according to the new panel fitting mode.
  517. */
  518. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  519. crtc->x, crtc->y, crtc->fb);
  520. }
  521. }
  522. return 0;
  523. }
  524. static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
  525. .dpms = intel_lvds_dpms,
  526. .mode_fixup = intel_lvds_mode_fixup,
  527. .prepare = intel_lvds_prepare,
  528. .mode_set = intel_lvds_mode_set,
  529. .commit = intel_lvds_commit,
  530. };
  531. static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
  532. .get_modes = intel_lvds_get_modes,
  533. .mode_valid = intel_lvds_mode_valid,
  534. .best_encoder = intel_best_encoder,
  535. };
  536. static const struct drm_connector_funcs intel_lvds_connector_funcs = {
  537. .dpms = drm_helper_connector_dpms,
  538. .detect = intel_lvds_detect,
  539. .fill_modes = drm_helper_probe_single_connector_modes,
  540. .set_property = intel_lvds_set_property,
  541. .destroy = intel_lvds_destroy,
  542. };
  543. static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
  544. .destroy = intel_encoder_destroy,
  545. };
  546. static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
  547. {
  548. DRM_DEBUG_KMS("Skipping LVDS initialization for %s\n", id->ident);
  549. return 1;
  550. }
  551. /* These systems claim to have LVDS, but really don't */
  552. static const struct dmi_system_id intel_no_lvds[] = {
  553. {
  554. .callback = intel_no_lvds_dmi_callback,
  555. .ident = "Apple Mac Mini (Core series)",
  556. .matches = {
  557. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  558. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
  559. },
  560. },
  561. {
  562. .callback = intel_no_lvds_dmi_callback,
  563. .ident = "Apple Mac Mini (Core 2 series)",
  564. .matches = {
  565. DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
  566. DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
  567. },
  568. },
  569. {
  570. .callback = intel_no_lvds_dmi_callback,
  571. .ident = "MSI IM-945GSE-A",
  572. .matches = {
  573. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  574. DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
  575. },
  576. },
  577. {
  578. .callback = intel_no_lvds_dmi_callback,
  579. .ident = "Dell Studio Hybrid",
  580. .matches = {
  581. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  582. DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
  583. },
  584. },
  585. {
  586. .callback = intel_no_lvds_dmi_callback,
  587. .ident = "AOpen Mini PC",
  588. .matches = {
  589. DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
  590. DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
  591. },
  592. },
  593. {
  594. .callback = intel_no_lvds_dmi_callback,
  595. .ident = "AOpen Mini PC MP915",
  596. .matches = {
  597. DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
  598. DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
  599. },
  600. },
  601. {
  602. .callback = intel_no_lvds_dmi_callback,
  603. .ident = "Aopen i945GTt-VFA",
  604. .matches = {
  605. DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
  606. },
  607. },
  608. {
  609. .callback = intel_no_lvds_dmi_callback,
  610. .ident = "Clientron U800",
  611. .matches = {
  612. DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
  613. DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
  614. },
  615. },
  616. { } /* terminating entry */
  617. };
  618. /**
  619. * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
  620. * @dev: drm device
  621. * @connector: LVDS connector
  622. *
  623. * Find the reduced downclock for LVDS in EDID.
  624. */
  625. static void intel_find_lvds_downclock(struct drm_device *dev,
  626. struct drm_display_mode *fixed_mode,
  627. struct drm_connector *connector)
  628. {
  629. struct drm_i915_private *dev_priv = dev->dev_private;
  630. struct drm_display_mode *scan;
  631. int temp_downclock;
  632. temp_downclock = fixed_mode->clock;
  633. list_for_each_entry(scan, &connector->probed_modes, head) {
  634. /*
  635. * If one mode has the same resolution with the fixed_panel
  636. * mode while they have the different refresh rate, it means
  637. * that the reduced downclock is found for the LVDS. In such
  638. * case we can set the different FPx0/1 to dynamically select
  639. * between low and high frequency.
  640. */
  641. if (scan->hdisplay == fixed_mode->hdisplay &&
  642. scan->hsync_start == fixed_mode->hsync_start &&
  643. scan->hsync_end == fixed_mode->hsync_end &&
  644. scan->htotal == fixed_mode->htotal &&
  645. scan->vdisplay == fixed_mode->vdisplay &&
  646. scan->vsync_start == fixed_mode->vsync_start &&
  647. scan->vsync_end == fixed_mode->vsync_end &&
  648. scan->vtotal == fixed_mode->vtotal) {
  649. if (scan->clock < temp_downclock) {
  650. /*
  651. * The downclock is already found. But we
  652. * expect to find the lower downclock.
  653. */
  654. temp_downclock = scan->clock;
  655. }
  656. }
  657. }
  658. if (temp_downclock < fixed_mode->clock && i915_lvds_downclock) {
  659. /* We found the downclock for LVDS. */
  660. dev_priv->lvds_downclock_avail = 1;
  661. dev_priv->lvds_downclock = temp_downclock;
  662. DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
  663. "Normal clock %dKhz, downclock %dKhz\n",
  664. fixed_mode->clock, temp_downclock);
  665. }
  666. }
  667. /*
  668. * Enumerate the child dev array parsed from VBT to check whether
  669. * the LVDS is present.
  670. * If it is present, return 1.
  671. * If it is not present, return false.
  672. * If no child dev is parsed from VBT, it assumes that the LVDS is present.
  673. */
  674. static bool lvds_is_present_in_vbt(struct drm_device *dev,
  675. u8 *i2c_pin)
  676. {
  677. struct drm_i915_private *dev_priv = dev->dev_private;
  678. int i;
  679. if (!dev_priv->child_dev_num)
  680. return true;
  681. for (i = 0; i < dev_priv->child_dev_num; i++) {
  682. struct child_device_config *child = dev_priv->child_dev + i;
  683. /* If the device type is not LFP, continue.
  684. * We have to check both the new identifiers as well as the
  685. * old for compatibility with some BIOSes.
  686. */
  687. if (child->device_type != DEVICE_TYPE_INT_LFP &&
  688. child->device_type != DEVICE_TYPE_LFP)
  689. continue;
  690. if (child->i2c_pin)
  691. *i2c_pin = child->i2c_pin;
  692. /* However, we cannot trust the BIOS writers to populate
  693. * the VBT correctly. Since LVDS requires additional
  694. * information from AIM blocks, a non-zero addin offset is
  695. * a good indicator that the LVDS is actually present.
  696. */
  697. if (child->addin_offset)
  698. return true;
  699. /* But even then some BIOS writers perform some black magic
  700. * and instantiate the device without reference to any
  701. * additional data. Trust that if the VBT was written into
  702. * the OpRegion then they have validated the LVDS's existence.
  703. */
  704. if (dev_priv->opregion.vbt)
  705. return true;
  706. }
  707. return false;
  708. }
  709. static bool intel_lvds_ddc_probe(struct drm_device *dev, u8 pin)
  710. {
  711. struct drm_i915_private *dev_priv = dev->dev_private;
  712. u8 buf = 0;
  713. struct i2c_msg msgs[] = {
  714. {
  715. .addr = 0xA0,
  716. .flags = 0,
  717. .len = 1,
  718. .buf = &buf,
  719. },
  720. };
  721. struct i2c_adapter *i2c = &dev_priv->gmbus[pin].adapter;
  722. /* XXX this only appears to work when using GMBUS */
  723. if (intel_gmbus_is_forced_bit(i2c))
  724. return true;
  725. return i2c_transfer(i2c, msgs, 1) == 1;
  726. }
  727. /**
  728. * intel_lvds_init - setup LVDS connectors on this device
  729. * @dev: drm device
  730. *
  731. * Create the connector, register the LVDS DDC bus, and try to figure out what
  732. * modes we can display on the LVDS panel (if present).
  733. */
  734. void intel_lvds_init(struct drm_device *dev)
  735. {
  736. struct drm_i915_private *dev_priv = dev->dev_private;
  737. struct intel_lvds *intel_lvds;
  738. struct intel_encoder *intel_encoder;
  739. struct intel_connector *intel_connector;
  740. struct drm_connector *connector;
  741. struct drm_encoder *encoder;
  742. struct drm_display_mode *scan; /* *modes, *bios_mode; */
  743. struct drm_crtc *crtc;
  744. u32 lvds;
  745. int pipe;
  746. u8 pin;
  747. /* Skip init on machines we know falsely report LVDS */
  748. if (dmi_check_system(intel_no_lvds))
  749. return;
  750. pin = GMBUS_PORT_PANEL;
  751. if (!lvds_is_present_in_vbt(dev, &pin)) {
  752. DRM_DEBUG_KMS("LVDS is not present in VBT\n");
  753. return;
  754. }
  755. if (HAS_PCH_SPLIT(dev)) {
  756. if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
  757. return;
  758. if (dev_priv->edp.support) {
  759. DRM_DEBUG_KMS("disable LVDS for eDP support\n");
  760. return;
  761. }
  762. }
  763. if (!intel_lvds_ddc_probe(dev, pin)) {
  764. DRM_DEBUG_KMS("LVDS did not respond to DDC probe\n");
  765. return;
  766. }
  767. intel_lvds = kzalloc(sizeof(struct intel_lvds), GFP_KERNEL);
  768. if (!intel_lvds) {
  769. return;
  770. }
  771. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  772. if (!intel_connector) {
  773. kfree(intel_lvds);
  774. return;
  775. }
  776. if (!HAS_PCH_SPLIT(dev)) {
  777. intel_lvds->pfit_control = I915_READ(PFIT_CONTROL);
  778. }
  779. intel_encoder = &intel_lvds->base;
  780. encoder = &intel_encoder->base;
  781. connector = &intel_connector->base;
  782. drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
  783. DRM_MODE_CONNECTOR_LVDS);
  784. drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
  785. DRM_MODE_ENCODER_LVDS);
  786. intel_connector_attach_encoder(intel_connector, intel_encoder);
  787. intel_encoder->type = INTEL_OUTPUT_LVDS;
  788. intel_encoder->clone_mask = (1 << INTEL_LVDS_CLONE_BIT);
  789. intel_encoder->crtc_mask = (1 << 1);
  790. drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
  791. drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
  792. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  793. connector->interlace_allowed = false;
  794. connector->doublescan_allowed = false;
  795. /* create the scaling mode property */
  796. drm_mode_create_scaling_mode_property(dev);
  797. /*
  798. * the initial panel fitting mode will be FULL_SCREEN.
  799. */
  800. drm_connector_attach_property(&intel_connector->base,
  801. dev->mode_config.scaling_mode_property,
  802. DRM_MODE_SCALE_ASPECT);
  803. intel_lvds->fitting_mode = DRM_MODE_SCALE_ASPECT;
  804. /*
  805. * LVDS discovery:
  806. * 1) check for EDID on DDC
  807. * 2) check for VBT data
  808. * 3) check to see if LVDS is already on
  809. * if none of the above, no panel
  810. * 4) make sure lid is open
  811. * if closed, act like it's not there for now
  812. */
  813. /*
  814. * Attempt to get the fixed panel mode from DDC. Assume that the
  815. * preferred mode is the right one.
  816. */
  817. intel_lvds->edid = drm_get_edid(connector,
  818. &dev_priv->gmbus[pin].adapter);
  819. if (intel_lvds->edid) {
  820. if (drm_add_edid_modes(connector,
  821. intel_lvds->edid)) {
  822. drm_mode_connector_update_edid_property(connector,
  823. intel_lvds->edid);
  824. } else {
  825. kfree(intel_lvds->edid);
  826. intel_lvds->edid = NULL;
  827. }
  828. }
  829. if (!intel_lvds->edid) {
  830. /* Didn't get an EDID, so
  831. * Set wide sync ranges so we get all modes
  832. * handed to valid_mode for checking
  833. */
  834. connector->display_info.min_vfreq = 0;
  835. connector->display_info.max_vfreq = 200;
  836. connector->display_info.min_hfreq = 0;
  837. connector->display_info.max_hfreq = 200;
  838. }
  839. list_for_each_entry(scan, &connector->probed_modes, head) {
  840. if (scan->type & DRM_MODE_TYPE_PREFERRED) {
  841. intel_lvds->fixed_mode =
  842. drm_mode_duplicate(dev, scan);
  843. intel_find_lvds_downclock(dev,
  844. intel_lvds->fixed_mode,
  845. connector);
  846. goto out;
  847. }
  848. }
  849. /* Failed to get EDID, what about VBT? */
  850. if (dev_priv->lfp_lvds_vbt_mode) {
  851. intel_lvds->fixed_mode =
  852. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  853. if (intel_lvds->fixed_mode) {
  854. intel_lvds->fixed_mode->type |=
  855. DRM_MODE_TYPE_PREFERRED;
  856. goto out;
  857. }
  858. }
  859. /*
  860. * If we didn't get EDID, try checking if the panel is already turned
  861. * on. If so, assume that whatever is currently programmed is the
  862. * correct mode.
  863. */
  864. /* Ironlake: FIXME if still fail, not try pipe mode now */
  865. if (HAS_PCH_SPLIT(dev))
  866. goto failed;
  867. lvds = I915_READ(LVDS);
  868. pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
  869. crtc = intel_get_crtc_for_pipe(dev, pipe);
  870. if (crtc && (lvds & LVDS_PORT_EN)) {
  871. intel_lvds->fixed_mode = intel_crtc_mode_get(dev, crtc);
  872. if (intel_lvds->fixed_mode) {
  873. intel_lvds->fixed_mode->type |=
  874. DRM_MODE_TYPE_PREFERRED;
  875. goto out;
  876. }
  877. }
  878. /* If we still don't have a mode after all that, give up. */
  879. if (!intel_lvds->fixed_mode)
  880. goto failed;
  881. out:
  882. if (HAS_PCH_SPLIT(dev)) {
  883. u32 pwm;
  884. /* make sure PWM is enabled */
  885. pwm = I915_READ(BLC_PWM_CPU_CTL2);
  886. pwm |= (PWM_ENABLE | PWM_PIPE_B);
  887. I915_WRITE(BLC_PWM_CPU_CTL2, pwm);
  888. pwm = I915_READ(BLC_PWM_PCH_CTL1);
  889. pwm |= PWM_PCH_ENABLE;
  890. I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
  891. }
  892. dev_priv->lid_notifier.notifier_call = intel_lid_notify;
  893. if (acpi_lid_notifier_register(&dev_priv->lid_notifier)) {
  894. DRM_DEBUG_KMS("lid notifier registration failed\n");
  895. dev_priv->lid_notifier.notifier_call = NULL;
  896. }
  897. /* keep the LVDS connector */
  898. dev_priv->int_lvds_connector = connector;
  899. drm_sysfs_connector_add(connector);
  900. return;
  901. failed:
  902. DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
  903. drm_connector_cleanup(connector);
  904. drm_encoder_cleanup(encoder);
  905. kfree(intel_lvds);
  906. kfree(intel_connector);
  907. }