intel_dp.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "drm_dp_helper.h"
  37. #define DP_LINK_STATUS_SIZE 6
  38. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  39. #define DP_LINK_CONFIGURATION_SIZE 9
  40. struct intel_dp {
  41. struct intel_encoder base;
  42. uint32_t output_reg;
  43. uint32_t DP;
  44. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  45. bool has_audio;
  46. int force_audio;
  47. int dpms_mode;
  48. uint8_t link_bw;
  49. uint8_t lane_count;
  50. uint8_t dpcd[4];
  51. struct i2c_adapter adapter;
  52. struct i2c_algo_dp_aux_data algo;
  53. bool is_pch_edp;
  54. uint8_t train_set[4];
  55. uint8_t link_status[DP_LINK_STATUS_SIZE];
  56. struct drm_property *force_audio_property;
  57. };
  58. /**
  59. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  60. * @intel_dp: DP struct
  61. *
  62. * If a CPU or PCH DP output is attached to an eDP panel, this function
  63. * will return true, and false otherwise.
  64. */
  65. static bool is_edp(struct intel_dp *intel_dp)
  66. {
  67. return intel_dp->base.type == INTEL_OUTPUT_EDP;
  68. }
  69. /**
  70. * is_pch_edp - is the port on the PCH and attached to an eDP panel?
  71. * @intel_dp: DP struct
  72. *
  73. * Returns true if the given DP struct corresponds to a PCH DP port attached
  74. * to an eDP panel, false otherwise. Helpful for determining whether we
  75. * may need FDI resources for a given DP output or not.
  76. */
  77. static bool is_pch_edp(struct intel_dp *intel_dp)
  78. {
  79. return intel_dp->is_pch_edp;
  80. }
  81. static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  82. {
  83. return container_of(encoder, struct intel_dp, base.base);
  84. }
  85. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  86. {
  87. return container_of(intel_attached_encoder(connector),
  88. struct intel_dp, base);
  89. }
  90. /**
  91. * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
  92. * @encoder: DRM encoder
  93. *
  94. * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
  95. * by intel_display.c.
  96. */
  97. bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
  98. {
  99. struct intel_dp *intel_dp;
  100. if (!encoder)
  101. return false;
  102. intel_dp = enc_to_intel_dp(encoder);
  103. return is_pch_edp(intel_dp);
  104. }
  105. static void intel_dp_start_link_train(struct intel_dp *intel_dp);
  106. static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  107. static void intel_dp_link_down(struct intel_dp *intel_dp);
  108. void
  109. intel_edp_link_config (struct intel_encoder *intel_encoder,
  110. int *lane_num, int *link_bw)
  111. {
  112. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  113. *lane_num = intel_dp->lane_count;
  114. if (intel_dp->link_bw == DP_LINK_BW_1_62)
  115. *link_bw = 162000;
  116. else if (intel_dp->link_bw == DP_LINK_BW_2_7)
  117. *link_bw = 270000;
  118. }
  119. static int
  120. intel_dp_max_lane_count(struct intel_dp *intel_dp)
  121. {
  122. int max_lane_count = 4;
  123. if (intel_dp->dpcd[0] >= 0x11) {
  124. max_lane_count = intel_dp->dpcd[2] & 0x1f;
  125. switch (max_lane_count) {
  126. case 1: case 2: case 4:
  127. break;
  128. default:
  129. max_lane_count = 4;
  130. }
  131. }
  132. return max_lane_count;
  133. }
  134. static int
  135. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  136. {
  137. int max_link_bw = intel_dp->dpcd[1];
  138. switch (max_link_bw) {
  139. case DP_LINK_BW_1_62:
  140. case DP_LINK_BW_2_7:
  141. break;
  142. default:
  143. max_link_bw = DP_LINK_BW_1_62;
  144. break;
  145. }
  146. return max_link_bw;
  147. }
  148. static int
  149. intel_dp_link_clock(uint8_t link_bw)
  150. {
  151. if (link_bw == DP_LINK_BW_2_7)
  152. return 270000;
  153. else
  154. return 162000;
  155. }
  156. /* I think this is a fiction */
  157. static int
  158. intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
  159. {
  160. struct drm_i915_private *dev_priv = dev->dev_private;
  161. if (is_edp(intel_dp))
  162. return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
  163. else
  164. return pixel_clock * 3;
  165. }
  166. static int
  167. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  168. {
  169. return (max_link_clock * max_lanes * 8) / 10;
  170. }
  171. static int
  172. intel_dp_mode_valid(struct drm_connector *connector,
  173. struct drm_display_mode *mode)
  174. {
  175. struct intel_dp *intel_dp = intel_attached_dp(connector);
  176. struct drm_device *dev = connector->dev;
  177. struct drm_i915_private *dev_priv = dev->dev_private;
  178. int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
  179. int max_lanes = intel_dp_max_lane_count(intel_dp);
  180. if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
  181. if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
  182. return MODE_PANEL;
  183. if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
  184. return MODE_PANEL;
  185. }
  186. /* only refuse the mode on non eDP since we have seen some wierd eDP panels
  187. which are outside spec tolerances but somehow work by magic */
  188. if (!is_edp(intel_dp) &&
  189. (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
  190. > intel_dp_max_data_rate(max_link_clock, max_lanes)))
  191. return MODE_CLOCK_HIGH;
  192. if (mode->clock < 10000)
  193. return MODE_CLOCK_LOW;
  194. return MODE_OK;
  195. }
  196. static uint32_t
  197. pack_aux(uint8_t *src, int src_bytes)
  198. {
  199. int i;
  200. uint32_t v = 0;
  201. if (src_bytes > 4)
  202. src_bytes = 4;
  203. for (i = 0; i < src_bytes; i++)
  204. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  205. return v;
  206. }
  207. static void
  208. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  209. {
  210. int i;
  211. if (dst_bytes > 4)
  212. dst_bytes = 4;
  213. for (i = 0; i < dst_bytes; i++)
  214. dst[i] = src >> ((3-i) * 8);
  215. }
  216. /* hrawclock is 1/4 the FSB frequency */
  217. static int
  218. intel_hrawclk(struct drm_device *dev)
  219. {
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. uint32_t clkcfg;
  222. clkcfg = I915_READ(CLKCFG);
  223. switch (clkcfg & CLKCFG_FSB_MASK) {
  224. case CLKCFG_FSB_400:
  225. return 100;
  226. case CLKCFG_FSB_533:
  227. return 133;
  228. case CLKCFG_FSB_667:
  229. return 166;
  230. case CLKCFG_FSB_800:
  231. return 200;
  232. case CLKCFG_FSB_1067:
  233. return 266;
  234. case CLKCFG_FSB_1333:
  235. return 333;
  236. /* these two are just a guess; one of them might be right */
  237. case CLKCFG_FSB_1600:
  238. case CLKCFG_FSB_1600_ALT:
  239. return 400;
  240. default:
  241. return 133;
  242. }
  243. }
  244. static int
  245. intel_dp_aux_ch(struct intel_dp *intel_dp,
  246. uint8_t *send, int send_bytes,
  247. uint8_t *recv, int recv_size)
  248. {
  249. uint32_t output_reg = intel_dp->output_reg;
  250. struct drm_device *dev = intel_dp->base.base.dev;
  251. struct drm_i915_private *dev_priv = dev->dev_private;
  252. uint32_t ch_ctl = output_reg + 0x10;
  253. uint32_t ch_data = ch_ctl + 4;
  254. int i;
  255. int recv_bytes;
  256. uint32_t status;
  257. uint32_t aux_clock_divider;
  258. int try, precharge;
  259. /* The clock divider is based off the hrawclk,
  260. * and would like to run at 2MHz. So, take the
  261. * hrawclk value and divide by 2 and use that
  262. *
  263. * Note that PCH attached eDP panels should use a 125MHz input
  264. * clock divider.
  265. */
  266. if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
  267. if (IS_GEN6(dev))
  268. aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
  269. else
  270. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  271. } else if (HAS_PCH_SPLIT(dev))
  272. aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
  273. else
  274. aux_clock_divider = intel_hrawclk(dev) / 2;
  275. if (IS_GEN6(dev))
  276. precharge = 3;
  277. else
  278. precharge = 5;
  279. if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
  280. DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
  281. I915_READ(ch_ctl));
  282. return -EBUSY;
  283. }
  284. /* Must try at least 3 times according to DP spec */
  285. for (try = 0; try < 5; try++) {
  286. /* Load the send data into the aux channel data registers */
  287. for (i = 0; i < send_bytes; i += 4)
  288. I915_WRITE(ch_data + i,
  289. pack_aux(send + i, send_bytes - i));
  290. /* Send the command and wait for it to complete */
  291. I915_WRITE(ch_ctl,
  292. DP_AUX_CH_CTL_SEND_BUSY |
  293. DP_AUX_CH_CTL_TIME_OUT_400us |
  294. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  295. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  296. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  297. DP_AUX_CH_CTL_DONE |
  298. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  299. DP_AUX_CH_CTL_RECEIVE_ERROR);
  300. for (;;) {
  301. status = I915_READ(ch_ctl);
  302. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  303. break;
  304. udelay(100);
  305. }
  306. /* Clear done status and any errors */
  307. I915_WRITE(ch_ctl,
  308. status |
  309. DP_AUX_CH_CTL_DONE |
  310. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  311. DP_AUX_CH_CTL_RECEIVE_ERROR);
  312. if (status & DP_AUX_CH_CTL_DONE)
  313. break;
  314. }
  315. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  316. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  317. return -EBUSY;
  318. }
  319. /* Check for timeout or receive error.
  320. * Timeouts occur when the sink is not connected
  321. */
  322. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  323. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  324. return -EIO;
  325. }
  326. /* Timeouts occur when the device isn't connected, so they're
  327. * "normal" -- don't fill the kernel log with these */
  328. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  329. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  330. return -ETIMEDOUT;
  331. }
  332. /* Unload any bytes sent back from the other side */
  333. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  334. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  335. if (recv_bytes > recv_size)
  336. recv_bytes = recv_size;
  337. for (i = 0; i < recv_bytes; i += 4)
  338. unpack_aux(I915_READ(ch_data + i),
  339. recv + i, recv_bytes - i);
  340. return recv_bytes;
  341. }
  342. /* Write data to the aux channel in native mode */
  343. static int
  344. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  345. uint16_t address, uint8_t *send, int send_bytes)
  346. {
  347. int ret;
  348. uint8_t msg[20];
  349. int msg_bytes;
  350. uint8_t ack;
  351. if (send_bytes > 16)
  352. return -1;
  353. msg[0] = AUX_NATIVE_WRITE << 4;
  354. msg[1] = address >> 8;
  355. msg[2] = address & 0xff;
  356. msg[3] = send_bytes - 1;
  357. memcpy(&msg[4], send, send_bytes);
  358. msg_bytes = send_bytes + 4;
  359. for (;;) {
  360. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  361. if (ret < 0)
  362. return ret;
  363. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  364. break;
  365. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  366. udelay(100);
  367. else
  368. return -EIO;
  369. }
  370. return send_bytes;
  371. }
  372. /* Write a single byte to the aux channel in native mode */
  373. static int
  374. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  375. uint16_t address, uint8_t byte)
  376. {
  377. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  378. }
  379. /* read bytes from a native aux channel */
  380. static int
  381. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  382. uint16_t address, uint8_t *recv, int recv_bytes)
  383. {
  384. uint8_t msg[4];
  385. int msg_bytes;
  386. uint8_t reply[20];
  387. int reply_bytes;
  388. uint8_t ack;
  389. int ret;
  390. msg[0] = AUX_NATIVE_READ << 4;
  391. msg[1] = address >> 8;
  392. msg[2] = address & 0xff;
  393. msg[3] = recv_bytes - 1;
  394. msg_bytes = 4;
  395. reply_bytes = recv_bytes + 1;
  396. for (;;) {
  397. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  398. reply, reply_bytes);
  399. if (ret == 0)
  400. return -EPROTO;
  401. if (ret < 0)
  402. return ret;
  403. ack = reply[0];
  404. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  405. memcpy(recv, reply + 1, ret - 1);
  406. return ret - 1;
  407. }
  408. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  409. udelay(100);
  410. else
  411. return -EIO;
  412. }
  413. }
  414. static int
  415. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  416. uint8_t write_byte, uint8_t *read_byte)
  417. {
  418. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  419. struct intel_dp *intel_dp = container_of(adapter,
  420. struct intel_dp,
  421. adapter);
  422. uint16_t address = algo_data->address;
  423. uint8_t msg[5];
  424. uint8_t reply[2];
  425. int msg_bytes;
  426. int reply_bytes;
  427. int ret;
  428. /* Set up the command byte */
  429. if (mode & MODE_I2C_READ)
  430. msg[0] = AUX_I2C_READ << 4;
  431. else
  432. msg[0] = AUX_I2C_WRITE << 4;
  433. if (!(mode & MODE_I2C_STOP))
  434. msg[0] |= AUX_I2C_MOT << 4;
  435. msg[1] = address >> 8;
  436. msg[2] = address;
  437. switch (mode) {
  438. case MODE_I2C_WRITE:
  439. msg[3] = 0;
  440. msg[4] = write_byte;
  441. msg_bytes = 5;
  442. reply_bytes = 1;
  443. break;
  444. case MODE_I2C_READ:
  445. msg[3] = 0;
  446. msg_bytes = 4;
  447. reply_bytes = 2;
  448. break;
  449. default:
  450. msg_bytes = 3;
  451. reply_bytes = 1;
  452. break;
  453. }
  454. for (;;) {
  455. ret = intel_dp_aux_ch(intel_dp,
  456. msg, msg_bytes,
  457. reply, reply_bytes);
  458. if (ret < 0) {
  459. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  460. return ret;
  461. }
  462. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  463. case AUX_I2C_REPLY_ACK:
  464. if (mode == MODE_I2C_READ) {
  465. *read_byte = reply[1];
  466. }
  467. return reply_bytes - 1;
  468. case AUX_I2C_REPLY_NACK:
  469. DRM_DEBUG_KMS("aux_ch nack\n");
  470. return -EREMOTEIO;
  471. case AUX_I2C_REPLY_DEFER:
  472. DRM_DEBUG_KMS("aux_ch defer\n");
  473. udelay(100);
  474. break;
  475. default:
  476. DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
  477. return -EREMOTEIO;
  478. }
  479. }
  480. }
  481. static int
  482. intel_dp_i2c_init(struct intel_dp *intel_dp,
  483. struct intel_connector *intel_connector, const char *name)
  484. {
  485. DRM_DEBUG_KMS("i2c_init %s\n", name);
  486. intel_dp->algo.running = false;
  487. intel_dp->algo.address = 0;
  488. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  489. memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
  490. intel_dp->adapter.owner = THIS_MODULE;
  491. intel_dp->adapter.class = I2C_CLASS_DDC;
  492. strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  493. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  494. intel_dp->adapter.algo_data = &intel_dp->algo;
  495. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  496. return i2c_dp_aux_add_bus(&intel_dp->adapter);
  497. }
  498. static bool
  499. intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
  500. struct drm_display_mode *adjusted_mode)
  501. {
  502. struct drm_device *dev = encoder->dev;
  503. struct drm_i915_private *dev_priv = dev->dev_private;
  504. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  505. int lane_count, clock;
  506. int max_lane_count = intel_dp_max_lane_count(intel_dp);
  507. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  508. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  509. if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
  510. intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
  511. intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
  512. mode, adjusted_mode);
  513. /*
  514. * the mode->clock is used to calculate the Data&Link M/N
  515. * of the pipe. For the eDP the fixed clock should be used.
  516. */
  517. mode->clock = dev_priv->panel_fixed_mode->clock;
  518. }
  519. /* Just use VBT values for eDP */
  520. if (is_edp(intel_dp)) {
  521. intel_dp->lane_count = dev_priv->edp.lanes;
  522. intel_dp->link_bw = dev_priv->edp.rate;
  523. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  524. DRM_DEBUG_KMS("eDP link bw %02x lane count %d clock %d\n",
  525. intel_dp->link_bw, intel_dp->lane_count,
  526. adjusted_mode->clock);
  527. return true;
  528. }
  529. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  530. for (clock = 0; clock <= max_clock; clock++) {
  531. int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
  532. if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
  533. <= link_avail) {
  534. intel_dp->link_bw = bws[clock];
  535. intel_dp->lane_count = lane_count;
  536. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  537. DRM_DEBUG_KMS("Display port link bw %02x lane "
  538. "count %d clock %d\n",
  539. intel_dp->link_bw, intel_dp->lane_count,
  540. adjusted_mode->clock);
  541. return true;
  542. }
  543. }
  544. }
  545. return false;
  546. }
  547. struct intel_dp_m_n {
  548. uint32_t tu;
  549. uint32_t gmch_m;
  550. uint32_t gmch_n;
  551. uint32_t link_m;
  552. uint32_t link_n;
  553. };
  554. static void
  555. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  556. {
  557. while (*num > 0xffffff || *den > 0xffffff) {
  558. *num >>= 1;
  559. *den >>= 1;
  560. }
  561. }
  562. static void
  563. intel_dp_compute_m_n(int bpp,
  564. int nlanes,
  565. int pixel_clock,
  566. int link_clock,
  567. struct intel_dp_m_n *m_n)
  568. {
  569. m_n->tu = 64;
  570. m_n->gmch_m = (pixel_clock * bpp) >> 3;
  571. m_n->gmch_n = link_clock * nlanes;
  572. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  573. m_n->link_m = pixel_clock;
  574. m_n->link_n = link_clock;
  575. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  576. }
  577. void
  578. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  579. struct drm_display_mode *adjusted_mode)
  580. {
  581. struct drm_device *dev = crtc->dev;
  582. struct drm_mode_config *mode_config = &dev->mode_config;
  583. struct drm_encoder *encoder;
  584. struct drm_i915_private *dev_priv = dev->dev_private;
  585. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  586. int lane_count = 4, bpp = 24;
  587. struct intel_dp_m_n m_n;
  588. /*
  589. * Find the lane count in the intel_encoder private
  590. */
  591. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  592. struct intel_dp *intel_dp;
  593. if (encoder->crtc != crtc)
  594. continue;
  595. intel_dp = enc_to_intel_dp(encoder);
  596. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
  597. lane_count = intel_dp->lane_count;
  598. break;
  599. } else if (is_edp(intel_dp)) {
  600. lane_count = dev_priv->edp.lanes;
  601. bpp = dev_priv->edp.bpp;
  602. break;
  603. }
  604. }
  605. /*
  606. * Compute the GMCH and Link ratios. The '3' here is
  607. * the number of bytes_per_pixel post-LUT, which we always
  608. * set up for 8-bits of R/G/B, or 3 bytes total.
  609. */
  610. intel_dp_compute_m_n(bpp, lane_count,
  611. mode->clock, adjusted_mode->clock, &m_n);
  612. if (HAS_PCH_SPLIT(dev)) {
  613. if (intel_crtc->pipe == 0) {
  614. I915_WRITE(TRANSA_DATA_M1,
  615. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  616. m_n.gmch_m);
  617. I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
  618. I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
  619. I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
  620. } else {
  621. I915_WRITE(TRANSB_DATA_M1,
  622. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  623. m_n.gmch_m);
  624. I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
  625. I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
  626. I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
  627. }
  628. } else {
  629. if (intel_crtc->pipe == 0) {
  630. I915_WRITE(PIPEA_GMCH_DATA_M,
  631. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  632. m_n.gmch_m);
  633. I915_WRITE(PIPEA_GMCH_DATA_N,
  634. m_n.gmch_n);
  635. I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
  636. I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
  637. } else {
  638. I915_WRITE(PIPEB_GMCH_DATA_M,
  639. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  640. m_n.gmch_m);
  641. I915_WRITE(PIPEB_GMCH_DATA_N,
  642. m_n.gmch_n);
  643. I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
  644. I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
  645. }
  646. }
  647. }
  648. static void
  649. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  650. struct drm_display_mode *adjusted_mode)
  651. {
  652. struct drm_device *dev = encoder->dev;
  653. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  654. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  655. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  656. intel_dp->DP = (DP_VOLTAGE_0_4 |
  657. DP_PRE_EMPHASIS_0);
  658. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  659. intel_dp->DP |= DP_SYNC_HS_HIGH;
  660. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  661. intel_dp->DP |= DP_SYNC_VS_HIGH;
  662. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  663. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  664. else
  665. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  666. switch (intel_dp->lane_count) {
  667. case 1:
  668. intel_dp->DP |= DP_PORT_WIDTH_1;
  669. break;
  670. case 2:
  671. intel_dp->DP |= DP_PORT_WIDTH_2;
  672. break;
  673. case 4:
  674. intel_dp->DP |= DP_PORT_WIDTH_4;
  675. break;
  676. }
  677. if (intel_dp->has_audio)
  678. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  679. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  680. intel_dp->link_configuration[0] = intel_dp->link_bw;
  681. intel_dp->link_configuration[1] = intel_dp->lane_count;
  682. /*
  683. * Check for DPCD version > 1.1 and enhanced framing support
  684. */
  685. if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
  686. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  687. intel_dp->DP |= DP_ENHANCED_FRAMING;
  688. }
  689. /* CPT DP's pipe select is decided in TRANS_DP_CTL */
  690. if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
  691. intel_dp->DP |= DP_PIPEB_SELECT;
  692. if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
  693. /* don't miss out required setting for eDP */
  694. intel_dp->DP |= DP_PLL_ENABLE;
  695. if (adjusted_mode->clock < 200000)
  696. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  697. else
  698. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  699. }
  700. }
  701. /* Returns true if the panel was already on when called */
  702. static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
  703. {
  704. struct drm_device *dev = intel_dp->base.base.dev;
  705. struct drm_i915_private *dev_priv = dev->dev_private;
  706. u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
  707. if (I915_READ(PCH_PP_STATUS) & PP_ON)
  708. return true;
  709. pp = I915_READ(PCH_PP_CONTROL);
  710. /* ILK workaround: disable reset around power sequence */
  711. pp &= ~PANEL_POWER_RESET;
  712. I915_WRITE(PCH_PP_CONTROL, pp);
  713. POSTING_READ(PCH_PP_CONTROL);
  714. pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
  715. I915_WRITE(PCH_PP_CONTROL, pp);
  716. POSTING_READ(PCH_PP_CONTROL);
  717. /* Ouch. We need to wait here for some panels, like Dell e6510
  718. * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
  719. */
  720. msleep(300);
  721. if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
  722. 5000))
  723. DRM_ERROR("panel on wait timed out: 0x%08x\n",
  724. I915_READ(PCH_PP_STATUS));
  725. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  726. I915_WRITE(PCH_PP_CONTROL, pp);
  727. POSTING_READ(PCH_PP_CONTROL);
  728. return false;
  729. }
  730. static void ironlake_edp_panel_off (struct drm_device *dev)
  731. {
  732. struct drm_i915_private *dev_priv = dev->dev_private;
  733. u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
  734. PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
  735. pp = I915_READ(PCH_PP_CONTROL);
  736. /* ILK workaround: disable reset around power sequence */
  737. pp &= ~PANEL_POWER_RESET;
  738. I915_WRITE(PCH_PP_CONTROL, pp);
  739. POSTING_READ(PCH_PP_CONTROL);
  740. pp &= ~POWER_TARGET_ON;
  741. I915_WRITE(PCH_PP_CONTROL, pp);
  742. POSTING_READ(PCH_PP_CONTROL);
  743. if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
  744. DRM_ERROR("panel off wait timed out: 0x%08x\n",
  745. I915_READ(PCH_PP_STATUS));
  746. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  747. I915_WRITE(PCH_PP_CONTROL, pp);
  748. POSTING_READ(PCH_PP_CONTROL);
  749. /* Ouch. We need to wait here for some panels, like Dell e6510
  750. * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
  751. */
  752. msleep(300);
  753. }
  754. static void ironlake_edp_backlight_on (struct drm_device *dev)
  755. {
  756. struct drm_i915_private *dev_priv = dev->dev_private;
  757. u32 pp;
  758. DRM_DEBUG_KMS("\n");
  759. /*
  760. * If we enable the backlight right away following a panel power
  761. * on, we may see slight flicker as the panel syncs with the eDP
  762. * link. So delay a bit to make sure the image is solid before
  763. * allowing it to appear.
  764. */
  765. msleep(300);
  766. pp = I915_READ(PCH_PP_CONTROL);
  767. pp |= EDP_BLC_ENABLE;
  768. I915_WRITE(PCH_PP_CONTROL, pp);
  769. }
  770. static void ironlake_edp_backlight_off (struct drm_device *dev)
  771. {
  772. struct drm_i915_private *dev_priv = dev->dev_private;
  773. u32 pp;
  774. DRM_DEBUG_KMS("\n");
  775. pp = I915_READ(PCH_PP_CONTROL);
  776. pp &= ~EDP_BLC_ENABLE;
  777. I915_WRITE(PCH_PP_CONTROL, pp);
  778. }
  779. static void ironlake_edp_pll_on(struct drm_encoder *encoder)
  780. {
  781. struct drm_device *dev = encoder->dev;
  782. struct drm_i915_private *dev_priv = dev->dev_private;
  783. u32 dpa_ctl;
  784. DRM_DEBUG_KMS("\n");
  785. dpa_ctl = I915_READ(DP_A);
  786. dpa_ctl |= DP_PLL_ENABLE;
  787. I915_WRITE(DP_A, dpa_ctl);
  788. POSTING_READ(DP_A);
  789. udelay(200);
  790. }
  791. static void ironlake_edp_pll_off(struct drm_encoder *encoder)
  792. {
  793. struct drm_device *dev = encoder->dev;
  794. struct drm_i915_private *dev_priv = dev->dev_private;
  795. u32 dpa_ctl;
  796. dpa_ctl = I915_READ(DP_A);
  797. dpa_ctl &= ~DP_PLL_ENABLE;
  798. I915_WRITE(DP_A, dpa_ctl);
  799. POSTING_READ(DP_A);
  800. udelay(200);
  801. }
  802. static void intel_dp_prepare(struct drm_encoder *encoder)
  803. {
  804. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  805. struct drm_device *dev = encoder->dev;
  806. if (is_edp(intel_dp)) {
  807. ironlake_edp_backlight_off(dev);
  808. ironlake_edp_panel_on(intel_dp);
  809. if (!is_pch_edp(intel_dp))
  810. ironlake_edp_pll_on(encoder);
  811. else
  812. ironlake_edp_pll_off(encoder);
  813. }
  814. intel_dp_link_down(intel_dp);
  815. }
  816. static void intel_dp_commit(struct drm_encoder *encoder)
  817. {
  818. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  819. struct drm_device *dev = encoder->dev;
  820. intel_dp_start_link_train(intel_dp);
  821. if (is_edp(intel_dp))
  822. ironlake_edp_panel_on(intel_dp);
  823. intel_dp_complete_link_train(intel_dp);
  824. if (is_edp(intel_dp))
  825. ironlake_edp_backlight_on(dev);
  826. }
  827. static void
  828. intel_dp_dpms(struct drm_encoder *encoder, int mode)
  829. {
  830. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  831. struct drm_device *dev = encoder->dev;
  832. struct drm_i915_private *dev_priv = dev->dev_private;
  833. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  834. if (mode != DRM_MODE_DPMS_ON) {
  835. if (is_edp(intel_dp))
  836. ironlake_edp_backlight_off(dev);
  837. intel_dp_link_down(intel_dp);
  838. if (is_edp(intel_dp))
  839. ironlake_edp_panel_off(dev);
  840. if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
  841. ironlake_edp_pll_off(encoder);
  842. } else {
  843. if (is_edp(intel_dp))
  844. ironlake_edp_panel_on(intel_dp);
  845. if (!(dp_reg & DP_PORT_EN)) {
  846. intel_dp_start_link_train(intel_dp);
  847. intel_dp_complete_link_train(intel_dp);
  848. }
  849. if (is_edp(intel_dp))
  850. ironlake_edp_backlight_on(dev);
  851. }
  852. intel_dp->dpms_mode = mode;
  853. }
  854. /*
  855. * Fetch AUX CH registers 0x202 - 0x207 which contain
  856. * link status information
  857. */
  858. static bool
  859. intel_dp_get_link_status(struct intel_dp *intel_dp)
  860. {
  861. int ret;
  862. ret = intel_dp_aux_native_read(intel_dp,
  863. DP_LANE0_1_STATUS,
  864. intel_dp->link_status, DP_LINK_STATUS_SIZE);
  865. if (ret != DP_LINK_STATUS_SIZE)
  866. return false;
  867. return true;
  868. }
  869. static uint8_t
  870. intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  871. int r)
  872. {
  873. return link_status[r - DP_LANE0_1_STATUS];
  874. }
  875. static uint8_t
  876. intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
  877. int lane)
  878. {
  879. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  880. int s = ((lane & 1) ?
  881. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  882. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  883. uint8_t l = intel_dp_link_status(link_status, i);
  884. return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  885. }
  886. static uint8_t
  887. intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
  888. int lane)
  889. {
  890. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  891. int s = ((lane & 1) ?
  892. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  893. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  894. uint8_t l = intel_dp_link_status(link_status, i);
  895. return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  896. }
  897. #if 0
  898. static char *voltage_names[] = {
  899. "0.4V", "0.6V", "0.8V", "1.2V"
  900. };
  901. static char *pre_emph_names[] = {
  902. "0dB", "3.5dB", "6dB", "9.5dB"
  903. };
  904. static char *link_train_names[] = {
  905. "pattern 1", "pattern 2", "idle", "off"
  906. };
  907. #endif
  908. /*
  909. * These are source-specific values; current Intel hardware supports
  910. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  911. */
  912. #define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
  913. static uint8_t
  914. intel_dp_pre_emphasis_max(uint8_t voltage_swing)
  915. {
  916. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  917. case DP_TRAIN_VOLTAGE_SWING_400:
  918. return DP_TRAIN_PRE_EMPHASIS_6;
  919. case DP_TRAIN_VOLTAGE_SWING_600:
  920. return DP_TRAIN_PRE_EMPHASIS_6;
  921. case DP_TRAIN_VOLTAGE_SWING_800:
  922. return DP_TRAIN_PRE_EMPHASIS_3_5;
  923. case DP_TRAIN_VOLTAGE_SWING_1200:
  924. default:
  925. return DP_TRAIN_PRE_EMPHASIS_0;
  926. }
  927. }
  928. static void
  929. intel_get_adjust_train(struct intel_dp *intel_dp)
  930. {
  931. uint8_t v = 0;
  932. uint8_t p = 0;
  933. int lane;
  934. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  935. uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
  936. uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
  937. if (this_v > v)
  938. v = this_v;
  939. if (this_p > p)
  940. p = this_p;
  941. }
  942. if (v >= I830_DP_VOLTAGE_MAX)
  943. v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
  944. if (p >= intel_dp_pre_emphasis_max(v))
  945. p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  946. for (lane = 0; lane < 4; lane++)
  947. intel_dp->train_set[lane] = v | p;
  948. }
  949. static uint32_t
  950. intel_dp_signal_levels(struct intel_dp *intel_dp)
  951. {
  952. struct drm_device *dev = intel_dp->base.base.dev;
  953. struct drm_i915_private *dev_priv = dev->dev_private;
  954. uint32_t signal_levels = 0;
  955. u8 train_set = intel_dp->train_set[0];
  956. u32 vswing = train_set & DP_TRAIN_VOLTAGE_SWING_MASK;
  957. u32 preemphasis = train_set & DP_TRAIN_PRE_EMPHASIS_MASK;
  958. if (is_edp(intel_dp)) {
  959. vswing = dev_priv->edp.vswing;
  960. preemphasis = dev_priv->edp.preemphasis;
  961. }
  962. switch (vswing) {
  963. case DP_TRAIN_VOLTAGE_SWING_400:
  964. default:
  965. signal_levels |= DP_VOLTAGE_0_4;
  966. break;
  967. case DP_TRAIN_VOLTAGE_SWING_600:
  968. signal_levels |= DP_VOLTAGE_0_6;
  969. break;
  970. case DP_TRAIN_VOLTAGE_SWING_800:
  971. signal_levels |= DP_VOLTAGE_0_8;
  972. break;
  973. case DP_TRAIN_VOLTAGE_SWING_1200:
  974. signal_levels |= DP_VOLTAGE_1_2;
  975. break;
  976. }
  977. switch (preemphasis) {
  978. case DP_TRAIN_PRE_EMPHASIS_0:
  979. default:
  980. signal_levels |= DP_PRE_EMPHASIS_0;
  981. break;
  982. case DP_TRAIN_PRE_EMPHASIS_3_5:
  983. signal_levels |= DP_PRE_EMPHASIS_3_5;
  984. break;
  985. case DP_TRAIN_PRE_EMPHASIS_6:
  986. signal_levels |= DP_PRE_EMPHASIS_6;
  987. break;
  988. case DP_TRAIN_PRE_EMPHASIS_9_5:
  989. signal_levels |= DP_PRE_EMPHASIS_9_5;
  990. break;
  991. }
  992. return signal_levels;
  993. }
  994. /* Gen6's DP voltage swing and pre-emphasis control */
  995. static uint32_t
  996. intel_gen6_edp_signal_levels(uint8_t train_set)
  997. {
  998. switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
  999. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1000. return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
  1001. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1002. return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
  1003. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1004. return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
  1005. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1006. return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
  1007. default:
  1008. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
  1009. return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
  1010. }
  1011. }
  1012. static uint8_t
  1013. intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  1014. int lane)
  1015. {
  1016. int i = DP_LANE0_1_STATUS + (lane >> 1);
  1017. int s = (lane & 1) * 4;
  1018. uint8_t l = intel_dp_link_status(link_status, i);
  1019. return (l >> s) & 0xf;
  1020. }
  1021. /* Check for clock recovery is done on all channels */
  1022. static bool
  1023. intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  1024. {
  1025. int lane;
  1026. uint8_t lane_status;
  1027. for (lane = 0; lane < lane_count; lane++) {
  1028. lane_status = intel_get_lane_status(link_status, lane);
  1029. if ((lane_status & DP_LANE_CR_DONE) == 0)
  1030. return false;
  1031. }
  1032. return true;
  1033. }
  1034. /* Check to see if channel eq is done on all channels */
  1035. #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
  1036. DP_LANE_CHANNEL_EQ_DONE|\
  1037. DP_LANE_SYMBOL_LOCKED)
  1038. static bool
  1039. intel_channel_eq_ok(struct intel_dp *intel_dp)
  1040. {
  1041. uint8_t lane_align;
  1042. uint8_t lane_status;
  1043. int lane;
  1044. lane_align = intel_dp_link_status(intel_dp->link_status,
  1045. DP_LANE_ALIGN_STATUS_UPDATED);
  1046. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  1047. return false;
  1048. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1049. lane_status = intel_get_lane_status(intel_dp->link_status, lane);
  1050. if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
  1051. return false;
  1052. }
  1053. return true;
  1054. }
  1055. static bool
  1056. intel_dp_aux_handshake_required(struct intel_dp *intel_dp)
  1057. {
  1058. struct drm_device *dev = intel_dp->base.base.dev;
  1059. struct drm_i915_private *dev_priv = dev->dev_private;
  1060. if (is_edp(intel_dp) && dev_priv->no_aux_handshake)
  1061. return false;
  1062. return true;
  1063. }
  1064. static bool
  1065. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1066. uint32_t dp_reg_value,
  1067. uint8_t dp_train_pat)
  1068. {
  1069. struct drm_device *dev = intel_dp->base.base.dev;
  1070. struct drm_i915_private *dev_priv = dev->dev_private;
  1071. int ret;
  1072. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1073. POSTING_READ(intel_dp->output_reg);
  1074. if (!intel_dp_aux_handshake_required(intel_dp))
  1075. return true;
  1076. intel_dp_aux_native_write_1(intel_dp,
  1077. DP_TRAINING_PATTERN_SET,
  1078. dp_train_pat);
  1079. ret = intel_dp_aux_native_write(intel_dp,
  1080. DP_TRAINING_LANE0_SET,
  1081. intel_dp->train_set, 4);
  1082. if (ret != 4)
  1083. return false;
  1084. return true;
  1085. }
  1086. /* Enable corresponding port and start training pattern 1 */
  1087. static void
  1088. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1089. {
  1090. struct drm_device *dev = intel_dp->base.base.dev;
  1091. struct drm_i915_private *dev_priv = dev->dev_private;
  1092. struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
  1093. int i;
  1094. uint8_t voltage;
  1095. bool clock_recovery = false;
  1096. int tries;
  1097. u32 reg;
  1098. uint32_t DP = intel_dp->DP;
  1099. /* Enable output, wait for it to become active */
  1100. I915_WRITE(intel_dp->output_reg, intel_dp->DP);
  1101. POSTING_READ(intel_dp->output_reg);
  1102. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1103. if (intel_dp_aux_handshake_required(intel_dp))
  1104. /* Write the link configuration data */
  1105. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1106. intel_dp->link_configuration,
  1107. DP_LINK_CONFIGURATION_SIZE);
  1108. DP |= DP_PORT_EN;
  1109. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1110. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1111. else
  1112. DP &= ~DP_LINK_TRAIN_MASK;
  1113. memset(intel_dp->train_set, 0, 4);
  1114. voltage = 0xff;
  1115. tries = 0;
  1116. clock_recovery = false;
  1117. for (;;) {
  1118. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1119. uint32_t signal_levels;
  1120. if (IS_GEN6(dev) && is_edp(intel_dp)) {
  1121. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1122. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1123. } else {
  1124. signal_levels = intel_dp_signal_levels(intel_dp);
  1125. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1126. }
  1127. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1128. reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
  1129. else
  1130. reg = DP | DP_LINK_TRAIN_PAT_1;
  1131. if (!intel_dp_set_link_train(intel_dp, reg,
  1132. DP_TRAINING_PATTERN_1))
  1133. break;
  1134. /* Set training pattern 1 */
  1135. udelay(500);
  1136. if (intel_dp_aux_handshake_required(intel_dp)) {
  1137. break;
  1138. } else {
  1139. if (!intel_dp_get_link_status(intel_dp))
  1140. break;
  1141. if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
  1142. clock_recovery = true;
  1143. break;
  1144. }
  1145. /* Check to see if we've tried the max voltage */
  1146. for (i = 0; i < intel_dp->lane_count; i++)
  1147. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1148. break;
  1149. if (i == intel_dp->lane_count)
  1150. break;
  1151. /* Check to see if we've tried the same voltage 5 times */
  1152. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  1153. ++tries;
  1154. if (tries == 5)
  1155. break;
  1156. } else
  1157. tries = 0;
  1158. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1159. /* Compute new intel_dp->train_set as requested by target */
  1160. intel_get_adjust_train(intel_dp);
  1161. }
  1162. }
  1163. intel_dp->DP = DP;
  1164. }
  1165. static void
  1166. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1167. {
  1168. struct drm_device *dev = intel_dp->base.base.dev;
  1169. struct drm_i915_private *dev_priv = dev->dev_private;
  1170. bool channel_eq = false;
  1171. int tries;
  1172. u32 reg;
  1173. uint32_t DP = intel_dp->DP;
  1174. /* channel equalization */
  1175. tries = 0;
  1176. channel_eq = false;
  1177. for (;;) {
  1178. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1179. uint32_t signal_levels;
  1180. if (IS_GEN6(dev) && is_edp(intel_dp)) {
  1181. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1182. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1183. } else {
  1184. signal_levels = intel_dp_signal_levels(intel_dp);
  1185. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1186. }
  1187. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1188. reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
  1189. else
  1190. reg = DP | DP_LINK_TRAIN_PAT_2;
  1191. /* channel eq pattern */
  1192. if (!intel_dp_set_link_train(intel_dp, reg,
  1193. DP_TRAINING_PATTERN_2))
  1194. break;
  1195. udelay(500);
  1196. if (!intel_dp_aux_handshake_required(intel_dp)) {
  1197. break;
  1198. } else {
  1199. if (!intel_dp_get_link_status(intel_dp))
  1200. break;
  1201. if (intel_channel_eq_ok(intel_dp)) {
  1202. channel_eq = true;
  1203. break;
  1204. }
  1205. /* Try 5 times */
  1206. if (tries > 5)
  1207. break;
  1208. /* Compute new intel_dp->train_set as requested by target */
  1209. intel_get_adjust_train(intel_dp);
  1210. ++tries;
  1211. }
  1212. }
  1213. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1214. reg = DP | DP_LINK_TRAIN_OFF_CPT;
  1215. else
  1216. reg = DP | DP_LINK_TRAIN_OFF;
  1217. I915_WRITE(intel_dp->output_reg, reg);
  1218. POSTING_READ(intel_dp->output_reg);
  1219. intel_dp_aux_native_write_1(intel_dp,
  1220. DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
  1221. }
  1222. static void
  1223. intel_dp_link_down(struct intel_dp *intel_dp)
  1224. {
  1225. struct drm_device *dev = intel_dp->base.base.dev;
  1226. struct drm_i915_private *dev_priv = dev->dev_private;
  1227. uint32_t DP = intel_dp->DP;
  1228. DRM_DEBUG_KMS("\n");
  1229. if (is_edp(intel_dp)) {
  1230. DP &= ~DP_PLL_ENABLE;
  1231. I915_WRITE(intel_dp->output_reg, DP);
  1232. POSTING_READ(intel_dp->output_reg);
  1233. udelay(100);
  1234. }
  1235. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
  1236. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1237. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1238. } else {
  1239. DP &= ~DP_LINK_TRAIN_MASK;
  1240. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1241. }
  1242. POSTING_READ(intel_dp->output_reg);
  1243. msleep(17);
  1244. if (is_edp(intel_dp))
  1245. DP |= DP_LINK_TRAIN_OFF;
  1246. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1247. POSTING_READ(intel_dp->output_reg);
  1248. }
  1249. /*
  1250. * According to DP spec
  1251. * 5.1.2:
  1252. * 1. Read DPCD
  1253. * 2. Configure link according to Receiver Capabilities
  1254. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1255. * 4. Check link status on receipt of hot-plug interrupt
  1256. */
  1257. static void
  1258. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1259. {
  1260. if (!intel_dp->base.base.crtc)
  1261. return;
  1262. if (!intel_dp_get_link_status(intel_dp)) {
  1263. intel_dp_link_down(intel_dp);
  1264. return;
  1265. }
  1266. if (!intel_channel_eq_ok(intel_dp)) {
  1267. intel_dp_start_link_train(intel_dp);
  1268. intel_dp_complete_link_train(intel_dp);
  1269. }
  1270. }
  1271. static enum drm_connector_status
  1272. ironlake_dp_detect(struct intel_dp *intel_dp)
  1273. {
  1274. enum drm_connector_status status;
  1275. /* Can't disconnect eDP */
  1276. if (is_edp(intel_dp))
  1277. return connector_status_connected;
  1278. status = connector_status_disconnected;
  1279. if (intel_dp_aux_native_read(intel_dp,
  1280. 0x000, intel_dp->dpcd,
  1281. sizeof (intel_dp->dpcd))
  1282. == sizeof(intel_dp->dpcd)) {
  1283. if (intel_dp->dpcd[0] != 0)
  1284. status = connector_status_connected;
  1285. }
  1286. DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
  1287. intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
  1288. return status;
  1289. }
  1290. static enum drm_connector_status
  1291. g4x_dp_detect(struct intel_dp *intel_dp)
  1292. {
  1293. struct drm_device *dev = intel_dp->base.base.dev;
  1294. struct drm_i915_private *dev_priv = dev->dev_private;
  1295. enum drm_connector_status status;
  1296. uint32_t temp, bit;
  1297. switch (intel_dp->output_reg) {
  1298. case DP_B:
  1299. bit = DPB_HOTPLUG_INT_STATUS;
  1300. break;
  1301. case DP_C:
  1302. bit = DPC_HOTPLUG_INT_STATUS;
  1303. break;
  1304. case DP_D:
  1305. bit = DPD_HOTPLUG_INT_STATUS;
  1306. break;
  1307. default:
  1308. return connector_status_unknown;
  1309. }
  1310. temp = I915_READ(PORT_HOTPLUG_STAT);
  1311. if ((temp & bit) == 0)
  1312. return connector_status_disconnected;
  1313. status = connector_status_disconnected;
  1314. if (intel_dp_aux_native_read(intel_dp, 0x000, intel_dp->dpcd,
  1315. sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
  1316. {
  1317. if (intel_dp->dpcd[0] != 0)
  1318. status = connector_status_connected;
  1319. }
  1320. return status;
  1321. }
  1322. /**
  1323. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  1324. *
  1325. * \return true if DP port is connected.
  1326. * \return false if DP port is disconnected.
  1327. */
  1328. static enum drm_connector_status
  1329. intel_dp_detect(struct drm_connector *connector, bool force)
  1330. {
  1331. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1332. struct drm_device *dev = intel_dp->base.base.dev;
  1333. enum drm_connector_status status;
  1334. struct edid *edid = NULL;
  1335. intel_dp->has_audio = false;
  1336. if (HAS_PCH_SPLIT(dev))
  1337. status = ironlake_dp_detect(intel_dp);
  1338. else
  1339. status = g4x_dp_detect(intel_dp);
  1340. if (status != connector_status_connected)
  1341. return status;
  1342. if (intel_dp->force_audio) {
  1343. intel_dp->has_audio = intel_dp->force_audio > 0;
  1344. } else {
  1345. edid = drm_get_edid(connector, &intel_dp->adapter);
  1346. if (edid) {
  1347. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  1348. connector->display_info.raw_edid = NULL;
  1349. kfree(edid);
  1350. }
  1351. }
  1352. return connector_status_connected;
  1353. }
  1354. static int intel_dp_get_modes(struct drm_connector *connector)
  1355. {
  1356. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1357. struct drm_device *dev = intel_dp->base.base.dev;
  1358. struct drm_i915_private *dev_priv = dev->dev_private;
  1359. int ret;
  1360. /* We should parse the EDID data and find out if it has an audio sink
  1361. */
  1362. ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
  1363. if (ret) {
  1364. if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
  1365. struct drm_display_mode *newmode;
  1366. list_for_each_entry(newmode, &connector->probed_modes,
  1367. head) {
  1368. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1369. dev_priv->panel_fixed_mode =
  1370. drm_mode_duplicate(dev, newmode);
  1371. break;
  1372. }
  1373. }
  1374. }
  1375. return ret;
  1376. }
  1377. /* if eDP has no EDID, try to use fixed panel mode from VBT */
  1378. if (is_edp(intel_dp)) {
  1379. if (dev_priv->panel_fixed_mode != NULL) {
  1380. struct drm_display_mode *mode;
  1381. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  1382. drm_mode_probed_add(connector, mode);
  1383. return 1;
  1384. }
  1385. }
  1386. return 0;
  1387. }
  1388. static int
  1389. intel_dp_set_property(struct drm_connector *connector,
  1390. struct drm_property *property,
  1391. uint64_t val)
  1392. {
  1393. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1394. int ret;
  1395. ret = drm_connector_property_set_value(connector, property, val);
  1396. if (ret)
  1397. return ret;
  1398. if (property == intel_dp->force_audio_property) {
  1399. if (val == intel_dp->force_audio)
  1400. return 0;
  1401. intel_dp->force_audio = val;
  1402. if (val > 0 && intel_dp->has_audio)
  1403. return 0;
  1404. if (val < 0 && !intel_dp->has_audio)
  1405. return 0;
  1406. intel_dp->has_audio = val > 0;
  1407. goto done;
  1408. }
  1409. return -EINVAL;
  1410. done:
  1411. if (intel_dp->base.base.crtc) {
  1412. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1413. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  1414. crtc->x, crtc->y,
  1415. crtc->fb);
  1416. }
  1417. return 0;
  1418. }
  1419. static void
  1420. intel_dp_destroy (struct drm_connector *connector)
  1421. {
  1422. drm_sysfs_connector_remove(connector);
  1423. drm_connector_cleanup(connector);
  1424. kfree(connector);
  1425. }
  1426. static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  1427. {
  1428. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1429. i2c_del_adapter(&intel_dp->adapter);
  1430. drm_encoder_cleanup(encoder);
  1431. kfree(intel_dp);
  1432. }
  1433. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  1434. .dpms = intel_dp_dpms,
  1435. .mode_fixup = intel_dp_mode_fixup,
  1436. .prepare = intel_dp_prepare,
  1437. .mode_set = intel_dp_mode_set,
  1438. .commit = intel_dp_commit,
  1439. };
  1440. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  1441. .dpms = drm_helper_connector_dpms,
  1442. .detect = intel_dp_detect,
  1443. .fill_modes = drm_helper_probe_single_connector_modes,
  1444. .set_property = intel_dp_set_property,
  1445. .destroy = intel_dp_destroy,
  1446. };
  1447. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  1448. .get_modes = intel_dp_get_modes,
  1449. .mode_valid = intel_dp_mode_valid,
  1450. .best_encoder = intel_best_encoder,
  1451. };
  1452. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  1453. .destroy = intel_dp_encoder_destroy,
  1454. };
  1455. static void
  1456. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  1457. {
  1458. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  1459. if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
  1460. intel_dp_check_link_status(intel_dp);
  1461. }
  1462. /* Return which DP Port should be selected for Transcoder DP control */
  1463. int
  1464. intel_trans_dp_port_sel (struct drm_crtc *crtc)
  1465. {
  1466. struct drm_device *dev = crtc->dev;
  1467. struct drm_mode_config *mode_config = &dev->mode_config;
  1468. struct drm_encoder *encoder;
  1469. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  1470. struct intel_dp *intel_dp;
  1471. if (encoder->crtc != crtc)
  1472. continue;
  1473. intel_dp = enc_to_intel_dp(encoder);
  1474. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
  1475. return intel_dp->output_reg;
  1476. }
  1477. return -1;
  1478. }
  1479. /* check the VBT to see whether the eDP is on DP-D port */
  1480. bool intel_dpd_is_edp(struct drm_device *dev)
  1481. {
  1482. struct drm_i915_private *dev_priv = dev->dev_private;
  1483. struct child_device_config *p_child;
  1484. int i;
  1485. if (!dev_priv->child_dev_num)
  1486. return false;
  1487. for (i = 0; i < dev_priv->child_dev_num; i++) {
  1488. p_child = dev_priv->child_dev + i;
  1489. if (p_child->dvo_port == PORT_IDPD &&
  1490. p_child->device_type == DEVICE_TYPE_eDP)
  1491. return true;
  1492. }
  1493. return false;
  1494. }
  1495. static void
  1496. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  1497. {
  1498. struct drm_device *dev = connector->dev;
  1499. intel_dp->force_audio_property =
  1500. drm_property_create(dev, DRM_MODE_PROP_RANGE, "force_audio", 2);
  1501. if (intel_dp->force_audio_property) {
  1502. intel_dp->force_audio_property->values[0] = -1;
  1503. intel_dp->force_audio_property->values[1] = 1;
  1504. drm_connector_attach_property(connector, intel_dp->force_audio_property, 0);
  1505. }
  1506. }
  1507. void
  1508. intel_dp_init(struct drm_device *dev, int output_reg)
  1509. {
  1510. struct drm_i915_private *dev_priv = dev->dev_private;
  1511. struct drm_connector *connector;
  1512. struct intel_dp *intel_dp;
  1513. struct intel_encoder *intel_encoder;
  1514. struct intel_connector *intel_connector;
  1515. const char *name = NULL;
  1516. int type;
  1517. intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
  1518. if (!intel_dp)
  1519. return;
  1520. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1521. if (!intel_connector) {
  1522. kfree(intel_dp);
  1523. return;
  1524. }
  1525. intel_encoder = &intel_dp->base;
  1526. if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
  1527. if (intel_dpd_is_edp(dev))
  1528. intel_dp->is_pch_edp = true;
  1529. if (output_reg == DP_A || is_pch_edp(intel_dp)) {
  1530. type = DRM_MODE_CONNECTOR_eDP;
  1531. intel_encoder->type = INTEL_OUTPUT_EDP;
  1532. } else {
  1533. type = DRM_MODE_CONNECTOR_DisplayPort;
  1534. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  1535. }
  1536. connector = &intel_connector->base;
  1537. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  1538. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  1539. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1540. if (output_reg == DP_B || output_reg == PCH_DP_B)
  1541. intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
  1542. else if (output_reg == DP_C || output_reg == PCH_DP_C)
  1543. intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
  1544. else if (output_reg == DP_D || output_reg == PCH_DP_D)
  1545. intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
  1546. if (is_edp(intel_dp))
  1547. intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
  1548. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1549. connector->interlace_allowed = true;
  1550. connector->doublescan_allowed = 0;
  1551. intel_dp->output_reg = output_reg;
  1552. intel_dp->has_audio = false;
  1553. intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
  1554. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  1555. DRM_MODE_ENCODER_TMDS);
  1556. drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
  1557. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1558. drm_sysfs_connector_add(connector);
  1559. /* Set up the DDC bus. */
  1560. switch (output_reg) {
  1561. case DP_A:
  1562. name = "DPDDC-A";
  1563. break;
  1564. case DP_B:
  1565. case PCH_DP_B:
  1566. dev_priv->hotplug_supported_mask |=
  1567. HDMIB_HOTPLUG_INT_STATUS;
  1568. name = "DPDDC-B";
  1569. break;
  1570. case DP_C:
  1571. case PCH_DP_C:
  1572. dev_priv->hotplug_supported_mask |=
  1573. HDMIC_HOTPLUG_INT_STATUS;
  1574. name = "DPDDC-C";
  1575. break;
  1576. case DP_D:
  1577. case PCH_DP_D:
  1578. dev_priv->hotplug_supported_mask |=
  1579. HDMID_HOTPLUG_INT_STATUS;
  1580. name = "DPDDC-D";
  1581. break;
  1582. }
  1583. intel_dp_i2c_init(intel_dp, intel_connector, name);
  1584. /* Cache some DPCD data in the eDP case */
  1585. if (is_edp(intel_dp)) {
  1586. int ret;
  1587. bool was_on;
  1588. was_on = ironlake_edp_panel_on(intel_dp);
  1589. ret = intel_dp_aux_native_read(intel_dp, DP_DPCD_REV,
  1590. intel_dp->dpcd,
  1591. sizeof(intel_dp->dpcd));
  1592. if (ret == sizeof(intel_dp->dpcd)) {
  1593. if (intel_dp->dpcd[0] >= 0x11)
  1594. dev_priv->no_aux_handshake = intel_dp->dpcd[3] &
  1595. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  1596. } else {
  1597. DRM_ERROR("failed to retrieve link info\n");
  1598. }
  1599. if (!was_on)
  1600. ironlake_edp_panel_off(dev);
  1601. }
  1602. intel_encoder->hot_plug = intel_dp_hot_plug;
  1603. if (is_edp(intel_dp)) {
  1604. /* initialize panel mode from VBT if available for eDP */
  1605. if (dev_priv->lfp_lvds_vbt_mode) {
  1606. dev_priv->panel_fixed_mode =
  1607. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  1608. if (dev_priv->panel_fixed_mode) {
  1609. dev_priv->panel_fixed_mode->type |=
  1610. DRM_MODE_TYPE_PREFERRED;
  1611. }
  1612. }
  1613. }
  1614. intel_dp_add_properties(intel_dp, connector);
  1615. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1616. * 0xd. Failure to do so will result in spurious interrupts being
  1617. * generated on the port when a cable is not attached.
  1618. */
  1619. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1620. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1621. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1622. }
  1623. }