i915_irq.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. static void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (INTEL_INFO(dev)->gen >= 4)
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  174. }
  175. /* Called from drm generic code, passed a 'crtc', which
  176. * we use as a pipe index
  177. */
  178. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  179. {
  180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  181. unsigned long high_frame;
  182. unsigned long low_frame;
  183. u32 high1, high2, low;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  190. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  191. /*
  192. * High & low register fields aren't synchronized, so make sure
  193. * we get a low value that's stable across two reads of the high
  194. * register.
  195. */
  196. do {
  197. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  198. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  199. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  200. } while (high1 != high2);
  201. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  202. low >>= PIPE_FRAME_LOW_SHIFT;
  203. return (high1 << 8) | low;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct intel_encoder *encoder;
  226. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  227. if (encoder->hot_plug)
  228. encoder->hot_plug(encoder);
  229. /* Just fire off a uevent and let userspace tell us what to do */
  230. drm_helper_hpd_irq_event(dev);
  231. }
  232. static void i915_handle_rps_change(struct drm_device *dev)
  233. {
  234. drm_i915_private_t *dev_priv = dev->dev_private;
  235. u32 busy_up, busy_down, max_avg, min_avg;
  236. u8 new_delay = dev_priv->cur_delay;
  237. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  238. busy_up = I915_READ(RCPREVBSYTUPAVG);
  239. busy_down = I915_READ(RCPREVBSYTDNAVG);
  240. max_avg = I915_READ(RCBMAXAVG);
  241. min_avg = I915_READ(RCBMINAVG);
  242. /* Handle RCS change request from hw */
  243. if (busy_up > max_avg) {
  244. if (dev_priv->cur_delay != dev_priv->max_delay)
  245. new_delay = dev_priv->cur_delay - 1;
  246. if (new_delay < dev_priv->max_delay)
  247. new_delay = dev_priv->max_delay;
  248. } else if (busy_down < min_avg) {
  249. if (dev_priv->cur_delay != dev_priv->min_delay)
  250. new_delay = dev_priv->cur_delay + 1;
  251. if (new_delay > dev_priv->min_delay)
  252. new_delay = dev_priv->min_delay;
  253. }
  254. if (ironlake_set_drps(dev, new_delay))
  255. dev_priv->cur_delay = new_delay;
  256. return;
  257. }
  258. static void notify_ring(struct drm_device *dev,
  259. struct intel_ring_buffer *ring)
  260. {
  261. struct drm_i915_private *dev_priv = dev->dev_private;
  262. u32 seqno = ring->get_seqno(dev, ring);
  263. ring->irq_gem_seqno = seqno;
  264. trace_i915_gem_request_complete(dev, seqno);
  265. wake_up_all(&ring->irq_queue);
  266. dev_priv->hangcheck_count = 0;
  267. mod_timer(&dev_priv->hangcheck_timer,
  268. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  269. }
  270. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  271. {
  272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  273. int ret = IRQ_NONE;
  274. u32 de_iir, gt_iir, de_ier, pch_iir;
  275. u32 hotplug_mask;
  276. struct drm_i915_master_private *master_priv;
  277. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  278. if (IS_GEN6(dev))
  279. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  280. /* disable master interrupt before clearing iir */
  281. de_ier = I915_READ(DEIER);
  282. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  283. (void)I915_READ(DEIER);
  284. de_iir = I915_READ(DEIIR);
  285. gt_iir = I915_READ(GTIIR);
  286. pch_iir = I915_READ(SDEIIR);
  287. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  288. goto done;
  289. if (HAS_PCH_CPT(dev))
  290. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  291. else
  292. hotplug_mask = SDE_HOTPLUG_MASK;
  293. ret = IRQ_HANDLED;
  294. if (dev->primary->master) {
  295. master_priv = dev->primary->master->driver_priv;
  296. if (master_priv->sarea_priv)
  297. master_priv->sarea_priv->last_dispatch =
  298. READ_BREADCRUMB(dev_priv);
  299. }
  300. if (gt_iir & GT_PIPE_NOTIFY)
  301. notify_ring(dev, &dev_priv->render_ring);
  302. if (gt_iir & bsd_usr_interrupt)
  303. notify_ring(dev, &dev_priv->bsd_ring);
  304. if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
  305. notify_ring(dev, &dev_priv->blt_ring);
  306. if (de_iir & DE_GSE)
  307. intel_opregion_gse_intr(dev);
  308. if (de_iir & DE_PLANEA_FLIP_DONE) {
  309. intel_prepare_page_flip(dev, 0);
  310. intel_finish_page_flip_plane(dev, 0);
  311. }
  312. if (de_iir & DE_PLANEB_FLIP_DONE) {
  313. intel_prepare_page_flip(dev, 1);
  314. intel_finish_page_flip_plane(dev, 1);
  315. }
  316. if (de_iir & DE_PIPEA_VBLANK)
  317. drm_handle_vblank(dev, 0);
  318. if (de_iir & DE_PIPEB_VBLANK)
  319. drm_handle_vblank(dev, 1);
  320. /* check event from PCH */
  321. if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
  322. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  323. if (de_iir & DE_PCU_EVENT) {
  324. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  325. i915_handle_rps_change(dev);
  326. }
  327. /* should clear PCH hotplug event before clear CPU irq */
  328. I915_WRITE(SDEIIR, pch_iir);
  329. I915_WRITE(GTIIR, gt_iir);
  330. I915_WRITE(DEIIR, de_iir);
  331. done:
  332. I915_WRITE(DEIER, de_ier);
  333. (void)I915_READ(DEIER);
  334. return ret;
  335. }
  336. /**
  337. * i915_error_work_func - do process context error handling work
  338. * @work: work struct
  339. *
  340. * Fire an error uevent so userspace can see that a hang or error
  341. * was detected.
  342. */
  343. static void i915_error_work_func(struct work_struct *work)
  344. {
  345. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  346. error_work);
  347. struct drm_device *dev = dev_priv->dev;
  348. char *error_event[] = { "ERROR=1", NULL };
  349. char *reset_event[] = { "RESET=1", NULL };
  350. char *reset_done_event[] = { "ERROR=0", NULL };
  351. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  352. if (atomic_read(&dev_priv->mm.wedged)) {
  353. DRM_DEBUG_DRIVER("resetting chip\n");
  354. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  355. if (!i915_reset(dev, GRDOM_RENDER)) {
  356. atomic_set(&dev_priv->mm.wedged, 0);
  357. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  358. }
  359. complete_all(&dev_priv->error_completion);
  360. }
  361. }
  362. #ifdef CONFIG_DEBUG_FS
  363. static struct drm_i915_error_object *
  364. i915_error_object_create(struct drm_device *dev,
  365. struct drm_gem_object *src)
  366. {
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. struct drm_i915_error_object *dst;
  369. struct drm_i915_gem_object *src_priv;
  370. int page, page_count;
  371. u32 reloc_offset;
  372. if (src == NULL)
  373. return NULL;
  374. src_priv = to_intel_bo(src);
  375. if (src_priv->pages == NULL)
  376. return NULL;
  377. page_count = src->size / PAGE_SIZE;
  378. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  379. if (dst == NULL)
  380. return NULL;
  381. reloc_offset = src_priv->gtt_offset;
  382. for (page = 0; page < page_count; page++) {
  383. unsigned long flags;
  384. void __iomem *s;
  385. void *d;
  386. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  387. if (d == NULL)
  388. goto unwind;
  389. local_irq_save(flags);
  390. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  391. reloc_offset);
  392. memcpy_fromio(d, s, PAGE_SIZE);
  393. io_mapping_unmap_atomic(s);
  394. local_irq_restore(flags);
  395. dst->pages[page] = d;
  396. reloc_offset += PAGE_SIZE;
  397. }
  398. dst->page_count = page_count;
  399. dst->gtt_offset = src_priv->gtt_offset;
  400. return dst;
  401. unwind:
  402. while (page--)
  403. kfree(dst->pages[page]);
  404. kfree(dst);
  405. return NULL;
  406. }
  407. static void
  408. i915_error_object_free(struct drm_i915_error_object *obj)
  409. {
  410. int page;
  411. if (obj == NULL)
  412. return;
  413. for (page = 0; page < obj->page_count; page++)
  414. kfree(obj->pages[page]);
  415. kfree(obj);
  416. }
  417. static void
  418. i915_error_state_free(struct drm_device *dev,
  419. struct drm_i915_error_state *error)
  420. {
  421. i915_error_object_free(error->batchbuffer[0]);
  422. i915_error_object_free(error->batchbuffer[1]);
  423. i915_error_object_free(error->ringbuffer);
  424. kfree(error->active_bo);
  425. kfree(error->overlay);
  426. kfree(error);
  427. }
  428. static u32
  429. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  430. {
  431. u32 cmd;
  432. if (IS_I830(dev) || IS_845G(dev))
  433. cmd = MI_BATCH_BUFFER;
  434. else if (INTEL_INFO(dev)->gen >= 4)
  435. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  436. MI_BATCH_NON_SECURE_I965);
  437. else
  438. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  439. return ring[0] == cmd ? ring[1] : 0;
  440. }
  441. static u32
  442. i915_ringbuffer_last_batch(struct drm_device *dev)
  443. {
  444. struct drm_i915_private *dev_priv = dev->dev_private;
  445. u32 head, bbaddr;
  446. u32 *ring;
  447. /* Locate the current position in the ringbuffer and walk back
  448. * to find the most recently dispatched batch buffer.
  449. */
  450. bbaddr = 0;
  451. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  452. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  453. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  454. bbaddr = i915_get_bbaddr(dev, ring);
  455. if (bbaddr)
  456. break;
  457. }
  458. if (bbaddr == 0) {
  459. ring = (u32 *)(dev_priv->render_ring.virtual_start
  460. + dev_priv->render_ring.size);
  461. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  462. bbaddr = i915_get_bbaddr(dev, ring);
  463. if (bbaddr)
  464. break;
  465. }
  466. }
  467. return bbaddr;
  468. }
  469. /**
  470. * i915_capture_error_state - capture an error record for later analysis
  471. * @dev: drm device
  472. *
  473. * Should be called when an error is detected (either a hang or an error
  474. * interrupt) to capture error state from the time of the error. Fills
  475. * out a structure which becomes available in debugfs for user level tools
  476. * to pick up.
  477. */
  478. static void i915_capture_error_state(struct drm_device *dev)
  479. {
  480. struct drm_i915_private *dev_priv = dev->dev_private;
  481. struct drm_i915_gem_object *obj_priv;
  482. struct drm_i915_error_state *error;
  483. struct drm_gem_object *batchbuffer[2];
  484. unsigned long flags;
  485. u32 bbaddr;
  486. int count;
  487. spin_lock_irqsave(&dev_priv->error_lock, flags);
  488. error = dev_priv->first_error;
  489. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  490. if (error)
  491. return;
  492. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  493. if (!error) {
  494. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  495. return;
  496. }
  497. DRM_DEBUG_DRIVER("generating error event\n");
  498. error->seqno =
  499. dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
  500. error->eir = I915_READ(EIR);
  501. error->pgtbl_er = I915_READ(PGTBL_ER);
  502. error->pipeastat = I915_READ(PIPEASTAT);
  503. error->pipebstat = I915_READ(PIPEBSTAT);
  504. error->instpm = I915_READ(INSTPM);
  505. if (INTEL_INFO(dev)->gen < 4) {
  506. error->ipeir = I915_READ(IPEIR);
  507. error->ipehr = I915_READ(IPEHR);
  508. error->instdone = I915_READ(INSTDONE);
  509. error->acthd = I915_READ(ACTHD);
  510. error->bbaddr = 0;
  511. } else {
  512. error->ipeir = I915_READ(IPEIR_I965);
  513. error->ipehr = I915_READ(IPEHR_I965);
  514. error->instdone = I915_READ(INSTDONE_I965);
  515. error->instps = I915_READ(INSTPS);
  516. error->instdone1 = I915_READ(INSTDONE1);
  517. error->acthd = I915_READ(ACTHD_I965);
  518. error->bbaddr = I915_READ64(BB_ADDR);
  519. }
  520. bbaddr = i915_ringbuffer_last_batch(dev);
  521. /* Grab the current batchbuffer, most likely to have crashed. */
  522. batchbuffer[0] = NULL;
  523. batchbuffer[1] = NULL;
  524. count = 0;
  525. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
  526. struct drm_gem_object *obj = &obj_priv->base;
  527. if (batchbuffer[0] == NULL &&
  528. bbaddr >= obj_priv->gtt_offset &&
  529. bbaddr < obj_priv->gtt_offset + obj->size)
  530. batchbuffer[0] = obj;
  531. if (batchbuffer[1] == NULL &&
  532. error->acthd >= obj_priv->gtt_offset &&
  533. error->acthd < obj_priv->gtt_offset + obj->size)
  534. batchbuffer[1] = obj;
  535. count++;
  536. }
  537. /* Scan the other lists for completeness for those bizarre errors. */
  538. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  539. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) {
  540. struct drm_gem_object *obj = &obj_priv->base;
  541. if (batchbuffer[0] == NULL &&
  542. bbaddr >= obj_priv->gtt_offset &&
  543. bbaddr < obj_priv->gtt_offset + obj->size)
  544. batchbuffer[0] = obj;
  545. if (batchbuffer[1] == NULL &&
  546. error->acthd >= obj_priv->gtt_offset &&
  547. error->acthd < obj_priv->gtt_offset + obj->size)
  548. batchbuffer[1] = obj;
  549. if (batchbuffer[0] && batchbuffer[1])
  550. break;
  551. }
  552. }
  553. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  554. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) {
  555. struct drm_gem_object *obj = &obj_priv->base;
  556. if (batchbuffer[0] == NULL &&
  557. bbaddr >= obj_priv->gtt_offset &&
  558. bbaddr < obj_priv->gtt_offset + obj->size)
  559. batchbuffer[0] = obj;
  560. if (batchbuffer[1] == NULL &&
  561. error->acthd >= obj_priv->gtt_offset &&
  562. error->acthd < obj_priv->gtt_offset + obj->size)
  563. batchbuffer[1] = obj;
  564. if (batchbuffer[0] && batchbuffer[1])
  565. break;
  566. }
  567. }
  568. /* We need to copy these to an anonymous buffer as the simplest
  569. * method to avoid being overwritten by userspace.
  570. */
  571. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  572. if (batchbuffer[1] != batchbuffer[0])
  573. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  574. else
  575. error->batchbuffer[1] = NULL;
  576. /* Record the ringbuffer */
  577. error->ringbuffer = i915_error_object_create(dev,
  578. dev_priv->render_ring.gem_object);
  579. /* Record buffers on the active list. */
  580. error->active_bo = NULL;
  581. error->active_bo_count = 0;
  582. if (count)
  583. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  584. GFP_ATOMIC);
  585. if (error->active_bo) {
  586. int i = 0;
  587. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
  588. struct drm_gem_object *obj = &obj_priv->base;
  589. error->active_bo[i].size = obj->size;
  590. error->active_bo[i].name = obj->name;
  591. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  592. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  593. error->active_bo[i].read_domains = obj->read_domains;
  594. error->active_bo[i].write_domain = obj->write_domain;
  595. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  596. error->active_bo[i].pinned = 0;
  597. if (obj_priv->pin_count > 0)
  598. error->active_bo[i].pinned = 1;
  599. if (obj_priv->user_pin_count > 0)
  600. error->active_bo[i].pinned = -1;
  601. error->active_bo[i].tiling = obj_priv->tiling_mode;
  602. error->active_bo[i].dirty = obj_priv->dirty;
  603. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  604. if (++i == count)
  605. break;
  606. }
  607. error->active_bo_count = i;
  608. }
  609. do_gettimeofday(&error->time);
  610. error->overlay = intel_overlay_capture_error_state(dev);
  611. spin_lock_irqsave(&dev_priv->error_lock, flags);
  612. if (dev_priv->first_error == NULL) {
  613. dev_priv->first_error = error;
  614. error = NULL;
  615. }
  616. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  617. if (error)
  618. i915_error_state_free(dev, error);
  619. }
  620. void i915_destroy_error_state(struct drm_device *dev)
  621. {
  622. struct drm_i915_private *dev_priv = dev->dev_private;
  623. struct drm_i915_error_state *error;
  624. spin_lock(&dev_priv->error_lock);
  625. error = dev_priv->first_error;
  626. dev_priv->first_error = NULL;
  627. spin_unlock(&dev_priv->error_lock);
  628. if (error)
  629. i915_error_state_free(dev, error);
  630. }
  631. #else
  632. #define i915_capture_error_state(x)
  633. #endif
  634. static void i915_report_and_clear_eir(struct drm_device *dev)
  635. {
  636. struct drm_i915_private *dev_priv = dev->dev_private;
  637. u32 eir = I915_READ(EIR);
  638. if (!eir)
  639. return;
  640. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  641. eir);
  642. if (IS_G4X(dev)) {
  643. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  644. u32 ipeir = I915_READ(IPEIR_I965);
  645. printk(KERN_ERR " IPEIR: 0x%08x\n",
  646. I915_READ(IPEIR_I965));
  647. printk(KERN_ERR " IPEHR: 0x%08x\n",
  648. I915_READ(IPEHR_I965));
  649. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  650. I915_READ(INSTDONE_I965));
  651. printk(KERN_ERR " INSTPS: 0x%08x\n",
  652. I915_READ(INSTPS));
  653. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  654. I915_READ(INSTDONE1));
  655. printk(KERN_ERR " ACTHD: 0x%08x\n",
  656. I915_READ(ACTHD_I965));
  657. I915_WRITE(IPEIR_I965, ipeir);
  658. (void)I915_READ(IPEIR_I965);
  659. }
  660. if (eir & GM45_ERROR_PAGE_TABLE) {
  661. u32 pgtbl_err = I915_READ(PGTBL_ER);
  662. printk(KERN_ERR "page table error\n");
  663. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  664. pgtbl_err);
  665. I915_WRITE(PGTBL_ER, pgtbl_err);
  666. (void)I915_READ(PGTBL_ER);
  667. }
  668. }
  669. if (!IS_GEN2(dev)) {
  670. if (eir & I915_ERROR_PAGE_TABLE) {
  671. u32 pgtbl_err = I915_READ(PGTBL_ER);
  672. printk(KERN_ERR "page table error\n");
  673. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  674. pgtbl_err);
  675. I915_WRITE(PGTBL_ER, pgtbl_err);
  676. (void)I915_READ(PGTBL_ER);
  677. }
  678. }
  679. if (eir & I915_ERROR_MEMORY_REFRESH) {
  680. u32 pipea_stats = I915_READ(PIPEASTAT);
  681. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  682. printk(KERN_ERR "memory refresh error\n");
  683. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  684. pipea_stats);
  685. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  686. pipeb_stats);
  687. /* pipestat has already been acked */
  688. }
  689. if (eir & I915_ERROR_INSTRUCTION) {
  690. printk(KERN_ERR "instruction error\n");
  691. printk(KERN_ERR " INSTPM: 0x%08x\n",
  692. I915_READ(INSTPM));
  693. if (INTEL_INFO(dev)->gen < 4) {
  694. u32 ipeir = I915_READ(IPEIR);
  695. printk(KERN_ERR " IPEIR: 0x%08x\n",
  696. I915_READ(IPEIR));
  697. printk(KERN_ERR " IPEHR: 0x%08x\n",
  698. I915_READ(IPEHR));
  699. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  700. I915_READ(INSTDONE));
  701. printk(KERN_ERR " ACTHD: 0x%08x\n",
  702. I915_READ(ACTHD));
  703. I915_WRITE(IPEIR, ipeir);
  704. (void)I915_READ(IPEIR);
  705. } else {
  706. u32 ipeir = I915_READ(IPEIR_I965);
  707. printk(KERN_ERR " IPEIR: 0x%08x\n",
  708. I915_READ(IPEIR_I965));
  709. printk(KERN_ERR " IPEHR: 0x%08x\n",
  710. I915_READ(IPEHR_I965));
  711. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  712. I915_READ(INSTDONE_I965));
  713. printk(KERN_ERR " INSTPS: 0x%08x\n",
  714. I915_READ(INSTPS));
  715. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  716. I915_READ(INSTDONE1));
  717. printk(KERN_ERR " ACTHD: 0x%08x\n",
  718. I915_READ(ACTHD_I965));
  719. I915_WRITE(IPEIR_I965, ipeir);
  720. (void)I915_READ(IPEIR_I965);
  721. }
  722. }
  723. I915_WRITE(EIR, eir);
  724. (void)I915_READ(EIR);
  725. eir = I915_READ(EIR);
  726. if (eir) {
  727. /*
  728. * some errors might have become stuck,
  729. * mask them.
  730. */
  731. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  732. I915_WRITE(EMR, I915_READ(EMR) | eir);
  733. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  734. }
  735. }
  736. /**
  737. * i915_handle_error - handle an error interrupt
  738. * @dev: drm device
  739. *
  740. * Do some basic checking of regsiter state at error interrupt time and
  741. * dump it to the syslog. Also call i915_capture_error_state() to make
  742. * sure we get a record and make it available in debugfs. Fire a uevent
  743. * so userspace knows something bad happened (should trigger collection
  744. * of a ring dump etc.).
  745. */
  746. static void i915_handle_error(struct drm_device *dev, bool wedged)
  747. {
  748. struct drm_i915_private *dev_priv = dev->dev_private;
  749. i915_capture_error_state(dev);
  750. i915_report_and_clear_eir(dev);
  751. if (wedged) {
  752. INIT_COMPLETION(dev_priv->error_completion);
  753. atomic_set(&dev_priv->mm.wedged, 1);
  754. /*
  755. * Wakeup waiting processes so they don't hang
  756. */
  757. wake_up_all(&dev_priv->render_ring.irq_queue);
  758. if (HAS_BSD(dev))
  759. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  760. if (HAS_BLT(dev))
  761. wake_up_all(&dev_priv->blt_ring.irq_queue);
  762. }
  763. queue_work(dev_priv->wq, &dev_priv->error_work);
  764. }
  765. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  766. {
  767. drm_i915_private_t *dev_priv = dev->dev_private;
  768. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  769. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  770. struct drm_i915_gem_object *obj_priv;
  771. struct intel_unpin_work *work;
  772. unsigned long flags;
  773. bool stall_detected;
  774. /* Ignore early vblank irqs */
  775. if (intel_crtc == NULL)
  776. return;
  777. spin_lock_irqsave(&dev->event_lock, flags);
  778. work = intel_crtc->unpin_work;
  779. if (work == NULL || work->pending || !work->enable_stall_check) {
  780. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  781. spin_unlock_irqrestore(&dev->event_lock, flags);
  782. return;
  783. }
  784. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  785. obj_priv = to_intel_bo(work->pending_flip_obj);
  786. if (INTEL_INFO(dev)->gen >= 4) {
  787. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  788. stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
  789. } else {
  790. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  791. stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
  792. crtc->y * crtc->fb->pitch +
  793. crtc->x * crtc->fb->bits_per_pixel/8);
  794. }
  795. spin_unlock_irqrestore(&dev->event_lock, flags);
  796. if (stall_detected) {
  797. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  798. intel_prepare_page_flip(dev, intel_crtc->plane);
  799. }
  800. }
  801. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  802. {
  803. struct drm_device *dev = (struct drm_device *) arg;
  804. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  805. struct drm_i915_master_private *master_priv;
  806. u32 iir, new_iir;
  807. u32 pipea_stats, pipeb_stats;
  808. u32 vblank_status;
  809. int vblank = 0;
  810. unsigned long irqflags;
  811. int irq_received;
  812. int ret = IRQ_NONE;
  813. atomic_inc(&dev_priv->irq_received);
  814. if (HAS_PCH_SPLIT(dev))
  815. return ironlake_irq_handler(dev);
  816. iir = I915_READ(IIR);
  817. if (INTEL_INFO(dev)->gen >= 4)
  818. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  819. else
  820. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  821. for (;;) {
  822. irq_received = iir != 0;
  823. /* Can't rely on pipestat interrupt bit in iir as it might
  824. * have been cleared after the pipestat interrupt was received.
  825. * It doesn't set the bit in iir again, but it still produces
  826. * interrupts (for non-MSI).
  827. */
  828. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  829. pipea_stats = I915_READ(PIPEASTAT);
  830. pipeb_stats = I915_READ(PIPEBSTAT);
  831. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  832. i915_handle_error(dev, false);
  833. /*
  834. * Clear the PIPE(A|B)STAT regs before the IIR
  835. */
  836. if (pipea_stats & 0x8000ffff) {
  837. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  838. DRM_DEBUG_DRIVER("pipe a underrun\n");
  839. I915_WRITE(PIPEASTAT, pipea_stats);
  840. irq_received = 1;
  841. }
  842. if (pipeb_stats & 0x8000ffff) {
  843. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  844. DRM_DEBUG_DRIVER("pipe b underrun\n");
  845. I915_WRITE(PIPEBSTAT, pipeb_stats);
  846. irq_received = 1;
  847. }
  848. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  849. if (!irq_received)
  850. break;
  851. ret = IRQ_HANDLED;
  852. /* Consume port. Then clear IIR or we'll miss events */
  853. if ((I915_HAS_HOTPLUG(dev)) &&
  854. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  855. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  856. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  857. hotplug_status);
  858. if (hotplug_status & dev_priv->hotplug_supported_mask)
  859. queue_work(dev_priv->wq,
  860. &dev_priv->hotplug_work);
  861. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  862. I915_READ(PORT_HOTPLUG_STAT);
  863. }
  864. I915_WRITE(IIR, iir);
  865. new_iir = I915_READ(IIR); /* Flush posted writes */
  866. if (dev->primary->master) {
  867. master_priv = dev->primary->master->driver_priv;
  868. if (master_priv->sarea_priv)
  869. master_priv->sarea_priv->last_dispatch =
  870. READ_BREADCRUMB(dev_priv);
  871. }
  872. if (iir & I915_USER_INTERRUPT)
  873. notify_ring(dev, &dev_priv->render_ring);
  874. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  875. notify_ring(dev, &dev_priv->bsd_ring);
  876. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  877. intel_prepare_page_flip(dev, 0);
  878. if (dev_priv->flip_pending_is_done)
  879. intel_finish_page_flip_plane(dev, 0);
  880. }
  881. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  882. intel_prepare_page_flip(dev, 1);
  883. if (dev_priv->flip_pending_is_done)
  884. intel_finish_page_flip_plane(dev, 1);
  885. }
  886. if (pipea_stats & vblank_status) {
  887. vblank++;
  888. drm_handle_vblank(dev, 0);
  889. if (!dev_priv->flip_pending_is_done) {
  890. i915_pageflip_stall_check(dev, 0);
  891. intel_finish_page_flip(dev, 0);
  892. }
  893. }
  894. if (pipeb_stats & vblank_status) {
  895. vblank++;
  896. drm_handle_vblank(dev, 1);
  897. if (!dev_priv->flip_pending_is_done) {
  898. i915_pageflip_stall_check(dev, 1);
  899. intel_finish_page_flip(dev, 1);
  900. }
  901. }
  902. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  903. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  904. (iir & I915_ASLE_INTERRUPT))
  905. intel_opregion_asle_intr(dev);
  906. /* With MSI, interrupts are only generated when iir
  907. * transitions from zero to nonzero. If another bit got
  908. * set while we were handling the existing iir bits, then
  909. * we would never get another interrupt.
  910. *
  911. * This is fine on non-MSI as well, as if we hit this path
  912. * we avoid exiting the interrupt handler only to generate
  913. * another one.
  914. *
  915. * Note that for MSI this could cause a stray interrupt report
  916. * if an interrupt landed in the time between writing IIR and
  917. * the posting read. This should be rare enough to never
  918. * trigger the 99% of 100,000 interrupts test for disabling
  919. * stray interrupts.
  920. */
  921. iir = new_iir;
  922. }
  923. return ret;
  924. }
  925. static int i915_emit_irq(struct drm_device * dev)
  926. {
  927. drm_i915_private_t *dev_priv = dev->dev_private;
  928. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  929. i915_kernel_lost_context(dev);
  930. DRM_DEBUG_DRIVER("\n");
  931. dev_priv->counter++;
  932. if (dev_priv->counter > 0x7FFFFFFFUL)
  933. dev_priv->counter = 1;
  934. if (master_priv->sarea_priv)
  935. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  936. BEGIN_LP_RING(4);
  937. OUT_RING(MI_STORE_DWORD_INDEX);
  938. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  939. OUT_RING(dev_priv->counter);
  940. OUT_RING(MI_USER_INTERRUPT);
  941. ADVANCE_LP_RING();
  942. return dev_priv->counter;
  943. }
  944. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  945. {
  946. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  947. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  948. if (dev_priv->trace_irq_seqno == 0)
  949. render_ring->user_irq_get(dev, render_ring);
  950. dev_priv->trace_irq_seqno = seqno;
  951. }
  952. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  953. {
  954. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  955. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  956. int ret = 0;
  957. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  958. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  959. READ_BREADCRUMB(dev_priv));
  960. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  961. if (master_priv->sarea_priv)
  962. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  963. return 0;
  964. }
  965. if (master_priv->sarea_priv)
  966. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  967. render_ring->user_irq_get(dev, render_ring);
  968. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  969. READ_BREADCRUMB(dev_priv) >= irq_nr);
  970. render_ring->user_irq_put(dev, render_ring);
  971. if (ret == -EBUSY) {
  972. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  973. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  974. }
  975. return ret;
  976. }
  977. /* Needs the lock as it touches the ring.
  978. */
  979. int i915_irq_emit(struct drm_device *dev, void *data,
  980. struct drm_file *file_priv)
  981. {
  982. drm_i915_private_t *dev_priv = dev->dev_private;
  983. drm_i915_irq_emit_t *emit = data;
  984. int result;
  985. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  986. DRM_ERROR("called with no initialization\n");
  987. return -EINVAL;
  988. }
  989. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  990. mutex_lock(&dev->struct_mutex);
  991. result = i915_emit_irq(dev);
  992. mutex_unlock(&dev->struct_mutex);
  993. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  994. DRM_ERROR("copy_to_user\n");
  995. return -EFAULT;
  996. }
  997. return 0;
  998. }
  999. /* Doesn't need the hardware lock.
  1000. */
  1001. int i915_irq_wait(struct drm_device *dev, void *data,
  1002. struct drm_file *file_priv)
  1003. {
  1004. drm_i915_private_t *dev_priv = dev->dev_private;
  1005. drm_i915_irq_wait_t *irqwait = data;
  1006. if (!dev_priv) {
  1007. DRM_ERROR("called with no initialization\n");
  1008. return -EINVAL;
  1009. }
  1010. return i915_wait_irq(dev, irqwait->irq_seq);
  1011. }
  1012. /* Called from drm generic code, passed 'crtc' which
  1013. * we use as a pipe index
  1014. */
  1015. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1016. {
  1017. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1018. unsigned long irqflags;
  1019. if (!i915_pipe_enabled(dev, pipe))
  1020. return -EINVAL;
  1021. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1022. if (HAS_PCH_SPLIT(dev))
  1023. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1024. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1025. else if (INTEL_INFO(dev)->gen >= 4)
  1026. i915_enable_pipestat(dev_priv, pipe,
  1027. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1028. else
  1029. i915_enable_pipestat(dev_priv, pipe,
  1030. PIPE_VBLANK_INTERRUPT_ENABLE);
  1031. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1032. return 0;
  1033. }
  1034. /* Called from drm generic code, passed 'crtc' which
  1035. * we use as a pipe index
  1036. */
  1037. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1038. {
  1039. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1040. unsigned long irqflags;
  1041. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1042. if (HAS_PCH_SPLIT(dev))
  1043. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1044. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1045. else
  1046. i915_disable_pipestat(dev_priv, pipe,
  1047. PIPE_VBLANK_INTERRUPT_ENABLE |
  1048. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1049. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1050. }
  1051. void i915_enable_interrupt (struct drm_device *dev)
  1052. {
  1053. struct drm_i915_private *dev_priv = dev->dev_private;
  1054. if (!HAS_PCH_SPLIT(dev))
  1055. intel_opregion_enable_asle(dev);
  1056. dev_priv->irq_enabled = 1;
  1057. }
  1058. /* Set the vblank monitor pipe
  1059. */
  1060. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1061. struct drm_file *file_priv)
  1062. {
  1063. drm_i915_private_t *dev_priv = dev->dev_private;
  1064. if (!dev_priv) {
  1065. DRM_ERROR("called with no initialization\n");
  1066. return -EINVAL;
  1067. }
  1068. return 0;
  1069. }
  1070. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1071. struct drm_file *file_priv)
  1072. {
  1073. drm_i915_private_t *dev_priv = dev->dev_private;
  1074. drm_i915_vblank_pipe_t *pipe = data;
  1075. if (!dev_priv) {
  1076. DRM_ERROR("called with no initialization\n");
  1077. return -EINVAL;
  1078. }
  1079. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1080. return 0;
  1081. }
  1082. /**
  1083. * Schedule buffer swap at given vertical blank.
  1084. */
  1085. int i915_vblank_swap(struct drm_device *dev, void *data,
  1086. struct drm_file *file_priv)
  1087. {
  1088. /* The delayed swap mechanism was fundamentally racy, and has been
  1089. * removed. The model was that the client requested a delayed flip/swap
  1090. * from the kernel, then waited for vblank before continuing to perform
  1091. * rendering. The problem was that the kernel might wake the client
  1092. * up before it dispatched the vblank swap (since the lock has to be
  1093. * held while touching the ringbuffer), in which case the client would
  1094. * clear and start the next frame before the swap occurred, and
  1095. * flicker would occur in addition to likely missing the vblank.
  1096. *
  1097. * In the absence of this ioctl, userland falls back to a correct path
  1098. * of waiting for a vblank, then dispatching the swap on its own.
  1099. * Context switching to userland and back is plenty fast enough for
  1100. * meeting the requirements of vblank swapping.
  1101. */
  1102. return -EINVAL;
  1103. }
  1104. static struct drm_i915_gem_request *
  1105. i915_get_tail_request(struct drm_device *dev)
  1106. {
  1107. drm_i915_private_t *dev_priv = dev->dev_private;
  1108. return list_entry(dev_priv->render_ring.request_list.prev,
  1109. struct drm_i915_gem_request, list);
  1110. }
  1111. /**
  1112. * This is called when the chip hasn't reported back with completed
  1113. * batchbuffers in a long time. The first time this is called we simply record
  1114. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1115. * again, we assume the chip is wedged and try to fix it.
  1116. */
  1117. void i915_hangcheck_elapsed(unsigned long data)
  1118. {
  1119. struct drm_device *dev = (struct drm_device *)data;
  1120. drm_i915_private_t *dev_priv = dev->dev_private;
  1121. uint32_t acthd, instdone, instdone1;
  1122. if (INTEL_INFO(dev)->gen < 4) {
  1123. acthd = I915_READ(ACTHD);
  1124. instdone = I915_READ(INSTDONE);
  1125. instdone1 = 0;
  1126. } else {
  1127. acthd = I915_READ(ACTHD_I965);
  1128. instdone = I915_READ(INSTDONE_I965);
  1129. instdone1 = I915_READ(INSTDONE1);
  1130. }
  1131. /* If all work is done then ACTHD clearly hasn't advanced. */
  1132. if (list_empty(&dev_priv->render_ring.request_list) ||
  1133. i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
  1134. i915_get_tail_request(dev)->seqno)) {
  1135. bool missed_wakeup = false;
  1136. dev_priv->hangcheck_count = 0;
  1137. /* Issue a wake-up to catch stuck h/w. */
  1138. if (dev_priv->render_ring.waiting_gem_seqno &&
  1139. waitqueue_active(&dev_priv->render_ring.irq_queue)) {
  1140. wake_up_all(&dev_priv->render_ring.irq_queue);
  1141. missed_wakeup = true;
  1142. }
  1143. if (dev_priv->bsd_ring.waiting_gem_seqno &&
  1144. waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
  1145. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  1146. missed_wakeup = true;
  1147. }
  1148. if (dev_priv->blt_ring.waiting_gem_seqno &&
  1149. waitqueue_active(&dev_priv->blt_ring.irq_queue)) {
  1150. wake_up_all(&dev_priv->blt_ring.irq_queue);
  1151. missed_wakeup = true;
  1152. }
  1153. if (missed_wakeup)
  1154. DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
  1155. return;
  1156. }
  1157. if (dev_priv->last_acthd == acthd &&
  1158. dev_priv->last_instdone == instdone &&
  1159. dev_priv->last_instdone1 == instdone1) {
  1160. if (dev_priv->hangcheck_count++ > 1) {
  1161. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1162. if (!IS_GEN2(dev)) {
  1163. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1164. * If so we can simply poke the RB_WAIT bit
  1165. * and break the hang. This should work on
  1166. * all but the second generation chipsets.
  1167. */
  1168. u32 tmp = I915_READ(PRB0_CTL);
  1169. if (tmp & RING_WAIT) {
  1170. I915_WRITE(PRB0_CTL, tmp);
  1171. POSTING_READ(PRB0_CTL);
  1172. goto out;
  1173. }
  1174. }
  1175. i915_handle_error(dev, true);
  1176. return;
  1177. }
  1178. } else {
  1179. dev_priv->hangcheck_count = 0;
  1180. dev_priv->last_acthd = acthd;
  1181. dev_priv->last_instdone = instdone;
  1182. dev_priv->last_instdone1 = instdone1;
  1183. }
  1184. out:
  1185. /* Reset timer case chip hangs without another request being added */
  1186. mod_timer(&dev_priv->hangcheck_timer,
  1187. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1188. }
  1189. /* drm_dma.h hooks
  1190. */
  1191. static void ironlake_irq_preinstall(struct drm_device *dev)
  1192. {
  1193. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1194. I915_WRITE(HWSTAM, 0xeffe);
  1195. /* XXX hotplug from PCH */
  1196. I915_WRITE(DEIMR, 0xffffffff);
  1197. I915_WRITE(DEIER, 0x0);
  1198. (void) I915_READ(DEIER);
  1199. /* and GT */
  1200. I915_WRITE(GTIMR, 0xffffffff);
  1201. I915_WRITE(GTIER, 0x0);
  1202. (void) I915_READ(GTIER);
  1203. /* south display irq */
  1204. I915_WRITE(SDEIMR, 0xffffffff);
  1205. I915_WRITE(SDEIER, 0x0);
  1206. (void) I915_READ(SDEIER);
  1207. }
  1208. static int ironlake_irq_postinstall(struct drm_device *dev)
  1209. {
  1210. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1211. /* enable kind of interrupts always enabled */
  1212. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1213. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1214. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1215. u32 hotplug_mask;
  1216. dev_priv->irq_mask_reg = ~display_mask;
  1217. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1218. /* should always can generate irq */
  1219. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1220. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1221. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1222. (void) I915_READ(DEIER);
  1223. if (IS_GEN6(dev)) {
  1224. render_mask =
  1225. GT_PIPE_NOTIFY |
  1226. GT_GEN6_BSD_USER_INTERRUPT |
  1227. GT_BLT_USER_INTERRUPT;
  1228. }
  1229. dev_priv->gt_irq_mask_reg = ~render_mask;
  1230. dev_priv->gt_irq_enable_reg = render_mask;
  1231. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1232. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1233. if (IS_GEN6(dev)) {
  1234. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1235. I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
  1236. I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
  1237. }
  1238. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1239. (void) I915_READ(GTIER);
  1240. if (HAS_PCH_CPT(dev)) {
  1241. hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
  1242. SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
  1243. } else {
  1244. hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1245. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1246. }
  1247. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1248. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1249. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1250. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1251. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1252. (void) I915_READ(SDEIER);
  1253. if (IS_IRONLAKE_M(dev)) {
  1254. /* Clear & enable PCU event interrupts */
  1255. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1256. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1257. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1258. }
  1259. return 0;
  1260. }
  1261. void i915_driver_irq_preinstall(struct drm_device * dev)
  1262. {
  1263. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1264. atomic_set(&dev_priv->irq_received, 0);
  1265. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1266. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1267. if (HAS_PCH_SPLIT(dev)) {
  1268. ironlake_irq_preinstall(dev);
  1269. return;
  1270. }
  1271. if (I915_HAS_HOTPLUG(dev)) {
  1272. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1273. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1274. }
  1275. I915_WRITE(HWSTAM, 0xeffe);
  1276. I915_WRITE(PIPEASTAT, 0);
  1277. I915_WRITE(PIPEBSTAT, 0);
  1278. I915_WRITE(IMR, 0xffffffff);
  1279. I915_WRITE(IER, 0x0);
  1280. (void) I915_READ(IER);
  1281. }
  1282. /*
  1283. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1284. * enabled correctly.
  1285. */
  1286. int i915_driver_irq_postinstall(struct drm_device *dev)
  1287. {
  1288. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1289. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1290. u32 error_mask;
  1291. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1292. if (HAS_BSD(dev))
  1293. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1294. if (HAS_BLT(dev))
  1295. DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
  1296. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1297. if (HAS_PCH_SPLIT(dev))
  1298. return ironlake_irq_postinstall(dev);
  1299. /* Unmask the interrupts that we always want on. */
  1300. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1301. dev_priv->pipestat[0] = 0;
  1302. dev_priv->pipestat[1] = 0;
  1303. if (I915_HAS_HOTPLUG(dev)) {
  1304. /* Enable in IER... */
  1305. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1306. /* and unmask in IMR */
  1307. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1308. }
  1309. /*
  1310. * Enable some error detection, note the instruction error mask
  1311. * bit is reserved, so we leave it masked.
  1312. */
  1313. if (IS_G4X(dev)) {
  1314. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1315. GM45_ERROR_MEM_PRIV |
  1316. GM45_ERROR_CP_PRIV |
  1317. I915_ERROR_MEMORY_REFRESH);
  1318. } else {
  1319. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1320. I915_ERROR_MEMORY_REFRESH);
  1321. }
  1322. I915_WRITE(EMR, error_mask);
  1323. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1324. I915_WRITE(IER, enable_mask);
  1325. (void) I915_READ(IER);
  1326. if (I915_HAS_HOTPLUG(dev)) {
  1327. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1328. /* Note HDMI and DP share bits */
  1329. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1330. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1331. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1332. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1333. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1334. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1335. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1336. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1337. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1338. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1339. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1340. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1341. /* Programming the CRT detection parameters tends
  1342. to generate a spurious hotplug event about three
  1343. seconds later. So just do it once.
  1344. */
  1345. if (IS_G4X(dev))
  1346. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1347. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1348. }
  1349. /* Ignore TV since it's buggy */
  1350. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1351. }
  1352. intel_opregion_enable_asle(dev);
  1353. return 0;
  1354. }
  1355. static void ironlake_irq_uninstall(struct drm_device *dev)
  1356. {
  1357. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1358. I915_WRITE(HWSTAM, 0xffffffff);
  1359. I915_WRITE(DEIMR, 0xffffffff);
  1360. I915_WRITE(DEIER, 0x0);
  1361. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1362. I915_WRITE(GTIMR, 0xffffffff);
  1363. I915_WRITE(GTIER, 0x0);
  1364. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1365. }
  1366. void i915_driver_irq_uninstall(struct drm_device * dev)
  1367. {
  1368. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1369. if (!dev_priv)
  1370. return;
  1371. dev_priv->vblank_pipe = 0;
  1372. if (HAS_PCH_SPLIT(dev)) {
  1373. ironlake_irq_uninstall(dev);
  1374. return;
  1375. }
  1376. if (I915_HAS_HOTPLUG(dev)) {
  1377. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1378. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1379. }
  1380. I915_WRITE(HWSTAM, 0xffffffff);
  1381. I915_WRITE(PIPEASTAT, 0);
  1382. I915_WRITE(PIPEBSTAT, 0);
  1383. I915_WRITE(IMR, 0xffffffff);
  1384. I915_WRITE(IER, 0x0);
  1385. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1386. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1387. I915_WRITE(IIR, I915_READ(IIR));
  1388. }