i915_debugfs.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #define DRM_I915_RING_DEBUG 1
  37. #if defined(CONFIG_DEBUG_FS)
  38. enum {
  39. ACTIVE_LIST,
  40. FLUSHING_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. DEFERRED_FREE_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. B(is_mobile);
  57. B(is_i85x);
  58. B(is_i915g);
  59. B(is_i945gm);
  60. B(is_g33);
  61. B(need_gfx_hws);
  62. B(is_g4x);
  63. B(is_pineview);
  64. B(is_broadwater);
  65. B(is_crestline);
  66. B(has_fbc);
  67. B(has_rc6);
  68. B(has_pipe_cxsr);
  69. B(has_hotplug);
  70. B(cursor_needs_physical);
  71. B(has_overlay);
  72. B(overlay_needs_physical);
  73. B(supports_tv);
  74. B(has_bsd_ring);
  75. B(has_blt_ring);
  76. #undef B
  77. return 0;
  78. }
  79. static const char *get_pin_flag(struct drm_i915_gem_object *obj_priv)
  80. {
  81. if (obj_priv->user_pin_count > 0)
  82. return "P";
  83. else if (obj_priv->pin_count > 0)
  84. return "p";
  85. else
  86. return " ";
  87. }
  88. static const char *get_tiling_flag(struct drm_i915_gem_object *obj_priv)
  89. {
  90. switch (obj_priv->tiling_mode) {
  91. default:
  92. case I915_TILING_NONE: return " ";
  93. case I915_TILING_X: return "X";
  94. case I915_TILING_Y: return "Y";
  95. }
  96. }
  97. static void
  98. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  99. {
  100. seq_printf(m, "%p: %s%s %8zd %08x %08x %d%s%s",
  101. &obj->base,
  102. get_pin_flag(obj),
  103. get_tiling_flag(obj),
  104. obj->base.size,
  105. obj->base.read_domains,
  106. obj->base.write_domain,
  107. obj->last_rendering_seqno,
  108. obj->dirty ? " dirty" : "",
  109. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  110. if (obj->base.name)
  111. seq_printf(m, " (name: %d)", obj->base.name);
  112. if (obj->fence_reg != I915_FENCE_REG_NONE)
  113. seq_printf(m, " (fence: %d)", obj->fence_reg);
  114. if (obj->gtt_space != NULL)
  115. seq_printf(m, " (gtt_offset: %08x)", obj->gtt_offset);
  116. if (obj->ring != NULL)
  117. seq_printf(m, " (%s)", obj->ring->name);
  118. }
  119. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  120. {
  121. struct drm_info_node *node = (struct drm_info_node *) m->private;
  122. uintptr_t list = (uintptr_t) node->info_ent->data;
  123. struct list_head *head;
  124. struct drm_device *dev = node->minor->dev;
  125. drm_i915_private_t *dev_priv = dev->dev_private;
  126. struct drm_i915_gem_object *obj_priv;
  127. size_t total_obj_size, total_gtt_size;
  128. int count, ret;
  129. ret = mutex_lock_interruptible(&dev->struct_mutex);
  130. if (ret)
  131. return ret;
  132. switch (list) {
  133. case ACTIVE_LIST:
  134. seq_printf(m, "Active:\n");
  135. head = &dev_priv->mm.active_list;
  136. break;
  137. case INACTIVE_LIST:
  138. seq_printf(m, "Inactive:\n");
  139. head = &dev_priv->mm.inactive_list;
  140. break;
  141. case PINNED_LIST:
  142. seq_printf(m, "Pinned:\n");
  143. head = &dev_priv->mm.pinned_list;
  144. break;
  145. case FLUSHING_LIST:
  146. seq_printf(m, "Flushing:\n");
  147. head = &dev_priv->mm.flushing_list;
  148. break;
  149. case DEFERRED_FREE_LIST:
  150. seq_printf(m, "Deferred free:\n");
  151. head = &dev_priv->mm.deferred_free_list;
  152. break;
  153. default:
  154. mutex_unlock(&dev->struct_mutex);
  155. return -EINVAL;
  156. }
  157. total_obj_size = total_gtt_size = count = 0;
  158. list_for_each_entry(obj_priv, head, mm_list) {
  159. seq_printf(m, " ");
  160. describe_obj(m, obj_priv);
  161. seq_printf(m, "\n");
  162. total_obj_size += obj_priv->base.size;
  163. total_gtt_size += obj_priv->gtt_space->size;
  164. count++;
  165. }
  166. mutex_unlock(&dev->struct_mutex);
  167. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  168. count, total_obj_size, total_gtt_size);
  169. return 0;
  170. }
  171. static int i915_gem_object_info(struct seq_file *m, void* data)
  172. {
  173. struct drm_info_node *node = (struct drm_info_node *) m->private;
  174. struct drm_device *dev = node->minor->dev;
  175. struct drm_i915_private *dev_priv = dev->dev_private;
  176. int ret;
  177. ret = mutex_lock_interruptible(&dev->struct_mutex);
  178. if (ret)
  179. return ret;
  180. seq_printf(m, "%u objects\n", dev_priv->mm.object_count);
  181. seq_printf(m, "%zu object bytes\n", dev_priv->mm.object_memory);
  182. seq_printf(m, "%u pinned\n", dev_priv->mm.pin_count);
  183. seq_printf(m, "%zu pin bytes\n", dev_priv->mm.pin_memory);
  184. seq_printf(m, "%u objects in gtt\n", dev_priv->mm.gtt_count);
  185. seq_printf(m, "%zu gtt bytes\n", dev_priv->mm.gtt_memory);
  186. seq_printf(m, "%zu gtt total\n", dev_priv->mm.gtt_total);
  187. mutex_unlock(&dev->struct_mutex);
  188. return 0;
  189. }
  190. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  191. {
  192. struct drm_info_node *node = (struct drm_info_node *) m->private;
  193. struct drm_device *dev = node->minor->dev;
  194. unsigned long flags;
  195. struct intel_crtc *crtc;
  196. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  197. const char *pipe = crtc->pipe ? "B" : "A";
  198. const char *plane = crtc->plane ? "B" : "A";
  199. struct intel_unpin_work *work;
  200. spin_lock_irqsave(&dev->event_lock, flags);
  201. work = crtc->unpin_work;
  202. if (work == NULL) {
  203. seq_printf(m, "No flip due on pipe %s (plane %s)\n",
  204. pipe, plane);
  205. } else {
  206. if (!work->pending) {
  207. seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
  208. pipe, plane);
  209. } else {
  210. seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
  211. pipe, plane);
  212. }
  213. if (work->enable_stall_check)
  214. seq_printf(m, "Stall check enabled, ");
  215. else
  216. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  217. seq_printf(m, "%d prepares\n", work->pending);
  218. if (work->old_fb_obj) {
  219. struct drm_i915_gem_object *obj_priv = to_intel_bo(work->old_fb_obj);
  220. if(obj_priv)
  221. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
  222. }
  223. if (work->pending_flip_obj) {
  224. struct drm_i915_gem_object *obj_priv = to_intel_bo(work->pending_flip_obj);
  225. if(obj_priv)
  226. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
  227. }
  228. }
  229. spin_unlock_irqrestore(&dev->event_lock, flags);
  230. }
  231. return 0;
  232. }
  233. static int i915_gem_request_info(struct seq_file *m, void *data)
  234. {
  235. struct drm_info_node *node = (struct drm_info_node *) m->private;
  236. struct drm_device *dev = node->minor->dev;
  237. drm_i915_private_t *dev_priv = dev->dev_private;
  238. struct drm_i915_gem_request *gem_request;
  239. int ret;
  240. ret = mutex_lock_interruptible(&dev->struct_mutex);
  241. if (ret)
  242. return ret;
  243. seq_printf(m, "Request:\n");
  244. list_for_each_entry(gem_request, &dev_priv->render_ring.request_list,
  245. list) {
  246. seq_printf(m, " %d @ %d\n",
  247. gem_request->seqno,
  248. (int) (jiffies - gem_request->emitted_jiffies));
  249. }
  250. mutex_unlock(&dev->struct_mutex);
  251. return 0;
  252. }
  253. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  254. {
  255. struct drm_info_node *node = (struct drm_info_node *) m->private;
  256. struct drm_device *dev = node->minor->dev;
  257. drm_i915_private_t *dev_priv = dev->dev_private;
  258. int ret;
  259. ret = mutex_lock_interruptible(&dev->struct_mutex);
  260. if (ret)
  261. return ret;
  262. if (dev_priv->render_ring.status_page.page_addr != NULL) {
  263. seq_printf(m, "Current sequence: %d\n",
  264. dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring));
  265. } else {
  266. seq_printf(m, "Current sequence: hws uninitialized\n");
  267. }
  268. seq_printf(m, "Waiter sequence: %d\n",
  269. dev_priv->mm.waiting_gem_seqno);
  270. seq_printf(m, "IRQ sequence: %d\n", dev_priv->mm.irq_gem_seqno);
  271. mutex_unlock(&dev->struct_mutex);
  272. return 0;
  273. }
  274. static int i915_interrupt_info(struct seq_file *m, void *data)
  275. {
  276. struct drm_info_node *node = (struct drm_info_node *) m->private;
  277. struct drm_device *dev = node->minor->dev;
  278. drm_i915_private_t *dev_priv = dev->dev_private;
  279. int ret;
  280. ret = mutex_lock_interruptible(&dev->struct_mutex);
  281. if (ret)
  282. return ret;
  283. if (!HAS_PCH_SPLIT(dev)) {
  284. seq_printf(m, "Interrupt enable: %08x\n",
  285. I915_READ(IER));
  286. seq_printf(m, "Interrupt identity: %08x\n",
  287. I915_READ(IIR));
  288. seq_printf(m, "Interrupt mask: %08x\n",
  289. I915_READ(IMR));
  290. seq_printf(m, "Pipe A stat: %08x\n",
  291. I915_READ(PIPEASTAT));
  292. seq_printf(m, "Pipe B stat: %08x\n",
  293. I915_READ(PIPEBSTAT));
  294. } else {
  295. seq_printf(m, "North Display Interrupt enable: %08x\n",
  296. I915_READ(DEIER));
  297. seq_printf(m, "North Display Interrupt identity: %08x\n",
  298. I915_READ(DEIIR));
  299. seq_printf(m, "North Display Interrupt mask: %08x\n",
  300. I915_READ(DEIMR));
  301. seq_printf(m, "South Display Interrupt enable: %08x\n",
  302. I915_READ(SDEIER));
  303. seq_printf(m, "South Display Interrupt identity: %08x\n",
  304. I915_READ(SDEIIR));
  305. seq_printf(m, "South Display Interrupt mask: %08x\n",
  306. I915_READ(SDEIMR));
  307. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  308. I915_READ(GTIER));
  309. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  310. I915_READ(GTIIR));
  311. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  312. I915_READ(GTIMR));
  313. }
  314. seq_printf(m, "Interrupts received: %d\n",
  315. atomic_read(&dev_priv->irq_received));
  316. if (dev_priv->render_ring.status_page.page_addr != NULL) {
  317. seq_printf(m, "Current sequence: %d\n",
  318. dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring));
  319. } else {
  320. seq_printf(m, "Current sequence: hws uninitialized\n");
  321. }
  322. seq_printf(m, "Waiter sequence: %d\n",
  323. dev_priv->mm.waiting_gem_seqno);
  324. seq_printf(m, "IRQ sequence: %d\n",
  325. dev_priv->mm.irq_gem_seqno);
  326. mutex_unlock(&dev->struct_mutex);
  327. return 0;
  328. }
  329. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  330. {
  331. struct drm_info_node *node = (struct drm_info_node *) m->private;
  332. struct drm_device *dev = node->minor->dev;
  333. drm_i915_private_t *dev_priv = dev->dev_private;
  334. int i, ret;
  335. ret = mutex_lock_interruptible(&dev->struct_mutex);
  336. if (ret)
  337. return ret;
  338. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  339. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  340. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  341. struct drm_gem_object *obj = dev_priv->fence_regs[i].obj;
  342. if (obj == NULL) {
  343. seq_printf(m, "Fenced object[%2d] = unused\n", i);
  344. } else {
  345. struct drm_i915_gem_object *obj_priv;
  346. obj_priv = to_intel_bo(obj);
  347. seq_printf(m, "Fenced object[%2d] = %p: %s "
  348. "%08x %08zx %08x %s %08x %08x %d",
  349. i, obj, get_pin_flag(obj_priv),
  350. obj_priv->gtt_offset,
  351. obj->size, obj_priv->stride,
  352. get_tiling_flag(obj_priv),
  353. obj->read_domains, obj->write_domain,
  354. obj_priv->last_rendering_seqno);
  355. if (obj->name)
  356. seq_printf(m, " (name: %d)", obj->name);
  357. seq_printf(m, "\n");
  358. }
  359. }
  360. mutex_unlock(&dev->struct_mutex);
  361. return 0;
  362. }
  363. static int i915_hws_info(struct seq_file *m, void *data)
  364. {
  365. struct drm_info_node *node = (struct drm_info_node *) m->private;
  366. struct drm_device *dev = node->minor->dev;
  367. drm_i915_private_t *dev_priv = dev->dev_private;
  368. int i;
  369. volatile u32 *hws;
  370. hws = (volatile u32 *)dev_priv->render_ring.status_page.page_addr;
  371. if (hws == NULL)
  372. return 0;
  373. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  374. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  375. i * 4,
  376. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  377. }
  378. return 0;
  379. }
  380. static void i915_dump_object(struct seq_file *m,
  381. struct io_mapping *mapping,
  382. struct drm_i915_gem_object *obj_priv)
  383. {
  384. int page, page_count, i;
  385. page_count = obj_priv->base.size / PAGE_SIZE;
  386. for (page = 0; page < page_count; page++) {
  387. u32 *mem = io_mapping_map_wc(mapping,
  388. obj_priv->gtt_offset + page * PAGE_SIZE);
  389. for (i = 0; i < PAGE_SIZE; i += 4)
  390. seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
  391. io_mapping_unmap(mem);
  392. }
  393. }
  394. static int i915_batchbuffer_info(struct seq_file *m, void *data)
  395. {
  396. struct drm_info_node *node = (struct drm_info_node *) m->private;
  397. struct drm_device *dev = node->minor->dev;
  398. drm_i915_private_t *dev_priv = dev->dev_private;
  399. struct drm_gem_object *obj;
  400. struct drm_i915_gem_object *obj_priv;
  401. int ret;
  402. ret = mutex_lock_interruptible(&dev->struct_mutex);
  403. if (ret)
  404. return ret;
  405. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
  406. obj = &obj_priv->base;
  407. if (obj->read_domains & I915_GEM_DOMAIN_COMMAND) {
  408. seq_printf(m, "--- gtt_offset = 0x%08x\n",
  409. obj_priv->gtt_offset);
  410. i915_dump_object(m, dev_priv->mm.gtt_mapping, obj_priv);
  411. }
  412. }
  413. mutex_unlock(&dev->struct_mutex);
  414. return 0;
  415. }
  416. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  417. {
  418. struct drm_info_node *node = (struct drm_info_node *) m->private;
  419. struct drm_device *dev = node->minor->dev;
  420. drm_i915_private_t *dev_priv = dev->dev_private;
  421. int ret;
  422. ret = mutex_lock_interruptible(&dev->struct_mutex);
  423. if (ret)
  424. return ret;
  425. if (!dev_priv->render_ring.gem_object) {
  426. seq_printf(m, "No ringbuffer setup\n");
  427. } else {
  428. u8 *virt = dev_priv->render_ring.virtual_start;
  429. uint32_t off;
  430. for (off = 0; off < dev_priv->render_ring.size; off += 4) {
  431. uint32_t *ptr = (uint32_t *)(virt + off);
  432. seq_printf(m, "%08x : %08x\n", off, *ptr);
  433. }
  434. }
  435. mutex_unlock(&dev->struct_mutex);
  436. return 0;
  437. }
  438. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  439. {
  440. struct drm_info_node *node = (struct drm_info_node *) m->private;
  441. struct drm_device *dev = node->minor->dev;
  442. drm_i915_private_t *dev_priv = dev->dev_private;
  443. unsigned int head, tail;
  444. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  445. tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  446. seq_printf(m, "RingHead : %08x\n", head);
  447. seq_printf(m, "RingTail : %08x\n", tail);
  448. seq_printf(m, "RingSize : %08lx\n", dev_priv->render_ring.size);
  449. seq_printf(m, "Acthd : %08x\n", I915_READ(INTEL_INFO(dev)->gen >= 4 ? ACTHD_I965 : ACTHD));
  450. return 0;
  451. }
  452. static const char *pin_flag(int pinned)
  453. {
  454. if (pinned > 0)
  455. return " P";
  456. else if (pinned < 0)
  457. return " p";
  458. else
  459. return "";
  460. }
  461. static const char *tiling_flag(int tiling)
  462. {
  463. switch (tiling) {
  464. default:
  465. case I915_TILING_NONE: return "";
  466. case I915_TILING_X: return " X";
  467. case I915_TILING_Y: return " Y";
  468. }
  469. }
  470. static const char *dirty_flag(int dirty)
  471. {
  472. return dirty ? " dirty" : "";
  473. }
  474. static const char *purgeable_flag(int purgeable)
  475. {
  476. return purgeable ? " purgeable" : "";
  477. }
  478. static int i915_error_state(struct seq_file *m, void *unused)
  479. {
  480. struct drm_info_node *node = (struct drm_info_node *) m->private;
  481. struct drm_device *dev = node->minor->dev;
  482. drm_i915_private_t *dev_priv = dev->dev_private;
  483. struct drm_i915_error_state *error;
  484. unsigned long flags;
  485. int i, page, offset, elt;
  486. spin_lock_irqsave(&dev_priv->error_lock, flags);
  487. if (!dev_priv->first_error) {
  488. seq_printf(m, "no error state collected\n");
  489. goto out;
  490. }
  491. error = dev_priv->first_error;
  492. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  493. error->time.tv_usec);
  494. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  495. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  496. seq_printf(m, " PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  497. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
  498. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
  499. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
  500. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
  501. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
  502. if (INTEL_INFO(dev)->gen >= 4) {
  503. seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
  504. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  505. }
  506. seq_printf(m, "seqno: 0x%08x\n", error->seqno);
  507. if (error->active_bo_count) {
  508. seq_printf(m, "Buffers [%d]:\n", error->active_bo_count);
  509. for (i = 0; i < error->active_bo_count; i++) {
  510. seq_printf(m, " %08x %8zd %08x %08x %08x%s%s%s%s",
  511. error->active_bo[i].gtt_offset,
  512. error->active_bo[i].size,
  513. error->active_bo[i].read_domains,
  514. error->active_bo[i].write_domain,
  515. error->active_bo[i].seqno,
  516. pin_flag(error->active_bo[i].pinned),
  517. tiling_flag(error->active_bo[i].tiling),
  518. dirty_flag(error->active_bo[i].dirty),
  519. purgeable_flag(error->active_bo[i].purgeable));
  520. if (error->active_bo[i].name)
  521. seq_printf(m, " (name: %d)", error->active_bo[i].name);
  522. if (error->active_bo[i].fence_reg != I915_FENCE_REG_NONE)
  523. seq_printf(m, " (fence: %d)", error->active_bo[i].fence_reg);
  524. seq_printf(m, "\n");
  525. }
  526. }
  527. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
  528. if (error->batchbuffer[i]) {
  529. struct drm_i915_error_object *obj = error->batchbuffer[i];
  530. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
  531. offset = 0;
  532. for (page = 0; page < obj->page_count; page++) {
  533. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  534. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  535. offset += 4;
  536. }
  537. }
  538. }
  539. }
  540. if (error->ringbuffer) {
  541. struct drm_i915_error_object *obj = error->ringbuffer;
  542. seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
  543. offset = 0;
  544. for (page = 0; page < obj->page_count; page++) {
  545. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  546. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  547. offset += 4;
  548. }
  549. }
  550. }
  551. if (error->overlay)
  552. intel_overlay_print_error_state(m, error->overlay);
  553. out:
  554. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  555. return 0;
  556. }
  557. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  558. {
  559. struct drm_info_node *node = (struct drm_info_node *) m->private;
  560. struct drm_device *dev = node->minor->dev;
  561. drm_i915_private_t *dev_priv = dev->dev_private;
  562. u16 crstanddelay = I915_READ16(CRSTANDVID);
  563. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  564. return 0;
  565. }
  566. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  567. {
  568. struct drm_info_node *node = (struct drm_info_node *) m->private;
  569. struct drm_device *dev = node->minor->dev;
  570. drm_i915_private_t *dev_priv = dev->dev_private;
  571. u16 rgvswctl = I915_READ16(MEMSWCTL);
  572. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  573. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  574. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  575. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  576. MEMSTAT_VID_SHIFT);
  577. seq_printf(m, "Current P-state: %d\n",
  578. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  579. return 0;
  580. }
  581. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  582. {
  583. struct drm_info_node *node = (struct drm_info_node *) m->private;
  584. struct drm_device *dev = node->minor->dev;
  585. drm_i915_private_t *dev_priv = dev->dev_private;
  586. u32 delayfreq;
  587. int i;
  588. for (i = 0; i < 16; i++) {
  589. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  590. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  591. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  592. }
  593. return 0;
  594. }
  595. static inline int MAP_TO_MV(int map)
  596. {
  597. return 1250 - (map * 25);
  598. }
  599. static int i915_inttoext_table(struct seq_file *m, void *unused)
  600. {
  601. struct drm_info_node *node = (struct drm_info_node *) m->private;
  602. struct drm_device *dev = node->minor->dev;
  603. drm_i915_private_t *dev_priv = dev->dev_private;
  604. u32 inttoext;
  605. int i;
  606. for (i = 1; i <= 32; i++) {
  607. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  608. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  609. }
  610. return 0;
  611. }
  612. static int i915_drpc_info(struct seq_file *m, void *unused)
  613. {
  614. struct drm_info_node *node = (struct drm_info_node *) m->private;
  615. struct drm_device *dev = node->minor->dev;
  616. drm_i915_private_t *dev_priv = dev->dev_private;
  617. u32 rgvmodectl = I915_READ(MEMMODECTL);
  618. u32 rstdbyctl = I915_READ(MCHBAR_RENDER_STANDBY);
  619. u16 crstandvid = I915_READ16(CRSTANDVID);
  620. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  621. "yes" : "no");
  622. seq_printf(m, "Boost freq: %d\n",
  623. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  624. MEMMODE_BOOST_FREQ_SHIFT);
  625. seq_printf(m, "HW control enabled: %s\n",
  626. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  627. seq_printf(m, "SW control enabled: %s\n",
  628. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  629. seq_printf(m, "Gated voltage change: %s\n",
  630. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  631. seq_printf(m, "Starting frequency: P%d\n",
  632. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  633. seq_printf(m, "Max P-state: P%d\n",
  634. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  635. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  636. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  637. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  638. seq_printf(m, "Render standby enabled: %s\n",
  639. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  640. return 0;
  641. }
  642. static int i915_fbc_status(struct seq_file *m, void *unused)
  643. {
  644. struct drm_info_node *node = (struct drm_info_node *) m->private;
  645. struct drm_device *dev = node->minor->dev;
  646. drm_i915_private_t *dev_priv = dev->dev_private;
  647. if (!I915_HAS_FBC(dev)) {
  648. seq_printf(m, "FBC unsupported on this chipset\n");
  649. return 0;
  650. }
  651. if (intel_fbc_enabled(dev)) {
  652. seq_printf(m, "FBC enabled\n");
  653. } else {
  654. seq_printf(m, "FBC disabled: ");
  655. switch (dev_priv->no_fbc_reason) {
  656. case FBC_NO_OUTPUT:
  657. seq_printf(m, "no outputs");
  658. break;
  659. case FBC_STOLEN_TOO_SMALL:
  660. seq_printf(m, "not enough stolen memory");
  661. break;
  662. case FBC_UNSUPPORTED_MODE:
  663. seq_printf(m, "mode not supported");
  664. break;
  665. case FBC_MODE_TOO_LARGE:
  666. seq_printf(m, "mode too large");
  667. break;
  668. case FBC_BAD_PLANE:
  669. seq_printf(m, "FBC unsupported on plane");
  670. break;
  671. case FBC_NOT_TILED:
  672. seq_printf(m, "scanout buffer not tiled");
  673. break;
  674. case FBC_MULTIPLE_PIPES:
  675. seq_printf(m, "multiple pipes are enabled");
  676. break;
  677. default:
  678. seq_printf(m, "unknown reason");
  679. }
  680. seq_printf(m, "\n");
  681. }
  682. return 0;
  683. }
  684. static int i915_sr_status(struct seq_file *m, void *unused)
  685. {
  686. struct drm_info_node *node = (struct drm_info_node *) m->private;
  687. struct drm_device *dev = node->minor->dev;
  688. drm_i915_private_t *dev_priv = dev->dev_private;
  689. bool sr_enabled = false;
  690. if (IS_GEN5(dev))
  691. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  692. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  693. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  694. else if (IS_I915GM(dev))
  695. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  696. else if (IS_PINEVIEW(dev))
  697. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  698. seq_printf(m, "self-refresh: %s\n",
  699. sr_enabled ? "enabled" : "disabled");
  700. return 0;
  701. }
  702. static int i915_emon_status(struct seq_file *m, void *unused)
  703. {
  704. struct drm_info_node *node = (struct drm_info_node *) m->private;
  705. struct drm_device *dev = node->minor->dev;
  706. drm_i915_private_t *dev_priv = dev->dev_private;
  707. unsigned long temp, chipset, gfx;
  708. int ret;
  709. ret = mutex_lock_interruptible(&dev->struct_mutex);
  710. if (ret)
  711. return ret;
  712. temp = i915_mch_val(dev_priv);
  713. chipset = i915_chipset_val(dev_priv);
  714. gfx = i915_gfx_val(dev_priv);
  715. mutex_unlock(&dev->struct_mutex);
  716. seq_printf(m, "GMCH temp: %ld\n", temp);
  717. seq_printf(m, "Chipset power: %ld\n", chipset);
  718. seq_printf(m, "GFX power: %ld\n", gfx);
  719. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  720. return 0;
  721. }
  722. static int i915_gfxec(struct seq_file *m, void *unused)
  723. {
  724. struct drm_info_node *node = (struct drm_info_node *) m->private;
  725. struct drm_device *dev = node->minor->dev;
  726. drm_i915_private_t *dev_priv = dev->dev_private;
  727. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  728. return 0;
  729. }
  730. static int i915_opregion(struct seq_file *m, void *unused)
  731. {
  732. struct drm_info_node *node = (struct drm_info_node *) m->private;
  733. struct drm_device *dev = node->minor->dev;
  734. drm_i915_private_t *dev_priv = dev->dev_private;
  735. struct intel_opregion *opregion = &dev_priv->opregion;
  736. int ret;
  737. ret = mutex_lock_interruptible(&dev->struct_mutex);
  738. if (ret)
  739. return ret;
  740. if (opregion->header)
  741. seq_write(m, opregion->header, OPREGION_SIZE);
  742. mutex_unlock(&dev->struct_mutex);
  743. return 0;
  744. }
  745. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  746. {
  747. struct drm_info_node *node = (struct drm_info_node *) m->private;
  748. struct drm_device *dev = node->minor->dev;
  749. drm_i915_private_t *dev_priv = dev->dev_private;
  750. struct intel_fbdev *ifbdev;
  751. struct intel_framebuffer *fb;
  752. int ret;
  753. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  754. if (ret)
  755. return ret;
  756. ifbdev = dev_priv->fbdev;
  757. fb = to_intel_framebuffer(ifbdev->helper.fb);
  758. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  759. fb->base.width,
  760. fb->base.height,
  761. fb->base.depth,
  762. fb->base.bits_per_pixel);
  763. describe_obj(m, to_intel_bo(fb->obj));
  764. seq_printf(m, "\n");
  765. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  766. if (&fb->base == ifbdev->helper.fb)
  767. continue;
  768. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  769. fb->base.width,
  770. fb->base.height,
  771. fb->base.depth,
  772. fb->base.bits_per_pixel);
  773. describe_obj(m, to_intel_bo(fb->obj));
  774. seq_printf(m, "\n");
  775. }
  776. mutex_unlock(&dev->mode_config.mutex);
  777. return 0;
  778. }
  779. static int
  780. i915_wedged_open(struct inode *inode,
  781. struct file *filp)
  782. {
  783. filp->private_data = inode->i_private;
  784. return 0;
  785. }
  786. static ssize_t
  787. i915_wedged_read(struct file *filp,
  788. char __user *ubuf,
  789. size_t max,
  790. loff_t *ppos)
  791. {
  792. struct drm_device *dev = filp->private_data;
  793. drm_i915_private_t *dev_priv = dev->dev_private;
  794. char buf[80];
  795. int len;
  796. len = snprintf(buf, sizeof (buf),
  797. "wedged : %d\n",
  798. atomic_read(&dev_priv->mm.wedged));
  799. if (len > sizeof (buf))
  800. len = sizeof (buf);
  801. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  802. }
  803. static ssize_t
  804. i915_wedged_write(struct file *filp,
  805. const char __user *ubuf,
  806. size_t cnt,
  807. loff_t *ppos)
  808. {
  809. struct drm_device *dev = filp->private_data;
  810. drm_i915_private_t *dev_priv = dev->dev_private;
  811. char buf[20];
  812. int val = 1;
  813. if (cnt > 0) {
  814. if (cnt > sizeof (buf) - 1)
  815. return -EINVAL;
  816. if (copy_from_user(buf, ubuf, cnt))
  817. return -EFAULT;
  818. buf[cnt] = 0;
  819. val = simple_strtoul(buf, NULL, 0);
  820. }
  821. DRM_INFO("Manually setting wedged to %d\n", val);
  822. atomic_set(&dev_priv->mm.wedged, val);
  823. if (val) {
  824. wake_up_all(&dev_priv->irq_queue);
  825. queue_work(dev_priv->wq, &dev_priv->error_work);
  826. }
  827. return cnt;
  828. }
  829. static const struct file_operations i915_wedged_fops = {
  830. .owner = THIS_MODULE,
  831. .open = i915_wedged_open,
  832. .read = i915_wedged_read,
  833. .write = i915_wedged_write,
  834. .llseek = default_llseek,
  835. };
  836. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  837. * allocated we need to hook into the minor for release. */
  838. static int
  839. drm_add_fake_info_node(struct drm_minor *minor,
  840. struct dentry *ent,
  841. const void *key)
  842. {
  843. struct drm_info_node *node;
  844. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  845. if (node == NULL) {
  846. debugfs_remove(ent);
  847. return -ENOMEM;
  848. }
  849. node->minor = minor;
  850. node->dent = ent;
  851. node->info_ent = (void *) key;
  852. list_add(&node->list, &minor->debugfs_nodes.list);
  853. return 0;
  854. }
  855. static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
  856. {
  857. struct drm_device *dev = minor->dev;
  858. struct dentry *ent;
  859. ent = debugfs_create_file("i915_wedged",
  860. S_IRUGO | S_IWUSR,
  861. root, dev,
  862. &i915_wedged_fops);
  863. if (IS_ERR(ent))
  864. return PTR_ERR(ent);
  865. return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
  866. }
  867. static struct drm_info_list i915_debugfs_list[] = {
  868. {"i915_capabilities", i915_capabilities, 0, 0},
  869. {"i915_gem_objects", i915_gem_object_info, 0},
  870. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  871. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  872. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  873. {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
  874. {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
  875. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  876. {"i915_gem_request", i915_gem_request_info, 0},
  877. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  878. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  879. {"i915_gem_interrupt", i915_interrupt_info, 0},
  880. {"i915_gem_hws", i915_hws_info, 0},
  881. {"i915_ringbuffer_data", i915_ringbuffer_data, 0},
  882. {"i915_ringbuffer_info", i915_ringbuffer_info, 0},
  883. {"i915_batchbuffers", i915_batchbuffer_info, 0},
  884. {"i915_error_state", i915_error_state, 0},
  885. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  886. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  887. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  888. {"i915_inttoext_table", i915_inttoext_table, 0},
  889. {"i915_drpc_info", i915_drpc_info, 0},
  890. {"i915_emon_status", i915_emon_status, 0},
  891. {"i915_gfxec", i915_gfxec, 0},
  892. {"i915_fbc_status", i915_fbc_status, 0},
  893. {"i915_sr_status", i915_sr_status, 0},
  894. {"i915_opregion", i915_opregion, 0},
  895. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  896. };
  897. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  898. int i915_debugfs_init(struct drm_minor *minor)
  899. {
  900. int ret;
  901. ret = i915_wedged_create(minor->debugfs_root, minor);
  902. if (ret)
  903. return ret;
  904. return drm_debugfs_create_files(i915_debugfs_list,
  905. I915_DEBUGFS_ENTRIES,
  906. minor->debugfs_root, minor);
  907. }
  908. void i915_debugfs_cleanup(struct drm_minor *minor)
  909. {
  910. drm_debugfs_remove_files(i915_debugfs_list,
  911. I915_DEBUGFS_ENTRIES, minor);
  912. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  913. 1, minor);
  914. }
  915. #endif /* CONFIG_DEBUG_FS */