x2apic_uv_x.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <asm/uv/uv_mmrs.h>
  27. #include <asm/uv/uv_hub.h>
  28. #include <asm/current.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/uv/bios.h>
  31. #include <asm/uv/uv.h>
  32. #include <asm/apic.h>
  33. #include <asm/ipi.h>
  34. #include <asm/smp.h>
  35. #include <asm/x86_init.h>
  36. DEFINE_PER_CPU(int, x2apic_extra_bits);
  37. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  38. static enum uv_system_type uv_system_type;
  39. static u64 gru_start_paddr, gru_end_paddr;
  40. static union uvh_apicid uvh_apicid;
  41. int uv_min_hub_revision_id;
  42. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  43. static DEFINE_SPINLOCK(uv_nmi_lock);
  44. static inline bool is_GRU_range(u64 start, u64 end)
  45. {
  46. return start >= gru_start_paddr && end <= gru_end_paddr;
  47. }
  48. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  49. {
  50. return is_ISA_range(start, end) || is_GRU_range(start, end);
  51. }
  52. static int early_get_nodeid(void)
  53. {
  54. union uvh_node_id_u node_id;
  55. unsigned long *mmr;
  56. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  57. node_id.v = *mmr;
  58. early_iounmap(mmr, sizeof(*mmr));
  59. /* Currently, all blades have same revision number */
  60. uv_min_hub_revision_id = node_id.s.revision;
  61. return node_id.s.node_id;
  62. }
  63. static void __init early_get_apic_pnode_shift(void)
  64. {
  65. unsigned long *mmr;
  66. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_APICID, sizeof(*mmr));
  67. uvh_apicid.v = *mmr;
  68. early_iounmap(mmr, sizeof(*mmr));
  69. if (!uvh_apicid.v)
  70. /*
  71. * Old bios, use default value
  72. */
  73. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  74. }
  75. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  76. {
  77. int nodeid;
  78. if (!strcmp(oem_id, "SGI")) {
  79. nodeid = early_get_nodeid();
  80. early_get_apic_pnode_shift();
  81. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  82. x86_platform.nmi_init = uv_nmi_init;
  83. if (!strcmp(oem_table_id, "UVL"))
  84. uv_system_type = UV_LEGACY_APIC;
  85. else if (!strcmp(oem_table_id, "UVX"))
  86. uv_system_type = UV_X2APIC;
  87. else if (!strcmp(oem_table_id, "UVH")) {
  88. __get_cpu_var(x2apic_extra_bits) =
  89. nodeid << (uvh_apicid.s.pnode_shift - 1);
  90. uv_system_type = UV_NON_UNIQUE_APIC;
  91. return 1;
  92. }
  93. }
  94. return 0;
  95. }
  96. enum uv_system_type get_uv_system_type(void)
  97. {
  98. return uv_system_type;
  99. }
  100. int is_uv_system(void)
  101. {
  102. return uv_system_type != UV_NONE;
  103. }
  104. EXPORT_SYMBOL_GPL(is_uv_system);
  105. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  106. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  107. struct uv_blade_info *uv_blade_info;
  108. EXPORT_SYMBOL_GPL(uv_blade_info);
  109. short *uv_node_to_blade;
  110. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  111. short *uv_cpu_to_blade;
  112. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  113. short uv_possible_blades;
  114. EXPORT_SYMBOL_GPL(uv_possible_blades);
  115. unsigned long sn_rtc_cycles_per_second;
  116. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  117. static const struct cpumask *uv_target_cpus(void)
  118. {
  119. return cpu_online_mask;
  120. }
  121. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  122. {
  123. cpumask_clear(retmask);
  124. cpumask_set_cpu(cpu, retmask);
  125. }
  126. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  127. {
  128. #ifdef CONFIG_SMP
  129. unsigned long val;
  130. int pnode;
  131. pnode = uv_apicid_to_pnode(phys_apicid);
  132. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  133. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  134. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  135. APIC_DM_INIT;
  136. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  137. mdelay(10);
  138. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  139. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  140. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  141. APIC_DM_STARTUP;
  142. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  143. atomic_set(&init_deasserted, 1);
  144. #endif
  145. return 0;
  146. }
  147. static void uv_send_IPI_one(int cpu, int vector)
  148. {
  149. unsigned long apicid;
  150. int pnode;
  151. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  152. pnode = uv_apicid_to_pnode(apicid);
  153. uv_hub_send_ipi(pnode, apicid, vector);
  154. }
  155. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  156. {
  157. unsigned int cpu;
  158. for_each_cpu(cpu, mask)
  159. uv_send_IPI_one(cpu, vector);
  160. }
  161. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  162. {
  163. unsigned int this_cpu = smp_processor_id();
  164. unsigned int cpu;
  165. for_each_cpu(cpu, mask) {
  166. if (cpu != this_cpu)
  167. uv_send_IPI_one(cpu, vector);
  168. }
  169. }
  170. static void uv_send_IPI_allbutself(int vector)
  171. {
  172. unsigned int this_cpu = smp_processor_id();
  173. unsigned int cpu;
  174. for_each_online_cpu(cpu) {
  175. if (cpu != this_cpu)
  176. uv_send_IPI_one(cpu, vector);
  177. }
  178. }
  179. static void uv_send_IPI_all(int vector)
  180. {
  181. uv_send_IPI_mask(cpu_online_mask, vector);
  182. }
  183. static int uv_apic_id_registered(void)
  184. {
  185. return 1;
  186. }
  187. static void uv_init_apic_ldr(void)
  188. {
  189. }
  190. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  191. {
  192. /*
  193. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  194. * May as well be the first.
  195. */
  196. int cpu = cpumask_first(cpumask);
  197. if ((unsigned)cpu < nr_cpu_ids)
  198. return per_cpu(x86_cpu_to_apicid, cpu);
  199. else
  200. return BAD_APICID;
  201. }
  202. static unsigned int
  203. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  204. const struct cpumask *andmask)
  205. {
  206. int cpu;
  207. /*
  208. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  209. * May as well be the first.
  210. */
  211. for_each_cpu_and(cpu, cpumask, andmask) {
  212. if (cpumask_test_cpu(cpu, cpu_online_mask))
  213. break;
  214. }
  215. return per_cpu(x86_cpu_to_apicid, cpu);
  216. }
  217. static unsigned int x2apic_get_apic_id(unsigned long x)
  218. {
  219. unsigned int id;
  220. WARN_ON(preemptible() && num_online_cpus() > 1);
  221. id = x | __get_cpu_var(x2apic_extra_bits);
  222. return id;
  223. }
  224. static unsigned long set_apic_id(unsigned int id)
  225. {
  226. unsigned long x;
  227. /* maskout x2apic_extra_bits ? */
  228. x = id;
  229. return x;
  230. }
  231. static unsigned int uv_read_apic_id(void)
  232. {
  233. return x2apic_get_apic_id(apic_read(APIC_ID));
  234. }
  235. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  236. {
  237. return uv_read_apic_id() >> index_msb;
  238. }
  239. static void uv_send_IPI_self(int vector)
  240. {
  241. apic_write(APIC_SELF_IPI, vector);
  242. }
  243. struct apic __refdata apic_x2apic_uv_x = {
  244. .name = "UV large system",
  245. .probe = NULL,
  246. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  247. .apic_id_registered = uv_apic_id_registered,
  248. .irq_delivery_mode = dest_Fixed,
  249. .irq_dest_mode = 0, /* physical */
  250. .target_cpus = uv_target_cpus,
  251. .disable_esr = 0,
  252. .dest_logical = APIC_DEST_LOGICAL,
  253. .check_apicid_used = NULL,
  254. .check_apicid_present = NULL,
  255. .vector_allocation_domain = uv_vector_allocation_domain,
  256. .init_apic_ldr = uv_init_apic_ldr,
  257. .ioapic_phys_id_map = NULL,
  258. .setup_apic_routing = NULL,
  259. .multi_timer_check = NULL,
  260. .apicid_to_node = NULL,
  261. .cpu_to_logical_apicid = NULL,
  262. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  263. .apicid_to_cpu_present = NULL,
  264. .setup_portio_remap = NULL,
  265. .check_phys_apicid_present = default_check_phys_apicid_present,
  266. .enable_apic_mode = NULL,
  267. .phys_pkg_id = uv_phys_pkg_id,
  268. .mps_oem_check = NULL,
  269. .get_apic_id = x2apic_get_apic_id,
  270. .set_apic_id = set_apic_id,
  271. .apic_id_mask = 0xFFFFFFFFu,
  272. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  273. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  274. .send_IPI_mask = uv_send_IPI_mask,
  275. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  276. .send_IPI_allbutself = uv_send_IPI_allbutself,
  277. .send_IPI_all = uv_send_IPI_all,
  278. .send_IPI_self = uv_send_IPI_self,
  279. .wakeup_secondary_cpu = uv_wakeup_secondary,
  280. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  281. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  282. .wait_for_init_deassert = NULL,
  283. .smp_callin_clear_local_apic = NULL,
  284. .inquire_remote_apic = NULL,
  285. .read = native_apic_msr_read,
  286. .write = native_apic_msr_write,
  287. .icr_read = native_x2apic_icr_read,
  288. .icr_write = native_x2apic_icr_write,
  289. .wait_icr_idle = native_x2apic_wait_icr_idle,
  290. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  291. };
  292. static __cpuinit void set_x2apic_extra_bits(int pnode)
  293. {
  294. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  295. }
  296. /*
  297. * Called on boot cpu.
  298. */
  299. static __init int boot_pnode_to_blade(int pnode)
  300. {
  301. int blade;
  302. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  303. if (pnode == uv_blade_info[blade].pnode)
  304. return blade;
  305. BUG();
  306. }
  307. struct redir_addr {
  308. unsigned long redirect;
  309. unsigned long alias;
  310. };
  311. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  312. static __initdata struct redir_addr redir_addrs[] = {
  313. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  314. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  315. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  316. };
  317. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  318. {
  319. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  320. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  321. int i;
  322. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  323. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  324. if (alias.s.enable && alias.s.base == 0) {
  325. *size = (1UL << alias.s.m_alias);
  326. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  327. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  328. return;
  329. }
  330. }
  331. *base = *size = 0;
  332. }
  333. enum map_type {map_wb, map_uc};
  334. static __init void map_high(char *id, unsigned long base, int pshift,
  335. int bshift, int max_pnode, enum map_type map_type)
  336. {
  337. unsigned long bytes, paddr;
  338. paddr = base << pshift;
  339. bytes = (1UL << bshift) * (max_pnode + 1);
  340. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  341. paddr + bytes);
  342. if (map_type == map_uc)
  343. init_extra_mapping_uc(paddr, bytes);
  344. else
  345. init_extra_mapping_wb(paddr, bytes);
  346. }
  347. static __init void map_gru_high(int max_pnode)
  348. {
  349. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  350. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  351. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  352. if (gru.s.enable) {
  353. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  354. gru_start_paddr = ((u64)gru.s.base << shift);
  355. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  356. }
  357. }
  358. static __init void map_mmr_high(int max_pnode)
  359. {
  360. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  361. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  362. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  363. if (mmr.s.enable)
  364. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  365. }
  366. static __init void map_mmioh_high(int max_pnode)
  367. {
  368. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  369. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  370. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  371. if (mmioh.s.enable)
  372. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  373. max_pnode, map_uc);
  374. }
  375. static __init void map_low_mmrs(void)
  376. {
  377. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  378. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  379. }
  380. static __init void uv_rtc_init(void)
  381. {
  382. long status;
  383. u64 ticks_per_sec;
  384. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  385. &ticks_per_sec);
  386. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  387. printk(KERN_WARNING
  388. "unable to determine platform RTC clock frequency, "
  389. "guessing.\n");
  390. /* BIOS gives wrong value for clock freq. so guess */
  391. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  392. } else
  393. sn_rtc_cycles_per_second = ticks_per_sec;
  394. }
  395. /*
  396. * percpu heartbeat timer
  397. */
  398. static void uv_heartbeat(unsigned long ignored)
  399. {
  400. struct timer_list *timer = &uv_hub_info->scir.timer;
  401. unsigned char bits = uv_hub_info->scir.state;
  402. /* flip heartbeat bit */
  403. bits ^= SCIR_CPU_HEARTBEAT;
  404. /* is this cpu idle? */
  405. if (idle_cpu(raw_smp_processor_id()))
  406. bits &= ~SCIR_CPU_ACTIVITY;
  407. else
  408. bits |= SCIR_CPU_ACTIVITY;
  409. /* update system controller interface reg */
  410. uv_set_scir_bits(bits);
  411. /* enable next timer period */
  412. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  413. }
  414. static void __cpuinit uv_heartbeat_enable(int cpu)
  415. {
  416. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  417. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  418. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  419. setup_timer(timer, uv_heartbeat, cpu);
  420. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  421. add_timer_on(timer, cpu);
  422. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  423. /* also ensure that boot cpu is enabled */
  424. cpu = 0;
  425. }
  426. }
  427. #ifdef CONFIG_HOTPLUG_CPU
  428. static void __cpuinit uv_heartbeat_disable(int cpu)
  429. {
  430. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  431. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  432. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  433. }
  434. uv_set_cpu_scir_bits(cpu, 0xff);
  435. }
  436. /*
  437. * cpu hotplug notifier
  438. */
  439. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  440. unsigned long action, void *hcpu)
  441. {
  442. long cpu = (long)hcpu;
  443. switch (action) {
  444. case CPU_ONLINE:
  445. uv_heartbeat_enable(cpu);
  446. break;
  447. case CPU_DOWN_PREPARE:
  448. uv_heartbeat_disable(cpu);
  449. break;
  450. default:
  451. break;
  452. }
  453. return NOTIFY_OK;
  454. }
  455. static __init void uv_scir_register_cpu_notifier(void)
  456. {
  457. hotcpu_notifier(uv_scir_cpu_notify, 0);
  458. }
  459. #else /* !CONFIG_HOTPLUG_CPU */
  460. static __init void uv_scir_register_cpu_notifier(void)
  461. {
  462. }
  463. static __init int uv_init_heartbeat(void)
  464. {
  465. int cpu;
  466. if (is_uv_system())
  467. for_each_online_cpu(cpu)
  468. uv_heartbeat_enable(cpu);
  469. return 0;
  470. }
  471. late_initcall(uv_init_heartbeat);
  472. #endif /* !CONFIG_HOTPLUG_CPU */
  473. /* Direct Legacy VGA I/O traffic to designated IOH */
  474. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  475. unsigned int command_bits, bool change_bridge)
  476. {
  477. int domain, bus, rc;
  478. PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
  479. pdev->devfn, decode, command_bits, change_bridge);
  480. if (!change_bridge)
  481. return 0;
  482. if ((command_bits & PCI_COMMAND_IO) == 0)
  483. return 0;
  484. domain = pci_domain_nr(pdev->bus);
  485. bus = pdev->bus->number;
  486. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  487. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  488. return rc;
  489. }
  490. /*
  491. * Called on each cpu to initialize the per_cpu UV data area.
  492. * FIXME: hotplug not supported yet
  493. */
  494. void __cpuinit uv_cpu_init(void)
  495. {
  496. /* CPU 0 initilization will be done via uv_system_init. */
  497. if (!uv_blade_info)
  498. return;
  499. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  500. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  501. set_x2apic_extra_bits(uv_hub_info->pnode);
  502. }
  503. /*
  504. * When NMI is received, print a stack trace.
  505. */
  506. int uv_handle_nmi(struct notifier_block *self, unsigned long reason, void *data)
  507. {
  508. if (reason != DIE_NMI_IPI)
  509. return NOTIFY_OK;
  510. if (in_crash_kexec)
  511. /* do nothing if entering the crash kernel */
  512. return NOTIFY_OK;
  513. /*
  514. * Use a lock so only one cpu prints at a time
  515. * to prevent intermixed output.
  516. */
  517. spin_lock(&uv_nmi_lock);
  518. pr_info("NMI stack dump cpu %u:\n", smp_processor_id());
  519. dump_stack();
  520. spin_unlock(&uv_nmi_lock);
  521. return NOTIFY_STOP;
  522. }
  523. static struct notifier_block uv_dump_stack_nmi_nb = {
  524. .notifier_call = uv_handle_nmi
  525. };
  526. void uv_register_nmi_notifier(void)
  527. {
  528. if (register_die_notifier(&uv_dump_stack_nmi_nb))
  529. printk(KERN_WARNING "UV NMI handler failed to register\n");
  530. }
  531. void uv_nmi_init(void)
  532. {
  533. unsigned int value;
  534. /*
  535. * Unmask NMI on all cpus
  536. */
  537. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  538. value &= ~APIC_LVT_MASKED;
  539. apic_write(APIC_LVT1, value);
  540. }
  541. void __init uv_system_init(void)
  542. {
  543. union uvh_rh_gam_config_mmr_u m_n_config;
  544. union uvh_node_id_u node_id;
  545. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  546. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  547. int gnode_extra, max_pnode = 0;
  548. unsigned long mmr_base, present, paddr;
  549. unsigned short pnode_mask;
  550. map_low_mmrs();
  551. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  552. m_val = m_n_config.s.m_skt;
  553. n_val = m_n_config.s.n_skt;
  554. mmr_base =
  555. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  556. ~UV_MMR_ENABLE;
  557. pnode_mask = (1 << n_val) - 1;
  558. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  559. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  560. gnode_upper = ((unsigned long)gnode_extra << m_val);
  561. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  562. n_val, m_val, gnode_upper, gnode_extra);
  563. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  564. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  565. uv_possible_blades +=
  566. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  567. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  568. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  569. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  570. BUG_ON(!uv_blade_info);
  571. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  572. uv_blade_info[blade].memory_nid = -1;
  573. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  574. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  575. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  576. BUG_ON(!uv_node_to_blade);
  577. memset(uv_node_to_blade, 255, bytes);
  578. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  579. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  580. BUG_ON(!uv_cpu_to_blade);
  581. memset(uv_cpu_to_blade, 255, bytes);
  582. blade = 0;
  583. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  584. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  585. for (j = 0; j < 64; j++) {
  586. if (!test_bit(j, &present))
  587. continue;
  588. pnode = (i * 64 + j);
  589. uv_blade_info[blade].pnode = pnode;
  590. uv_blade_info[blade].nr_possible_cpus = 0;
  591. uv_blade_info[blade].nr_online_cpus = 0;
  592. max_pnode = max(pnode, max_pnode);
  593. blade++;
  594. }
  595. }
  596. uv_bios_init();
  597. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  598. &sn_region_size, &system_serial_number);
  599. uv_rtc_init();
  600. for_each_present_cpu(cpu) {
  601. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  602. nid = cpu_to_node(cpu);
  603. /*
  604. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  605. */
  606. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  607. pnode = uv_apicid_to_pnode(apicid);
  608. blade = boot_pnode_to_blade(pnode);
  609. lcpu = uv_blade_info[blade].nr_possible_cpus;
  610. uv_blade_info[blade].nr_possible_cpus++;
  611. /* Any node on the blade, else will contain -1. */
  612. uv_blade_info[blade].memory_nid = nid;
  613. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  614. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  615. uv_cpu_hub_info(cpu)->m_val = m_val;
  616. uv_cpu_hub_info(cpu)->n_val = n_val;
  617. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  618. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  619. uv_cpu_hub_info(cpu)->pnode = pnode;
  620. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  621. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  622. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  623. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  624. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  625. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  626. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  627. uv_node_to_blade[nid] = blade;
  628. uv_cpu_to_blade[cpu] = blade;
  629. }
  630. /* Add blade/pnode info for nodes without cpus */
  631. for_each_online_node(nid) {
  632. if (uv_node_to_blade[nid] >= 0)
  633. continue;
  634. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  635. paddr = uv_soc_phys_ram_to_gpa(paddr);
  636. pnode = (paddr >> m_val) & pnode_mask;
  637. blade = boot_pnode_to_blade(pnode);
  638. uv_node_to_blade[nid] = blade;
  639. }
  640. map_gru_high(max_pnode);
  641. map_mmr_high(max_pnode);
  642. map_mmioh_high(max_pnode);
  643. uv_cpu_init();
  644. uv_scir_register_cpu_notifier();
  645. uv_register_nmi_notifier();
  646. proc_mkdir("sgi_uv", NULL);
  647. /* register Legacy VGA I/O redirection handler */
  648. pci_register_set_vga_state(uv_set_vga_state);
  649. }