cpu.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
  5. * License terms: GNU General Public License (GPL) version 2
  6. */
  7. #include <linux/platform_device.h>
  8. #include <linux/amba/bus.h>
  9. #include <linux/io.h>
  10. #include <linux/clk.h>
  11. #include <asm/cacheflush.h>
  12. #include <asm/hardware/cache-l2x0.h>
  13. #include <asm/hardware/gic.h>
  14. #include <asm/mach/map.h>
  15. #include <asm/localtimer.h>
  16. #include <plat/mtu.h>
  17. #include <mach/hardware.h>
  18. #include <mach/setup.h>
  19. #include <mach/devices.h>
  20. #include "clock.h"
  21. static struct map_desc ux500_io_desc[] __initdata = {
  22. __IO_DEV_DESC(UX500_UART0_BASE, SZ_4K),
  23. __IO_DEV_DESC(UX500_UART2_BASE, SZ_4K),
  24. __IO_DEV_DESC(UX500_GIC_CPU_BASE, SZ_4K),
  25. __IO_DEV_DESC(UX500_GIC_DIST_BASE, SZ_4K),
  26. __IO_DEV_DESC(UX500_L2CC_BASE, SZ_4K),
  27. __IO_DEV_DESC(UX500_TWD_BASE, SZ_4K),
  28. __IO_DEV_DESC(UX500_SCU_BASE, SZ_4K),
  29. __IO_DEV_DESC(UX500_CLKRST1_BASE, SZ_4K),
  30. __IO_DEV_DESC(UX500_CLKRST2_BASE, SZ_4K),
  31. __IO_DEV_DESC(UX500_CLKRST3_BASE, SZ_4K),
  32. __IO_DEV_DESC(UX500_CLKRST5_BASE, SZ_4K),
  33. __IO_DEV_DESC(UX500_CLKRST6_BASE, SZ_4K),
  34. __IO_DEV_DESC(UX500_MTU0_BASE, SZ_4K),
  35. __IO_DEV_DESC(UX500_MTU1_BASE, SZ_4K),
  36. __IO_DEV_DESC(UX500_BACKUPRAM0_BASE, SZ_8K),
  37. };
  38. static struct amba_device *ux500_amba_devs[] __initdata = {
  39. &ux500_pl031_device,
  40. };
  41. void __init ux500_map_io(void)
  42. {
  43. iotable_init(ux500_io_desc, ARRAY_SIZE(ux500_io_desc));
  44. }
  45. void __init ux500_init_devices(void)
  46. {
  47. amba_add_devices(ux500_amba_devs, ARRAY_SIZE(ux500_amba_devs));
  48. }
  49. void __init ux500_init_irq(void)
  50. {
  51. gic_dist_init(0, __io_address(UX500_GIC_DIST_BASE), 29);
  52. gic_cpu_init(0, __io_address(UX500_GIC_CPU_BASE));
  53. /*
  54. * Init clocks here so that they are available for system timer
  55. * initialization.
  56. */
  57. clk_init();
  58. }
  59. #ifdef CONFIG_CACHE_L2X0
  60. static inline void ux500_cache_wait(void __iomem *reg, unsigned long mask)
  61. {
  62. /* wait for the operation to complete */
  63. while (readl(reg) & mask)
  64. ;
  65. }
  66. static inline void ux500_cache_sync(void)
  67. {
  68. void __iomem *base = __io_address(UX500_L2CC_BASE);
  69. writel(0, base + L2X0_CACHE_SYNC);
  70. ux500_cache_wait(base + L2X0_CACHE_SYNC, 1);
  71. }
  72. /*
  73. * The L2 cache cannot be turned off in the non-secure world.
  74. * Dummy until a secure service is in place.
  75. */
  76. static void ux500_l2x0_disable(void)
  77. {
  78. }
  79. /*
  80. * This is only called when doing a kexec, just after turning off the L2
  81. * and L1 cache, and it is surrounded by a spinlock in the generic version.
  82. * However, we're not really turning off the L2 cache right now and the
  83. * PL310 does not support exclusive accesses (used to implement the spinlock).
  84. * So, the invalidation needs to be done without the spinlock.
  85. */
  86. static void ux500_l2x0_inv_all(void)
  87. {
  88. void __iomem *l2x0_base = __io_address(UX500_L2CC_BASE);
  89. uint32_t l2x0_way_mask = (1<<16) - 1; /* Bitmask of active ways */
  90. /* invalidate all ways */
  91. writel(l2x0_way_mask, l2x0_base + L2X0_INV_WAY);
  92. ux500_cache_wait(l2x0_base + L2X0_INV_WAY, l2x0_way_mask);
  93. ux500_cache_sync();
  94. }
  95. static int ux500_l2x0_init(void)
  96. {
  97. void __iomem *l2x0_base;
  98. l2x0_base = __io_address(UX500_L2CC_BASE);
  99. /* 64KB way size, 8 way associativity, force WA */
  100. l2x0_init(l2x0_base, 0x3e060000, 0xc0000fff);
  101. /* Override invalidate function */
  102. outer_cache.disable = ux500_l2x0_disable;
  103. outer_cache.inv_all = ux500_l2x0_inv_all;
  104. return 0;
  105. }
  106. early_initcall(ux500_l2x0_init);
  107. #endif
  108. static void __init ux500_timer_init(void)
  109. {
  110. #ifdef CONFIG_LOCAL_TIMERS
  111. /* Setup the local timer base */
  112. twd_base = __io_address(UX500_TWD_BASE);
  113. #endif
  114. /* Setup the MTU base */
  115. if (cpu_is_u8500ed())
  116. mtu_base = __io_address(U8500_MTU0_BASE_ED);
  117. else
  118. mtu_base = __io_address(UX500_MTU0_BASE);
  119. nmdk_timer_init();
  120. }
  121. struct sys_timer ux500_timer = {
  122. .init = ux500_timer_init,
  123. };