radeon.h 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. #include "radeon_object.h"
  31. /* TODO: Here are things that needs to be done :
  32. * - surface allocator & initializer : (bit like scratch reg) should
  33. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  34. * related to surface
  35. * - WB : write back stuff (do it bit like scratch reg things)
  36. * - Vblank : look at Jesse's rework and what we should do
  37. * - r600/r700: gart & cp
  38. * - cs : clean cs ioctl use bitmap & things like that.
  39. * - power management stuff
  40. * - Barrier in gart code
  41. * - Unmappabled vram ?
  42. * - TESTING, TESTING, TESTING
  43. */
  44. /* Initialization path:
  45. * We expect that acceleration initialization might fail for various
  46. * reasons even thought we work hard to make it works on most
  47. * configurations. In order to still have a working userspace in such
  48. * situation the init path must succeed up to the memory controller
  49. * initialization point. Failure before this point are considered as
  50. * fatal error. Here is the init callchain :
  51. * radeon_device_init perform common structure, mutex initialization
  52. * asic_init setup the GPU memory layout and perform all
  53. * one time initialization (failure in this
  54. * function are considered fatal)
  55. * asic_startup setup the GPU acceleration, in order to
  56. * follow guideline the first thing this
  57. * function should do is setting the GPU
  58. * memory controller (only MC setup failure
  59. * are considered as fatal)
  60. */
  61. #include <asm/atomic.h>
  62. #include <linux/wait.h>
  63. #include <linux/list.h>
  64. #include <linux/kref.h>
  65. #include "radeon_family.h"
  66. #include "radeon_mode.h"
  67. #include "radeon_reg.h"
  68. /*
  69. * Modules parameters.
  70. */
  71. extern int radeon_no_wb;
  72. extern int radeon_modeset;
  73. extern int radeon_dynclks;
  74. extern int radeon_r4xx_atom;
  75. extern int radeon_agpmode;
  76. extern int radeon_vram_limit;
  77. extern int radeon_gart_size;
  78. extern int radeon_benchmarking;
  79. extern int radeon_testing;
  80. extern int radeon_connector_table;
  81. extern int radeon_tv;
  82. /*
  83. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  84. * symbol;
  85. */
  86. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  87. #define RADEON_IB_POOL_SIZE 16
  88. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  89. #define RADEONFB_CONN_LIMIT 4
  90. #define RADEON_BIOS_NUM_SCRATCH 8
  91. /*
  92. * Errata workarounds.
  93. */
  94. enum radeon_pll_errata {
  95. CHIP_ERRATA_R300_CG = 0x00000001,
  96. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  97. CHIP_ERRATA_PLL_DELAY = 0x00000004
  98. };
  99. struct radeon_device;
  100. /*
  101. * BIOS.
  102. */
  103. bool radeon_get_bios(struct radeon_device *rdev);
  104. /*
  105. * Dummy page
  106. */
  107. struct radeon_dummy_page {
  108. struct page *page;
  109. dma_addr_t addr;
  110. };
  111. int radeon_dummy_page_init(struct radeon_device *rdev);
  112. void radeon_dummy_page_fini(struct radeon_device *rdev);
  113. /*
  114. * Clocks
  115. */
  116. struct radeon_clock {
  117. struct radeon_pll p1pll;
  118. struct radeon_pll p2pll;
  119. struct radeon_pll spll;
  120. struct radeon_pll mpll;
  121. /* 10 Khz units */
  122. uint32_t default_mclk;
  123. uint32_t default_sclk;
  124. };
  125. /*
  126. * Power management
  127. */
  128. int radeon_pm_init(struct radeon_device *rdev);
  129. /*
  130. * Fences.
  131. */
  132. struct radeon_fence_driver {
  133. uint32_t scratch_reg;
  134. atomic_t seq;
  135. uint32_t last_seq;
  136. unsigned long count_timeout;
  137. wait_queue_head_t queue;
  138. rwlock_t lock;
  139. struct list_head created;
  140. struct list_head emited;
  141. struct list_head signaled;
  142. };
  143. struct radeon_fence {
  144. struct radeon_device *rdev;
  145. struct kref kref;
  146. struct list_head list;
  147. /* protected by radeon_fence.lock */
  148. uint32_t seq;
  149. unsigned long timeout;
  150. bool emited;
  151. bool signaled;
  152. };
  153. int radeon_fence_driver_init(struct radeon_device *rdev);
  154. void radeon_fence_driver_fini(struct radeon_device *rdev);
  155. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  156. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  157. void radeon_fence_process(struct radeon_device *rdev);
  158. bool radeon_fence_signaled(struct radeon_fence *fence);
  159. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  160. int radeon_fence_wait_next(struct radeon_device *rdev);
  161. int radeon_fence_wait_last(struct radeon_device *rdev);
  162. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  163. void radeon_fence_unref(struct radeon_fence **fence);
  164. /*
  165. * Tiling registers
  166. */
  167. struct radeon_surface_reg {
  168. struct radeon_object *robj;
  169. };
  170. #define RADEON_GEM_MAX_SURFACES 8
  171. /*
  172. * Radeon buffer.
  173. */
  174. struct radeon_object;
  175. struct radeon_object_list {
  176. struct list_head list;
  177. struct radeon_object *robj;
  178. uint64_t gpu_offset;
  179. unsigned rdomain;
  180. unsigned wdomain;
  181. uint32_t tiling_flags;
  182. };
  183. int radeon_object_init(struct radeon_device *rdev);
  184. void radeon_object_fini(struct radeon_device *rdev);
  185. int radeon_object_create(struct radeon_device *rdev,
  186. struct drm_gem_object *gobj,
  187. unsigned long size,
  188. bool kernel,
  189. uint32_t domain,
  190. bool interruptible,
  191. struct radeon_object **robj_ptr);
  192. int radeon_object_kmap(struct radeon_object *robj, void **ptr);
  193. void radeon_object_kunmap(struct radeon_object *robj);
  194. void radeon_object_unref(struct radeon_object **robj);
  195. int radeon_object_pin(struct radeon_object *robj, uint32_t domain,
  196. uint64_t *gpu_addr);
  197. void radeon_object_unpin(struct radeon_object *robj);
  198. int radeon_object_wait(struct radeon_object *robj);
  199. int radeon_object_busy_domain(struct radeon_object *robj, uint32_t *cur_placement);
  200. int radeon_object_evict_vram(struct radeon_device *rdev);
  201. int radeon_object_mmap(struct radeon_object *robj, uint64_t *offset);
  202. void radeon_object_force_delete(struct radeon_device *rdev);
  203. void radeon_object_list_add_object(struct radeon_object_list *lobj,
  204. struct list_head *head);
  205. int radeon_object_list_validate(struct list_head *head, void *fence);
  206. void radeon_object_list_unvalidate(struct list_head *head);
  207. void radeon_object_list_clean(struct list_head *head);
  208. int radeon_object_fbdev_mmap(struct radeon_object *robj,
  209. struct vm_area_struct *vma);
  210. unsigned long radeon_object_size(struct radeon_object *robj);
  211. void radeon_object_clear_surface_reg(struct radeon_object *robj);
  212. int radeon_object_check_tiling(struct radeon_object *robj, bool has_moved,
  213. bool force_drop);
  214. void radeon_object_set_tiling_flags(struct radeon_object *robj,
  215. uint32_t tiling_flags, uint32_t pitch);
  216. void radeon_object_get_tiling_flags(struct radeon_object *robj, uint32_t *tiling_flags, uint32_t *pitch);
  217. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  218. struct ttm_mem_reg *mem);
  219. void radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
  220. /*
  221. * GEM objects.
  222. */
  223. struct radeon_gem {
  224. struct list_head objects;
  225. };
  226. int radeon_gem_init(struct radeon_device *rdev);
  227. void radeon_gem_fini(struct radeon_device *rdev);
  228. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  229. int alignment, int initial_domain,
  230. bool discardable, bool kernel,
  231. bool interruptible,
  232. struct drm_gem_object **obj);
  233. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  234. uint64_t *gpu_addr);
  235. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  236. /*
  237. * GART structures, functions & helpers
  238. */
  239. struct radeon_mc;
  240. struct radeon_gart_table_ram {
  241. volatile uint32_t *ptr;
  242. };
  243. struct radeon_gart_table_vram {
  244. struct radeon_object *robj;
  245. volatile uint32_t *ptr;
  246. };
  247. union radeon_gart_table {
  248. struct radeon_gart_table_ram ram;
  249. struct radeon_gart_table_vram vram;
  250. };
  251. #define RADEON_GPU_PAGE_SIZE 4096
  252. struct radeon_gart {
  253. dma_addr_t table_addr;
  254. unsigned num_gpu_pages;
  255. unsigned num_cpu_pages;
  256. unsigned table_size;
  257. union radeon_gart_table table;
  258. struct page **pages;
  259. dma_addr_t *pages_addr;
  260. bool ready;
  261. };
  262. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  263. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  264. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  265. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  266. int radeon_gart_init(struct radeon_device *rdev);
  267. void radeon_gart_fini(struct radeon_device *rdev);
  268. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  269. int pages);
  270. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  271. int pages, struct page **pagelist);
  272. /*
  273. * GPU MC structures, functions & helpers
  274. */
  275. struct radeon_mc {
  276. resource_size_t aper_size;
  277. resource_size_t aper_base;
  278. resource_size_t agp_base;
  279. /* for some chips with <= 32MB we need to lie
  280. * about vram size near mc fb location */
  281. u64 mc_vram_size;
  282. u64 gtt_location;
  283. u64 gtt_size;
  284. u64 gtt_start;
  285. u64 gtt_end;
  286. u64 vram_location;
  287. u64 vram_start;
  288. u64 vram_end;
  289. unsigned vram_width;
  290. u64 real_vram_size;
  291. int vram_mtrr;
  292. bool vram_is_ddr;
  293. };
  294. int radeon_mc_setup(struct radeon_device *rdev);
  295. /*
  296. * GPU scratch registers structures, functions & helpers
  297. */
  298. struct radeon_scratch {
  299. unsigned num_reg;
  300. bool free[32];
  301. uint32_t reg[32];
  302. };
  303. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  304. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  305. /*
  306. * IRQS.
  307. */
  308. struct radeon_irq {
  309. bool installed;
  310. bool sw_int;
  311. /* FIXME: use a define max crtc rather than hardcode it */
  312. bool crtc_vblank_int[2];
  313. };
  314. int radeon_irq_kms_init(struct radeon_device *rdev);
  315. void radeon_irq_kms_fini(struct radeon_device *rdev);
  316. /*
  317. * CP & ring.
  318. */
  319. struct radeon_ib {
  320. struct list_head list;
  321. unsigned long idx;
  322. uint64_t gpu_addr;
  323. struct radeon_fence *fence;
  324. uint32_t *ptr;
  325. uint32_t length_dw;
  326. };
  327. /*
  328. * locking -
  329. * mutex protects scheduled_ibs, ready, alloc_bm
  330. */
  331. struct radeon_ib_pool {
  332. struct mutex mutex;
  333. struct radeon_object *robj;
  334. struct list_head scheduled_ibs;
  335. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  336. bool ready;
  337. DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
  338. };
  339. struct radeon_cp {
  340. struct radeon_object *ring_obj;
  341. volatile uint32_t *ring;
  342. unsigned rptr;
  343. unsigned wptr;
  344. unsigned wptr_old;
  345. unsigned ring_size;
  346. unsigned ring_free_dw;
  347. int count_dw;
  348. uint64_t gpu_addr;
  349. uint32_t align_mask;
  350. uint32_t ptr_mask;
  351. struct mutex mutex;
  352. bool ready;
  353. };
  354. /*
  355. * R6xx+ IH ring
  356. */
  357. struct r600_ih {
  358. struct radeon_object *ring_obj;
  359. volatile uint32_t *ring;
  360. unsigned rptr;
  361. unsigned wptr;
  362. unsigned wptr_old;
  363. unsigned ring_size;
  364. uint64_t gpu_addr;
  365. uint32_t align_mask;
  366. uint32_t ptr_mask;
  367. spinlock_t lock;
  368. bool enabled;
  369. };
  370. struct r600_blit {
  371. struct radeon_object *shader_obj;
  372. u64 shader_gpu_addr;
  373. u32 vs_offset, ps_offset;
  374. u32 state_offset;
  375. u32 state_len;
  376. u32 vb_used, vb_total;
  377. struct radeon_ib *vb_ib;
  378. };
  379. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  380. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  381. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  382. int radeon_ib_pool_init(struct radeon_device *rdev);
  383. void radeon_ib_pool_fini(struct radeon_device *rdev);
  384. int radeon_ib_test(struct radeon_device *rdev);
  385. /* Ring access between begin & end cannot sleep */
  386. void radeon_ring_free_size(struct radeon_device *rdev);
  387. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  388. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  389. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  390. int radeon_ring_test(struct radeon_device *rdev);
  391. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  392. void radeon_ring_fini(struct radeon_device *rdev);
  393. /*
  394. * CS.
  395. */
  396. struct radeon_cs_reloc {
  397. struct drm_gem_object *gobj;
  398. struct radeon_object *robj;
  399. struct radeon_object_list lobj;
  400. uint32_t handle;
  401. uint32_t flags;
  402. };
  403. struct radeon_cs_chunk {
  404. uint32_t chunk_id;
  405. uint32_t length_dw;
  406. int kpage_idx[2];
  407. uint32_t *kpage[2];
  408. uint32_t *kdata;
  409. void __user *user_ptr;
  410. int last_copied_page;
  411. int last_page_index;
  412. };
  413. struct radeon_cs_parser {
  414. struct radeon_device *rdev;
  415. struct drm_file *filp;
  416. /* chunks */
  417. unsigned nchunks;
  418. struct radeon_cs_chunk *chunks;
  419. uint64_t *chunks_array;
  420. /* IB */
  421. unsigned idx;
  422. /* relocations */
  423. unsigned nrelocs;
  424. struct radeon_cs_reloc *relocs;
  425. struct radeon_cs_reloc **relocs_ptr;
  426. struct list_head validated;
  427. /* indices of various chunks */
  428. int chunk_ib_idx;
  429. int chunk_relocs_idx;
  430. struct radeon_ib *ib;
  431. void *track;
  432. unsigned family;
  433. int parser_error;
  434. };
  435. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  436. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  437. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  438. {
  439. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  440. u32 pg_idx, pg_offset;
  441. u32 idx_value = 0;
  442. int new_page;
  443. pg_idx = (idx * 4) / PAGE_SIZE;
  444. pg_offset = (idx * 4) % PAGE_SIZE;
  445. if (ibc->kpage_idx[0] == pg_idx)
  446. return ibc->kpage[0][pg_offset/4];
  447. if (ibc->kpage_idx[1] == pg_idx)
  448. return ibc->kpage[1][pg_offset/4];
  449. new_page = radeon_cs_update_pages(p, pg_idx);
  450. if (new_page < 0) {
  451. p->parser_error = new_page;
  452. return 0;
  453. }
  454. idx_value = ibc->kpage[new_page][pg_offset/4];
  455. return idx_value;
  456. }
  457. struct radeon_cs_packet {
  458. unsigned idx;
  459. unsigned type;
  460. unsigned reg;
  461. unsigned opcode;
  462. int count;
  463. unsigned one_reg_wr;
  464. };
  465. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  466. struct radeon_cs_packet *pkt,
  467. unsigned idx, unsigned reg);
  468. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  469. struct radeon_cs_packet *pkt);
  470. /*
  471. * AGP
  472. */
  473. int radeon_agp_init(struct radeon_device *rdev);
  474. void radeon_agp_resume(struct radeon_device *rdev);
  475. void radeon_agp_fini(struct radeon_device *rdev);
  476. /*
  477. * Writeback
  478. */
  479. struct radeon_wb {
  480. struct radeon_object *wb_obj;
  481. volatile uint32_t *wb;
  482. uint64_t gpu_addr;
  483. };
  484. /**
  485. * struct radeon_pm - power management datas
  486. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  487. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  488. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  489. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  490. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  491. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  492. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  493. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  494. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  495. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  496. * @needed_bandwidth: current bandwidth needs
  497. *
  498. * It keeps track of various data needed to take powermanagement decision.
  499. * Bandwith need is used to determine minimun clock of the GPU and memory.
  500. * Equation between gpu/memory clock and available bandwidth is hw dependent
  501. * (type of memory, bus size, efficiency, ...)
  502. */
  503. struct radeon_pm {
  504. fixed20_12 max_bandwidth;
  505. fixed20_12 igp_sideport_mclk;
  506. fixed20_12 igp_system_mclk;
  507. fixed20_12 igp_ht_link_clk;
  508. fixed20_12 igp_ht_link_width;
  509. fixed20_12 k8_bandwidth;
  510. fixed20_12 sideport_bandwidth;
  511. fixed20_12 ht_bandwidth;
  512. fixed20_12 core_bandwidth;
  513. fixed20_12 sclk;
  514. fixed20_12 needed_bandwidth;
  515. };
  516. /*
  517. * Benchmarking
  518. */
  519. void radeon_benchmark(struct radeon_device *rdev);
  520. /*
  521. * Testing
  522. */
  523. void radeon_test_moves(struct radeon_device *rdev);
  524. /*
  525. * Debugfs
  526. */
  527. int radeon_debugfs_add_files(struct radeon_device *rdev,
  528. struct drm_info_list *files,
  529. unsigned nfiles);
  530. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  531. int r100_debugfs_rbbm_init(struct radeon_device *rdev);
  532. int r100_debugfs_cp_init(struct radeon_device *rdev);
  533. /*
  534. * ASIC specific functions.
  535. */
  536. struct radeon_asic {
  537. int (*init)(struct radeon_device *rdev);
  538. void (*fini)(struct radeon_device *rdev);
  539. int (*resume)(struct radeon_device *rdev);
  540. int (*suspend)(struct radeon_device *rdev);
  541. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  542. int (*gpu_reset)(struct radeon_device *rdev);
  543. void (*gart_tlb_flush)(struct radeon_device *rdev);
  544. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  545. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  546. void (*cp_fini)(struct radeon_device *rdev);
  547. void (*cp_disable)(struct radeon_device *rdev);
  548. void (*cp_commit)(struct radeon_device *rdev);
  549. void (*ring_start)(struct radeon_device *rdev);
  550. int (*ring_test)(struct radeon_device *rdev);
  551. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  552. int (*irq_set)(struct radeon_device *rdev);
  553. int (*irq_process)(struct radeon_device *rdev);
  554. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  555. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  556. int (*cs_parse)(struct radeon_cs_parser *p);
  557. int (*copy_blit)(struct radeon_device *rdev,
  558. uint64_t src_offset,
  559. uint64_t dst_offset,
  560. unsigned num_pages,
  561. struct radeon_fence *fence);
  562. int (*copy_dma)(struct radeon_device *rdev,
  563. uint64_t src_offset,
  564. uint64_t dst_offset,
  565. unsigned num_pages,
  566. struct radeon_fence *fence);
  567. int (*copy)(struct radeon_device *rdev,
  568. uint64_t src_offset,
  569. uint64_t dst_offset,
  570. unsigned num_pages,
  571. struct radeon_fence *fence);
  572. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  573. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  574. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  575. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  576. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  577. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  578. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  579. uint32_t tiling_flags, uint32_t pitch,
  580. uint32_t offset, uint32_t obj_size);
  581. int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  582. void (*bandwidth_update)(struct radeon_device *rdev);
  583. void (*hdp_flush)(struct radeon_device *rdev);
  584. };
  585. /*
  586. * Asic structures
  587. */
  588. struct r100_asic {
  589. const unsigned *reg_safe_bm;
  590. unsigned reg_safe_bm_size;
  591. };
  592. struct r300_asic {
  593. const unsigned *reg_safe_bm;
  594. unsigned reg_safe_bm_size;
  595. };
  596. struct r600_asic {
  597. unsigned max_pipes;
  598. unsigned max_tile_pipes;
  599. unsigned max_simds;
  600. unsigned max_backends;
  601. unsigned max_gprs;
  602. unsigned max_threads;
  603. unsigned max_stack_entries;
  604. unsigned max_hw_contexts;
  605. unsigned max_gs_threads;
  606. unsigned sx_max_export_size;
  607. unsigned sx_max_export_pos_size;
  608. unsigned sx_max_export_smx_size;
  609. unsigned sq_num_cf_insts;
  610. };
  611. struct rv770_asic {
  612. unsigned max_pipes;
  613. unsigned max_tile_pipes;
  614. unsigned max_simds;
  615. unsigned max_backends;
  616. unsigned max_gprs;
  617. unsigned max_threads;
  618. unsigned max_stack_entries;
  619. unsigned max_hw_contexts;
  620. unsigned max_gs_threads;
  621. unsigned sx_max_export_size;
  622. unsigned sx_max_export_pos_size;
  623. unsigned sx_max_export_smx_size;
  624. unsigned sq_num_cf_insts;
  625. unsigned sx_num_of_sets;
  626. unsigned sc_prim_fifo_size;
  627. unsigned sc_hiz_tile_fifo_size;
  628. unsigned sc_earlyz_tile_fifo_fize;
  629. };
  630. union radeon_asic_config {
  631. struct r300_asic r300;
  632. struct r100_asic r100;
  633. struct r600_asic r600;
  634. struct rv770_asic rv770;
  635. };
  636. /*
  637. * IOCTL.
  638. */
  639. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  640. struct drm_file *filp);
  641. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  642. struct drm_file *filp);
  643. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  644. struct drm_file *file_priv);
  645. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  646. struct drm_file *file_priv);
  647. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  648. struct drm_file *file_priv);
  649. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  650. struct drm_file *file_priv);
  651. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  652. struct drm_file *filp);
  653. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  654. struct drm_file *filp);
  655. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  656. struct drm_file *filp);
  657. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  658. struct drm_file *filp);
  659. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  660. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  661. struct drm_file *filp);
  662. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  663. struct drm_file *filp);
  664. /*
  665. * Core structure, functions and helpers.
  666. */
  667. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  668. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  669. struct radeon_device {
  670. struct device *dev;
  671. struct drm_device *ddev;
  672. struct pci_dev *pdev;
  673. /* ASIC */
  674. union radeon_asic_config config;
  675. enum radeon_family family;
  676. unsigned long flags;
  677. int usec_timeout;
  678. enum radeon_pll_errata pll_errata;
  679. int num_gb_pipes;
  680. int num_z_pipes;
  681. int disp_priority;
  682. /* BIOS */
  683. uint8_t *bios;
  684. bool is_atom_bios;
  685. uint16_t bios_header_start;
  686. struct radeon_object *stollen_vga_memory;
  687. struct fb_info *fbdev_info;
  688. struct radeon_object *fbdev_robj;
  689. struct radeon_framebuffer *fbdev_rfb;
  690. /* Register mmio */
  691. resource_size_t rmmio_base;
  692. resource_size_t rmmio_size;
  693. void *rmmio;
  694. radeon_rreg_t mc_rreg;
  695. radeon_wreg_t mc_wreg;
  696. radeon_rreg_t pll_rreg;
  697. radeon_wreg_t pll_wreg;
  698. uint32_t pcie_reg_mask;
  699. radeon_rreg_t pciep_rreg;
  700. radeon_wreg_t pciep_wreg;
  701. struct radeon_clock clock;
  702. struct radeon_mc mc;
  703. struct radeon_gart gart;
  704. struct radeon_mode_info mode_info;
  705. struct radeon_scratch scratch;
  706. struct radeon_mman mman;
  707. struct radeon_fence_driver fence_drv;
  708. struct radeon_cp cp;
  709. struct radeon_ib_pool ib_pool;
  710. struct radeon_irq irq;
  711. struct radeon_asic *asic;
  712. struct radeon_gem gem;
  713. struct radeon_pm pm;
  714. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  715. struct mutex cs_mutex;
  716. struct radeon_wb wb;
  717. struct radeon_dummy_page dummy_page;
  718. bool gpu_lockup;
  719. bool shutdown;
  720. bool suspend;
  721. bool need_dma32;
  722. bool accel_working;
  723. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  724. const struct firmware *me_fw; /* all family ME firmware */
  725. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  726. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  727. struct r600_blit r600_blit;
  728. int msi_enabled; /* msi enabled */
  729. struct r600_ih ih; /* r6/700 interrupt ring */
  730. };
  731. int radeon_device_init(struct radeon_device *rdev,
  732. struct drm_device *ddev,
  733. struct pci_dev *pdev,
  734. uint32_t flags);
  735. void radeon_device_fini(struct radeon_device *rdev);
  736. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  737. /* r600 blit */
  738. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  739. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  740. void r600_kms_blit_copy(struct radeon_device *rdev,
  741. u64 src_gpu_addr, u64 dst_gpu_addr,
  742. int size_bytes);
  743. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  744. {
  745. if (reg < 0x10000)
  746. return readl(((void __iomem *)rdev->rmmio) + reg);
  747. else {
  748. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  749. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  750. }
  751. }
  752. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  753. {
  754. if (reg < 0x10000)
  755. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  756. else {
  757. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  758. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  759. }
  760. }
  761. /*
  762. * Registers read & write functions.
  763. */
  764. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  765. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  766. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  767. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  768. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  769. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  770. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  771. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  772. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  773. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  774. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  775. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  776. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  777. #define WREG32_P(reg, val, mask) \
  778. do { \
  779. uint32_t tmp_ = RREG32(reg); \
  780. tmp_ &= (mask); \
  781. tmp_ |= ((val) & ~(mask)); \
  782. WREG32(reg, tmp_); \
  783. } while (0)
  784. #define WREG32_PLL_P(reg, val, mask) \
  785. do { \
  786. uint32_t tmp_ = RREG32_PLL(reg); \
  787. tmp_ &= (mask); \
  788. tmp_ |= ((val) & ~(mask)); \
  789. WREG32_PLL(reg, tmp_); \
  790. } while (0)
  791. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  792. /*
  793. * Indirect registers accessor
  794. */
  795. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  796. {
  797. uint32_t r;
  798. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  799. r = RREG32(RADEON_PCIE_DATA);
  800. return r;
  801. }
  802. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  803. {
  804. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  805. WREG32(RADEON_PCIE_DATA, (v));
  806. }
  807. void r100_pll_errata_after_index(struct radeon_device *rdev);
  808. /*
  809. * ASICs helpers.
  810. */
  811. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  812. (rdev->pdev->device == 0x5969))
  813. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  814. (rdev->family == CHIP_RV200) || \
  815. (rdev->family == CHIP_RS100) || \
  816. (rdev->family == CHIP_RS200) || \
  817. (rdev->family == CHIP_RV250) || \
  818. (rdev->family == CHIP_RV280) || \
  819. (rdev->family == CHIP_RS300))
  820. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  821. (rdev->family == CHIP_RV350) || \
  822. (rdev->family == CHIP_R350) || \
  823. (rdev->family == CHIP_RV380) || \
  824. (rdev->family == CHIP_R420) || \
  825. (rdev->family == CHIP_R423) || \
  826. (rdev->family == CHIP_RV410) || \
  827. (rdev->family == CHIP_RS400) || \
  828. (rdev->family == CHIP_RS480))
  829. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  830. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  831. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  832. /*
  833. * BIOS helpers.
  834. */
  835. #define RBIOS8(i) (rdev->bios[i])
  836. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  837. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  838. int radeon_combios_init(struct radeon_device *rdev);
  839. void radeon_combios_fini(struct radeon_device *rdev);
  840. int radeon_atombios_init(struct radeon_device *rdev);
  841. void radeon_atombios_fini(struct radeon_device *rdev);
  842. /*
  843. * RING helpers.
  844. */
  845. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  846. {
  847. #if DRM_DEBUG_CODE
  848. if (rdev->cp.count_dw <= 0) {
  849. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  850. }
  851. #endif
  852. rdev->cp.ring[rdev->cp.wptr++] = v;
  853. rdev->cp.wptr &= rdev->cp.ptr_mask;
  854. rdev->cp.count_dw--;
  855. rdev->cp.ring_free_dw--;
  856. }
  857. /*
  858. * ASICs macro.
  859. */
  860. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  861. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  862. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  863. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  864. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  865. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  866. #define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
  867. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  868. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  869. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  870. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  871. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  872. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  873. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  874. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  875. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  876. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  877. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  878. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  879. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  880. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  881. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  882. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  883. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  884. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  885. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  886. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  887. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  888. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  889. #define radeon_hdp_flush(rdev) (rdev)->asic->hdp_flush((rdev))
  890. /* Common functions */
  891. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  892. extern int radeon_modeset_init(struct radeon_device *rdev);
  893. extern void radeon_modeset_fini(struct radeon_device *rdev);
  894. extern bool radeon_card_posted(struct radeon_device *rdev);
  895. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  896. extern int radeon_clocks_init(struct radeon_device *rdev);
  897. extern void radeon_clocks_fini(struct radeon_device *rdev);
  898. extern void radeon_scratch_init(struct radeon_device *rdev);
  899. extern void radeon_surface_init(struct radeon_device *rdev);
  900. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  901. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  902. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  903. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  904. struct r100_mc_save {
  905. u32 GENMO_WT;
  906. u32 CRTC_EXT_CNTL;
  907. u32 CRTC_GEN_CNTL;
  908. u32 CRTC2_GEN_CNTL;
  909. u32 CUR_OFFSET;
  910. u32 CUR2_OFFSET;
  911. };
  912. extern void r100_cp_disable(struct radeon_device *rdev);
  913. extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  914. extern void r100_cp_fini(struct radeon_device *rdev);
  915. extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  916. extern int r100_pci_gart_init(struct radeon_device *rdev);
  917. extern void r100_pci_gart_fini(struct radeon_device *rdev);
  918. extern int r100_pci_gart_enable(struct radeon_device *rdev);
  919. extern void r100_pci_gart_disable(struct radeon_device *rdev);
  920. extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  921. extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  922. extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
  923. extern void r100_ib_fini(struct radeon_device *rdev);
  924. extern int r100_ib_init(struct radeon_device *rdev);
  925. extern void r100_irq_disable(struct radeon_device *rdev);
  926. extern int r100_irq_set(struct radeon_device *rdev);
  927. extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
  928. extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
  929. extern void r100_vram_init_sizes(struct radeon_device *rdev);
  930. extern void r100_wb_disable(struct radeon_device *rdev);
  931. extern void r100_wb_fini(struct radeon_device *rdev);
  932. extern int r100_wb_init(struct radeon_device *rdev);
  933. extern void r100_hdp_reset(struct radeon_device *rdev);
  934. extern int r100_rb2d_reset(struct radeon_device *rdev);
  935. extern int r100_cp_reset(struct radeon_device *rdev);
  936. extern void r100_vga_render_disable(struct radeon_device *rdev);
  937. extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  938. struct radeon_cs_packet *pkt,
  939. struct radeon_object *robj);
  940. extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  941. struct radeon_cs_packet *pkt,
  942. const unsigned *auth, unsigned n,
  943. radeon_packet0_check_t check);
  944. extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
  945. struct radeon_cs_packet *pkt,
  946. unsigned idx);
  947. extern void r100_enable_bm(struct radeon_device *rdev);
  948. /* rv200,rv250,rv280 */
  949. extern void r200_set_safe_registers(struct radeon_device *rdev);
  950. /* r300,r350,rv350,rv370,rv380 */
  951. extern void r300_set_reg_safe(struct radeon_device *rdev);
  952. extern void r300_mc_program(struct radeon_device *rdev);
  953. extern void r300_vram_info(struct radeon_device *rdev);
  954. extern void r300_clock_startup(struct radeon_device *rdev);
  955. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  956. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  957. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  958. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  959. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  960. /* r420,r423,rv410 */
  961. extern int r420_mc_init(struct radeon_device *rdev);
  962. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  963. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  964. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  965. extern void r420_pipes_init(struct radeon_device *rdev);
  966. /* rv515 */
  967. struct rv515_mc_save {
  968. u32 d1vga_control;
  969. u32 d2vga_control;
  970. u32 vga_render_control;
  971. u32 vga_hdp_control;
  972. u32 d1crtc_control;
  973. u32 d2crtc_control;
  974. };
  975. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  976. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  977. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  978. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  979. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  980. extern void rv515_clock_startup(struct radeon_device *rdev);
  981. extern void rv515_debugfs(struct radeon_device *rdev);
  982. extern int rv515_suspend(struct radeon_device *rdev);
  983. /* rs400 */
  984. extern int rs400_gart_init(struct radeon_device *rdev);
  985. extern int rs400_gart_enable(struct radeon_device *rdev);
  986. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  987. extern void rs400_gart_disable(struct radeon_device *rdev);
  988. extern void rs400_gart_fini(struct radeon_device *rdev);
  989. /* rs600 */
  990. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  991. extern int rs600_irq_set(struct radeon_device *rdev);
  992. extern void rs600_irq_disable(struct radeon_device *rdev);
  993. /* rs690, rs740 */
  994. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  995. struct drm_display_mode *mode1,
  996. struct drm_display_mode *mode2);
  997. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  998. extern bool r600_card_posted(struct radeon_device *rdev);
  999. extern void r600_cp_stop(struct radeon_device *rdev);
  1000. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1001. extern int r600_cp_resume(struct radeon_device *rdev);
  1002. extern int r600_count_pipe_bits(uint32_t val);
  1003. extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
  1004. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1005. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1006. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1007. extern int r600_ib_test(struct radeon_device *rdev);
  1008. extern int r600_ring_test(struct radeon_device *rdev);
  1009. extern void r600_wb_fini(struct radeon_device *rdev);
  1010. extern int r600_wb_enable(struct radeon_device *rdev);
  1011. extern void r600_wb_disable(struct radeon_device *rdev);
  1012. extern void r600_scratch_init(struct radeon_device *rdev);
  1013. extern int r600_blit_init(struct radeon_device *rdev);
  1014. extern void r600_blit_fini(struct radeon_device *rdev);
  1015. extern int r600_init_microcode(struct radeon_device *rdev);
  1016. extern int r600_gpu_reset(struct radeon_device *rdev);
  1017. /* r600 irq */
  1018. extern int r600_irq_init(struct radeon_device *rdev);
  1019. extern void r600_irq_fini(struct radeon_device *rdev);
  1020. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1021. extern int r600_irq_set(struct radeon_device *rdev);
  1022. #endif