intel-gtt.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #endif
  37. /* Max amount of stolen space, anything above will be returned to Linux */
  38. int intel_max_stolen = 32 * 1024 * 1024;
  39. EXPORT_SYMBOL(intel_max_stolen);
  40. static const struct aper_size_info_fixed intel_i810_sizes[] =
  41. {
  42. {64, 16384, 4},
  43. /* The 32M mode still requires a 64k gatt */
  44. {32, 8192, 4}
  45. };
  46. #define AGP_DCACHE_MEMORY 1
  47. #define AGP_PHYS_MEMORY 2
  48. #define INTEL_AGP_CACHED_MEMORY 3
  49. static struct gatt_mask intel_i810_masks[] =
  50. {
  51. {.mask = I810_PTE_VALID, .type = 0},
  52. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  55. .type = INTEL_AGP_CACHED_MEMORY}
  56. };
  57. #define INTEL_AGP_UNCACHED_MEMORY 0
  58. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  62. static struct gatt_mask intel_gen6_masks[] =
  63. {
  64. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  65. .type = INTEL_AGP_UNCACHED_MEMORY },
  66. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  67. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  74. };
  75. static struct _intel_private {
  76. struct intel_gtt base;
  77. struct pci_dev *pcidev; /* device one */
  78. struct pci_dev *bridge_dev;
  79. u8 __iomem *registers;
  80. u32 __iomem *gtt; /* I915G */
  81. int num_dcache_entries;
  82. union {
  83. void __iomem *i9xx_flush_page;
  84. void *i8xx_flush_page;
  85. };
  86. struct page *i8xx_page;
  87. struct resource ifp_resource;
  88. int resource_valid;
  89. } intel_private;
  90. #ifdef USE_PCI_DMA_API
  91. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  92. {
  93. *ret = pci_map_page(intel_private.pcidev, page, 0,
  94. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  95. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  96. return -EINVAL;
  97. return 0;
  98. }
  99. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  100. {
  101. pci_unmap_page(intel_private.pcidev, dma,
  102. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  103. }
  104. static void intel_agp_free_sglist(struct agp_memory *mem)
  105. {
  106. struct sg_table st;
  107. st.sgl = mem->sg_list;
  108. st.orig_nents = st.nents = mem->page_count;
  109. sg_free_table(&st);
  110. mem->sg_list = NULL;
  111. mem->num_sg = 0;
  112. }
  113. static int intel_agp_map_memory(struct agp_memory *mem)
  114. {
  115. struct sg_table st;
  116. struct scatterlist *sg;
  117. int i;
  118. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  119. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  120. goto err;
  121. mem->sg_list = sg = st.sgl;
  122. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  123. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  124. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  125. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  126. if (unlikely(!mem->num_sg))
  127. goto err;
  128. return 0;
  129. err:
  130. sg_free_table(&st);
  131. return -ENOMEM;
  132. }
  133. static void intel_agp_unmap_memory(struct agp_memory *mem)
  134. {
  135. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  136. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  137. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  138. intel_agp_free_sglist(mem);
  139. }
  140. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  141. off_t pg_start, int mask_type)
  142. {
  143. struct scatterlist *sg;
  144. int i, j;
  145. j = pg_start;
  146. WARN_ON(!mem->num_sg);
  147. if (mem->num_sg == mem->page_count) {
  148. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  149. writel(agp_bridge->driver->mask_memory(agp_bridge,
  150. sg_dma_address(sg), mask_type),
  151. intel_private.gtt+j);
  152. j++;
  153. }
  154. } else {
  155. /* sg may merge pages, but we have to separate
  156. * per-page addr for GTT */
  157. unsigned int len, m;
  158. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  159. len = sg_dma_len(sg) / PAGE_SIZE;
  160. for (m = 0; m < len; m++) {
  161. writel(agp_bridge->driver->mask_memory(agp_bridge,
  162. sg_dma_address(sg) + m * PAGE_SIZE,
  163. mask_type),
  164. intel_private.gtt+j);
  165. j++;
  166. }
  167. }
  168. }
  169. readl(intel_private.gtt+j-1);
  170. }
  171. #else
  172. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  173. off_t pg_start, int mask_type)
  174. {
  175. int i, j;
  176. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  177. writel(agp_bridge->driver->mask_memory(agp_bridge,
  178. page_to_phys(mem->pages[i]), mask_type),
  179. intel_private.gtt+j);
  180. }
  181. readl(intel_private.gtt+j-1);
  182. }
  183. #endif
  184. static int intel_i810_fetch_size(void)
  185. {
  186. u32 smram_miscc;
  187. struct aper_size_info_fixed *values;
  188. pci_read_config_dword(intel_private.bridge_dev,
  189. I810_SMRAM_MISCC, &smram_miscc);
  190. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  191. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  192. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  193. return 0;
  194. }
  195. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  196. agp_bridge->current_size = (void *) (values + 1);
  197. agp_bridge->aperture_size_idx = 1;
  198. return values[1].size;
  199. } else {
  200. agp_bridge->current_size = (void *) (values);
  201. agp_bridge->aperture_size_idx = 0;
  202. return values[0].size;
  203. }
  204. return 0;
  205. }
  206. static int intel_i810_configure(void)
  207. {
  208. struct aper_size_info_fixed *current_size;
  209. u32 temp;
  210. int i;
  211. current_size = A_SIZE_FIX(agp_bridge->current_size);
  212. if (!intel_private.registers) {
  213. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  214. temp &= 0xfff80000;
  215. intel_private.registers = ioremap(temp, 128 * 4096);
  216. if (!intel_private.registers) {
  217. dev_err(&intel_private.pcidev->dev,
  218. "can't remap memory\n");
  219. return -ENOMEM;
  220. }
  221. }
  222. if ((readl(intel_private.registers+I810_DRAM_CTL)
  223. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  224. /* This will need to be dynamically assigned */
  225. dev_info(&intel_private.pcidev->dev,
  226. "detected 4MB dedicated video ram\n");
  227. intel_private.num_dcache_entries = 1024;
  228. }
  229. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  230. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  231. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  232. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  233. if (agp_bridge->driver->needs_scratch_page) {
  234. for (i = 0; i < current_size->num_entries; i++) {
  235. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  236. }
  237. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  238. }
  239. global_cache_flush();
  240. return 0;
  241. }
  242. static void intel_i810_cleanup(void)
  243. {
  244. writel(0, intel_private.registers+I810_PGETBL_CTL);
  245. readl(intel_private.registers); /* PCI Posting. */
  246. iounmap(intel_private.registers);
  247. }
  248. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  249. {
  250. return;
  251. }
  252. /* Exists to support ARGB cursors */
  253. static struct page *i8xx_alloc_pages(void)
  254. {
  255. struct page *page;
  256. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  257. if (page == NULL)
  258. return NULL;
  259. if (set_pages_uc(page, 4) < 0) {
  260. set_pages_wb(page, 4);
  261. __free_pages(page, 2);
  262. return NULL;
  263. }
  264. get_page(page);
  265. atomic_inc(&agp_bridge->current_memory_agp);
  266. return page;
  267. }
  268. static void i8xx_destroy_pages(struct page *page)
  269. {
  270. if (page == NULL)
  271. return;
  272. set_pages_wb(page, 4);
  273. put_page(page);
  274. __free_pages(page, 2);
  275. atomic_dec(&agp_bridge->current_memory_agp);
  276. }
  277. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  278. int type)
  279. {
  280. if (type < AGP_USER_TYPES)
  281. return type;
  282. else if (type == AGP_USER_CACHED_MEMORY)
  283. return INTEL_AGP_CACHED_MEMORY;
  284. else
  285. return 0;
  286. }
  287. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  288. int type)
  289. {
  290. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  291. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  292. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  293. return INTEL_AGP_UNCACHED_MEMORY;
  294. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  295. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  296. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  297. else /* set 'normal'/'cached' to LLC by default */
  298. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  299. INTEL_AGP_CACHED_MEMORY_LLC;
  300. }
  301. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  302. int type)
  303. {
  304. int i, j, num_entries;
  305. void *temp;
  306. int ret = -EINVAL;
  307. int mask_type;
  308. if (mem->page_count == 0)
  309. goto out;
  310. temp = agp_bridge->current_size;
  311. num_entries = A_SIZE_FIX(temp)->num_entries;
  312. if ((pg_start + mem->page_count) > num_entries)
  313. goto out_err;
  314. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  315. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  316. ret = -EBUSY;
  317. goto out_err;
  318. }
  319. }
  320. if (type != mem->type)
  321. goto out_err;
  322. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  323. switch (mask_type) {
  324. case AGP_DCACHE_MEMORY:
  325. if (!mem->is_flushed)
  326. global_cache_flush();
  327. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  328. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  329. intel_private.registers+I810_PTE_BASE+(i*4));
  330. }
  331. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  332. break;
  333. case AGP_PHYS_MEMORY:
  334. case AGP_NORMAL_MEMORY:
  335. if (!mem->is_flushed)
  336. global_cache_flush();
  337. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  338. writel(agp_bridge->driver->mask_memory(agp_bridge,
  339. page_to_phys(mem->pages[i]), mask_type),
  340. intel_private.registers+I810_PTE_BASE+(j*4));
  341. }
  342. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  343. break;
  344. default:
  345. goto out_err;
  346. }
  347. out:
  348. ret = 0;
  349. out_err:
  350. mem->is_flushed = true;
  351. return ret;
  352. }
  353. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  354. int type)
  355. {
  356. int i;
  357. if (mem->page_count == 0)
  358. return 0;
  359. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  360. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  361. }
  362. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  363. return 0;
  364. }
  365. /*
  366. * The i810/i830 requires a physical address to program its mouse
  367. * pointer into hardware.
  368. * However the Xserver still writes to it through the agp aperture.
  369. */
  370. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  371. {
  372. struct agp_memory *new;
  373. struct page *page;
  374. switch (pg_count) {
  375. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  376. break;
  377. case 4:
  378. /* kludge to get 4 physical pages for ARGB cursor */
  379. page = i8xx_alloc_pages();
  380. break;
  381. default:
  382. return NULL;
  383. }
  384. if (page == NULL)
  385. return NULL;
  386. new = agp_create_memory(pg_count);
  387. if (new == NULL)
  388. return NULL;
  389. new->pages[0] = page;
  390. if (pg_count == 4) {
  391. /* kludge to get 4 physical pages for ARGB cursor */
  392. new->pages[1] = new->pages[0] + 1;
  393. new->pages[2] = new->pages[1] + 1;
  394. new->pages[3] = new->pages[2] + 1;
  395. }
  396. new->page_count = pg_count;
  397. new->num_scratch_pages = pg_count;
  398. new->type = AGP_PHYS_MEMORY;
  399. new->physical = page_to_phys(new->pages[0]);
  400. return new;
  401. }
  402. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  403. {
  404. struct agp_memory *new;
  405. if (type == AGP_DCACHE_MEMORY) {
  406. if (pg_count != intel_private.num_dcache_entries)
  407. return NULL;
  408. new = agp_create_memory(1);
  409. if (new == NULL)
  410. return NULL;
  411. new->type = AGP_DCACHE_MEMORY;
  412. new->page_count = pg_count;
  413. new->num_scratch_pages = 0;
  414. agp_free_page_array(new);
  415. return new;
  416. }
  417. if (type == AGP_PHYS_MEMORY)
  418. return alloc_agpphysmem_i8xx(pg_count, type);
  419. return NULL;
  420. }
  421. static void intel_i810_free_by_type(struct agp_memory *curr)
  422. {
  423. agp_free_key(curr->key);
  424. if (curr->type == AGP_PHYS_MEMORY) {
  425. if (curr->page_count == 4)
  426. i8xx_destroy_pages(curr->pages[0]);
  427. else {
  428. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  429. AGP_PAGE_DESTROY_UNMAP);
  430. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  431. AGP_PAGE_DESTROY_FREE);
  432. }
  433. agp_free_page_array(curr);
  434. }
  435. kfree(curr);
  436. }
  437. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  438. dma_addr_t addr, int type)
  439. {
  440. /* Type checking must be done elsewhere */
  441. return addr | bridge->driver->masks[type].mask;
  442. }
  443. static struct aper_size_info_fixed intel_i830_sizes[] =
  444. {
  445. {128, 32768, 5},
  446. /* The 64M mode still requires a 128k gatt */
  447. {64, 16384, 5},
  448. {256, 65536, 6},
  449. {512, 131072, 7},
  450. };
  451. static unsigned int intel_gtt_stolen_entries(void)
  452. {
  453. u16 gmch_ctrl;
  454. u8 rdct;
  455. int local = 0;
  456. static const int ddt[4] = { 0, 16, 32, 64 };
  457. int size; /* reserved space (in kb) at the top of stolen memory */
  458. unsigned int overhead_entries, stolen_entries;
  459. unsigned int stolen_size = 0;
  460. pci_read_config_word(intel_private.bridge_dev,
  461. I830_GMCH_CTRL, &gmch_ctrl);
  462. if (IS_I965) {
  463. u32 pgetbl_ctl;
  464. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  465. /* The 965 has a field telling us the size of the GTT,
  466. * which may be larger than what is necessary to map the
  467. * aperture.
  468. */
  469. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  470. case I965_PGETBL_SIZE_128KB:
  471. size = 128;
  472. break;
  473. case I965_PGETBL_SIZE_256KB:
  474. size = 256;
  475. break;
  476. case I965_PGETBL_SIZE_512KB:
  477. size = 512;
  478. break;
  479. case I965_PGETBL_SIZE_1MB:
  480. size = 1024;
  481. break;
  482. case I965_PGETBL_SIZE_2MB:
  483. size = 2048;
  484. break;
  485. case I965_PGETBL_SIZE_1_5MB:
  486. size = 1024 + 512;
  487. break;
  488. default:
  489. dev_info(&intel_private.pcidev->dev,
  490. "unknown page table size, assuming 512KB\n");
  491. size = 512;
  492. }
  493. size += 4; /* add in BIOS popup space */
  494. } else if (IS_G33 && !IS_PINEVIEW) {
  495. /* G33's GTT size defined in gmch_ctrl */
  496. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  497. case G33_PGETBL_SIZE_1M:
  498. size = 1024;
  499. break;
  500. case G33_PGETBL_SIZE_2M:
  501. size = 2048;
  502. break;
  503. default:
  504. dev_info(&intel_private.bridge_dev->dev,
  505. "unknown page table size 0x%x, assuming 512KB\n",
  506. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  507. size = 512;
  508. }
  509. size += 4;
  510. } else if (IS_G4X || IS_PINEVIEW) {
  511. /* On 4 series hardware, GTT stolen is separate from graphics
  512. * stolen, ignore it in stolen gtt entries counting. However,
  513. * 4KB of the stolen memory doesn't get mapped to the GTT.
  514. */
  515. size = 4;
  516. } else {
  517. /* On previous hardware, the GTT size was just what was
  518. * required to map the aperture.
  519. */
  520. size = agp_bridge->driver->fetch_size() + 4;
  521. }
  522. overhead_entries = size/4;
  523. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  524. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  525. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  526. case I830_GMCH_GMS_STOLEN_512:
  527. stolen_size = KB(512);
  528. break;
  529. case I830_GMCH_GMS_STOLEN_1024:
  530. stolen_size = MB(1);
  531. break;
  532. case I830_GMCH_GMS_STOLEN_8192:
  533. stolen_size = MB(8);
  534. break;
  535. case I830_GMCH_GMS_LOCAL:
  536. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  537. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  538. MB(ddt[I830_RDRAM_DDT(rdct)]);
  539. local = 1;
  540. break;
  541. default:
  542. stolen_size = 0;
  543. break;
  544. }
  545. } else if (IS_SNB) {
  546. /*
  547. * SandyBridge has new memory control reg at 0x50.w
  548. */
  549. u16 snb_gmch_ctl;
  550. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  551. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  552. case SNB_GMCH_GMS_STOLEN_32M:
  553. stolen_size = MB(32);
  554. break;
  555. case SNB_GMCH_GMS_STOLEN_64M:
  556. stolen_size = MB(64);
  557. break;
  558. case SNB_GMCH_GMS_STOLEN_96M:
  559. stolen_size = MB(96);
  560. break;
  561. case SNB_GMCH_GMS_STOLEN_128M:
  562. stolen_size = MB(128);
  563. break;
  564. case SNB_GMCH_GMS_STOLEN_160M:
  565. stolen_size = MB(160);
  566. break;
  567. case SNB_GMCH_GMS_STOLEN_192M:
  568. stolen_size = MB(192);
  569. break;
  570. case SNB_GMCH_GMS_STOLEN_224M:
  571. stolen_size = MB(224);
  572. break;
  573. case SNB_GMCH_GMS_STOLEN_256M:
  574. stolen_size = MB(256);
  575. break;
  576. case SNB_GMCH_GMS_STOLEN_288M:
  577. stolen_size = MB(288);
  578. break;
  579. case SNB_GMCH_GMS_STOLEN_320M:
  580. stolen_size = MB(320);
  581. break;
  582. case SNB_GMCH_GMS_STOLEN_352M:
  583. stolen_size = MB(352);
  584. break;
  585. case SNB_GMCH_GMS_STOLEN_384M:
  586. stolen_size = MB(384);
  587. break;
  588. case SNB_GMCH_GMS_STOLEN_416M:
  589. stolen_size = MB(416);
  590. break;
  591. case SNB_GMCH_GMS_STOLEN_448M:
  592. stolen_size = MB(448);
  593. break;
  594. case SNB_GMCH_GMS_STOLEN_480M:
  595. stolen_size = MB(480);
  596. break;
  597. case SNB_GMCH_GMS_STOLEN_512M:
  598. stolen_size = MB(512);
  599. break;
  600. }
  601. } else {
  602. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  603. case I855_GMCH_GMS_STOLEN_1M:
  604. stolen_size = MB(1);
  605. break;
  606. case I855_GMCH_GMS_STOLEN_4M:
  607. stolen_size = MB(4);
  608. break;
  609. case I855_GMCH_GMS_STOLEN_8M:
  610. stolen_size = MB(8);
  611. break;
  612. case I855_GMCH_GMS_STOLEN_16M:
  613. stolen_size = MB(16);
  614. break;
  615. case I855_GMCH_GMS_STOLEN_32M:
  616. stolen_size = MB(32);
  617. break;
  618. case I915_GMCH_GMS_STOLEN_48M:
  619. /* Check it's really I915G */
  620. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  621. stolen_size = MB(48);
  622. else
  623. stolen_size = 0;
  624. break;
  625. case I915_GMCH_GMS_STOLEN_64M:
  626. /* Check it's really I915G */
  627. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  628. stolen_size = MB(64);
  629. else
  630. stolen_size = 0;
  631. break;
  632. case G33_GMCH_GMS_STOLEN_128M:
  633. if (IS_G33 || IS_I965 || IS_G4X)
  634. stolen_size = MB(128);
  635. else
  636. stolen_size = 0;
  637. break;
  638. case G33_GMCH_GMS_STOLEN_256M:
  639. if (IS_G33 || IS_I965 || IS_G4X)
  640. stolen_size = MB(256);
  641. else
  642. stolen_size = 0;
  643. break;
  644. case INTEL_GMCH_GMS_STOLEN_96M:
  645. if (IS_I965 || IS_G4X)
  646. stolen_size = MB(96);
  647. else
  648. stolen_size = 0;
  649. break;
  650. case INTEL_GMCH_GMS_STOLEN_160M:
  651. if (IS_I965 || IS_G4X)
  652. stolen_size = MB(160);
  653. else
  654. stolen_size = 0;
  655. break;
  656. case INTEL_GMCH_GMS_STOLEN_224M:
  657. if (IS_I965 || IS_G4X)
  658. stolen_size = MB(224);
  659. else
  660. stolen_size = 0;
  661. break;
  662. case INTEL_GMCH_GMS_STOLEN_352M:
  663. if (IS_I965 || IS_G4X)
  664. stolen_size = MB(352);
  665. else
  666. stolen_size = 0;
  667. break;
  668. default:
  669. stolen_size = 0;
  670. break;
  671. }
  672. }
  673. if (!local && stolen_size > intel_max_stolen) {
  674. dev_info(&intel_private.bridge_dev->dev,
  675. "detected %dK stolen memory, trimming to %dK\n",
  676. stolen_size / KB(1), intel_max_stolen / KB(1));
  677. stolen_size = intel_max_stolen;
  678. } else if (stolen_size > 0) {
  679. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  680. stolen_size / KB(1), local ? "local" : "stolen");
  681. } else {
  682. dev_info(&intel_private.bridge_dev->dev,
  683. "no pre-allocated video memory detected\n");
  684. stolen_size = 0;
  685. }
  686. stolen_entries = stolen_size/KB(4) - overhead_entries;
  687. return stolen_entries;
  688. }
  689. static unsigned int intel_gtt_mappable_entries(void)
  690. {
  691. unsigned int aperture_size;
  692. u16 gmch_ctrl;
  693. aperture_size = 1024 * 1024;
  694. pci_read_config_word(intel_private.bridge_dev,
  695. I830_GMCH_CTRL, &gmch_ctrl);
  696. switch (intel_private.pcidev->device) {
  697. case PCI_DEVICE_ID_INTEL_82830_CGC:
  698. case PCI_DEVICE_ID_INTEL_82845G_IG:
  699. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  700. case PCI_DEVICE_ID_INTEL_82865_IG:
  701. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  702. aperture_size *= 64;
  703. else
  704. aperture_size *= 128;
  705. break;
  706. default:
  707. /* 9xx supports large sizes, just look at the length */
  708. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  709. break;
  710. }
  711. return aperture_size >> PAGE_SHIFT;
  712. }
  713. static int intel_gtt_init(void)
  714. {
  715. /* we have to call this as early as possible after the MMIO base address is known */
  716. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  717. if (intel_private.base.gtt_stolen_entries == 0) {
  718. iounmap(intel_private.registers);
  719. return -ENOMEM;
  720. }
  721. return 0;
  722. }
  723. static int intel_fake_agp_fetch_size(void)
  724. {
  725. unsigned int aper_size;
  726. int i;
  727. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  728. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  729. / MB(1);
  730. for (i = 0; i < num_sizes; i++) {
  731. if (aper_size == intel_i830_sizes[i].size) {
  732. agp_bridge->current_size = intel_i830_sizes + i;
  733. return aper_size;
  734. }
  735. }
  736. return 0;
  737. }
  738. static void intel_i830_fini_flush(void)
  739. {
  740. kunmap(intel_private.i8xx_page);
  741. intel_private.i8xx_flush_page = NULL;
  742. unmap_page_from_agp(intel_private.i8xx_page);
  743. __free_page(intel_private.i8xx_page);
  744. intel_private.i8xx_page = NULL;
  745. }
  746. static void intel_i830_setup_flush(void)
  747. {
  748. /* return if we've already set the flush mechanism up */
  749. if (intel_private.i8xx_page)
  750. return;
  751. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  752. if (!intel_private.i8xx_page)
  753. return;
  754. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  755. if (!intel_private.i8xx_flush_page)
  756. intel_i830_fini_flush();
  757. }
  758. /* The chipset_flush interface needs to get data that has already been
  759. * flushed out of the CPU all the way out to main memory, because the GPU
  760. * doesn't snoop those buffers.
  761. *
  762. * The 8xx series doesn't have the same lovely interface for flushing the
  763. * chipset write buffers that the later chips do. According to the 865
  764. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  765. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  766. * that it'll push whatever was in there out. It appears to work.
  767. */
  768. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  769. {
  770. unsigned int *pg = intel_private.i8xx_flush_page;
  771. memset(pg, 0, 1024);
  772. if (cpu_has_clflush)
  773. clflush_cache_range(pg, 1024);
  774. else if (wbinvd_on_all_cpus() != 0)
  775. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  776. }
  777. /* The intel i830 automatically initializes the agp aperture during POST.
  778. * Use the memory already set aside for in the GTT.
  779. */
  780. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  781. {
  782. int page_order, ret;
  783. struct aper_size_info_fixed *size;
  784. int num_entries;
  785. u32 temp;
  786. size = agp_bridge->current_size;
  787. page_order = size->page_order;
  788. num_entries = size->num_entries;
  789. agp_bridge->gatt_table_real = NULL;
  790. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  791. temp &= 0xfff80000;
  792. intel_private.registers = ioremap(temp, 128 * 4096);
  793. if (!intel_private.registers)
  794. return -ENOMEM;
  795. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  796. global_cache_flush(); /* FIXME: ?? */
  797. ret = intel_gtt_init();
  798. if (ret != 0)
  799. return ret;
  800. agp_bridge->gatt_table = NULL;
  801. agp_bridge->gatt_bus_addr = temp;
  802. return 0;
  803. }
  804. /* Return the gatt table to a sane state. Use the top of stolen
  805. * memory for the GTT.
  806. */
  807. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  808. {
  809. return 0;
  810. }
  811. static int intel_i830_configure(void)
  812. {
  813. struct aper_size_info_fixed *current_size;
  814. u32 temp;
  815. u16 gmch_ctrl;
  816. int i;
  817. current_size = A_SIZE_FIX(agp_bridge->current_size);
  818. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  819. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  820. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  821. gmch_ctrl |= I830_GMCH_ENABLED;
  822. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  823. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  824. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  825. if (agp_bridge->driver->needs_scratch_page) {
  826. for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
  827. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  828. }
  829. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  830. }
  831. global_cache_flush();
  832. intel_i830_setup_flush();
  833. return 0;
  834. }
  835. static void intel_i830_cleanup(void)
  836. {
  837. iounmap(intel_private.registers);
  838. }
  839. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  840. int type)
  841. {
  842. int i, j, num_entries;
  843. void *temp;
  844. int ret = -EINVAL;
  845. int mask_type;
  846. if (mem->page_count == 0)
  847. goto out;
  848. temp = agp_bridge->current_size;
  849. num_entries = A_SIZE_FIX(temp)->num_entries;
  850. if (pg_start < intel_private.base.gtt_stolen_entries) {
  851. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  852. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  853. pg_start, intel_private.base.gtt_stolen_entries);
  854. dev_info(&intel_private.pcidev->dev,
  855. "trying to insert into local/stolen memory\n");
  856. goto out_err;
  857. }
  858. if ((pg_start + mem->page_count) > num_entries)
  859. goto out_err;
  860. /* The i830 can't check the GTT for entries since its read only,
  861. * depend on the caller to make the correct offset decisions.
  862. */
  863. if (type != mem->type)
  864. goto out_err;
  865. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  866. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  867. mask_type != INTEL_AGP_CACHED_MEMORY)
  868. goto out_err;
  869. if (!mem->is_flushed)
  870. global_cache_flush();
  871. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  872. writel(agp_bridge->driver->mask_memory(agp_bridge,
  873. page_to_phys(mem->pages[i]), mask_type),
  874. intel_private.registers+I810_PTE_BASE+(j*4));
  875. }
  876. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  877. out:
  878. ret = 0;
  879. out_err:
  880. mem->is_flushed = true;
  881. return ret;
  882. }
  883. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  884. int type)
  885. {
  886. int i;
  887. if (mem->page_count == 0)
  888. return 0;
  889. if (pg_start < intel_private.base.gtt_stolen_entries) {
  890. dev_info(&intel_private.pcidev->dev,
  891. "trying to disable local/stolen memory\n");
  892. return -EINVAL;
  893. }
  894. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  895. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  896. }
  897. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  898. return 0;
  899. }
  900. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  901. {
  902. if (type == AGP_PHYS_MEMORY)
  903. return alloc_agpphysmem_i8xx(pg_count, type);
  904. /* always return NULL for other allocation types for now */
  905. return NULL;
  906. }
  907. static int intel_alloc_chipset_flush_resource(void)
  908. {
  909. int ret;
  910. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  911. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  912. pcibios_align_resource, intel_private.bridge_dev);
  913. return ret;
  914. }
  915. static void intel_i915_setup_chipset_flush(void)
  916. {
  917. int ret;
  918. u32 temp;
  919. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  920. if (!(temp & 0x1)) {
  921. intel_alloc_chipset_flush_resource();
  922. intel_private.resource_valid = 1;
  923. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  924. } else {
  925. temp &= ~1;
  926. intel_private.resource_valid = 1;
  927. intel_private.ifp_resource.start = temp;
  928. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  929. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  930. /* some BIOSes reserve this area in a pnp some don't */
  931. if (ret)
  932. intel_private.resource_valid = 0;
  933. }
  934. }
  935. static void intel_i965_g33_setup_chipset_flush(void)
  936. {
  937. u32 temp_hi, temp_lo;
  938. int ret;
  939. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  940. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  941. if (!(temp_lo & 0x1)) {
  942. intel_alloc_chipset_flush_resource();
  943. intel_private.resource_valid = 1;
  944. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  945. upper_32_bits(intel_private.ifp_resource.start));
  946. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  947. } else {
  948. u64 l64;
  949. temp_lo &= ~0x1;
  950. l64 = ((u64)temp_hi << 32) | temp_lo;
  951. intel_private.resource_valid = 1;
  952. intel_private.ifp_resource.start = l64;
  953. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  954. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  955. /* some BIOSes reserve this area in a pnp some don't */
  956. if (ret)
  957. intel_private.resource_valid = 0;
  958. }
  959. }
  960. static void intel_i9xx_setup_flush(void)
  961. {
  962. /* return if already configured */
  963. if (intel_private.ifp_resource.start)
  964. return;
  965. if (IS_SNB)
  966. return;
  967. /* setup a resource for this object */
  968. intel_private.ifp_resource.name = "Intel Flush Page";
  969. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  970. /* Setup chipset flush for 915 */
  971. if (IS_I965 || IS_G33 || IS_G4X) {
  972. intel_i965_g33_setup_chipset_flush();
  973. } else {
  974. intel_i915_setup_chipset_flush();
  975. }
  976. if (intel_private.ifp_resource.start)
  977. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  978. if (!intel_private.i9xx_flush_page)
  979. dev_err(&intel_private.pcidev->dev,
  980. "can't ioremap flush page - no chipset flushing\n");
  981. }
  982. static int intel_i9xx_configure(void)
  983. {
  984. struct aper_size_info_fixed *current_size;
  985. u32 temp;
  986. u16 gmch_ctrl;
  987. int i;
  988. current_size = A_SIZE_FIX(agp_bridge->current_size);
  989. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  990. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  991. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  992. gmch_ctrl |= I830_GMCH_ENABLED;
  993. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  994. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  995. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  996. if (agp_bridge->driver->needs_scratch_page) {
  997. for (i = intel_private.base.gtt_stolen_entries; i <
  998. intel_private.base.gtt_total_entries; i++) {
  999. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1000. }
  1001. readl(intel_private.gtt+i-1); /* PCI Posting. */
  1002. }
  1003. global_cache_flush();
  1004. intel_i9xx_setup_flush();
  1005. return 0;
  1006. }
  1007. static void intel_i915_cleanup(void)
  1008. {
  1009. if (intel_private.i9xx_flush_page)
  1010. iounmap(intel_private.i9xx_flush_page);
  1011. if (intel_private.resource_valid)
  1012. release_resource(&intel_private.ifp_resource);
  1013. intel_private.ifp_resource.start = 0;
  1014. intel_private.resource_valid = 0;
  1015. iounmap(intel_private.gtt);
  1016. iounmap(intel_private.registers);
  1017. }
  1018. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1019. {
  1020. if (intel_private.i9xx_flush_page)
  1021. writel(1, intel_private.i9xx_flush_page);
  1022. }
  1023. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1024. int type)
  1025. {
  1026. int num_entries;
  1027. void *temp;
  1028. int ret = -EINVAL;
  1029. int mask_type;
  1030. if (mem->page_count == 0)
  1031. goto out;
  1032. temp = agp_bridge->current_size;
  1033. num_entries = A_SIZE_FIX(temp)->num_entries;
  1034. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1035. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1036. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1037. pg_start, intel_private.base.gtt_stolen_entries);
  1038. dev_info(&intel_private.pcidev->dev,
  1039. "trying to insert into local/stolen memory\n");
  1040. goto out_err;
  1041. }
  1042. if ((pg_start + mem->page_count) > num_entries)
  1043. goto out_err;
  1044. /* The i915 can't check the GTT for entries since it's read only;
  1045. * depend on the caller to make the correct offset decisions.
  1046. */
  1047. if (type != mem->type)
  1048. goto out_err;
  1049. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1050. if (!IS_SNB && mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1051. mask_type != INTEL_AGP_CACHED_MEMORY)
  1052. goto out_err;
  1053. if (!mem->is_flushed)
  1054. global_cache_flush();
  1055. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1056. out:
  1057. ret = 0;
  1058. out_err:
  1059. mem->is_flushed = true;
  1060. return ret;
  1061. }
  1062. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1063. int type)
  1064. {
  1065. int i;
  1066. if (mem->page_count == 0)
  1067. return 0;
  1068. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1069. dev_info(&intel_private.pcidev->dev,
  1070. "trying to disable local/stolen memory\n");
  1071. return -EINVAL;
  1072. }
  1073. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1074. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1075. readl(intel_private.gtt+i-1);
  1076. return 0;
  1077. }
  1078. /* Return the aperture size by just checking the resource length. The effect
  1079. * described in the spec of the MSAC registers is just changing of the
  1080. * resource size.
  1081. */
  1082. static int intel_i915_get_gtt_size(void)
  1083. {
  1084. int size;
  1085. if (IS_G33) {
  1086. u16 gmch_ctrl;
  1087. /* G33's GTT size defined in gmch_ctrl */
  1088. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  1089. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  1090. case I830_GMCH_GMS_STOLEN_512:
  1091. size = 512;
  1092. break;
  1093. case I830_GMCH_GMS_STOLEN_1024:
  1094. size = 1024;
  1095. break;
  1096. case I830_GMCH_GMS_STOLEN_8192:
  1097. size = 8*1024;
  1098. break;
  1099. default:
  1100. dev_info(&intel_private.bridge_dev->dev,
  1101. "unknown page table size 0x%x, assuming 512KB\n",
  1102. (gmch_ctrl & I830_GMCH_GMS_MASK));
  1103. size = 512;
  1104. }
  1105. } else {
  1106. /* On previous hardware, the GTT size was just what was
  1107. * required to map the aperture.
  1108. */
  1109. size = agp_bridge->driver->fetch_size();
  1110. }
  1111. return KB(size);
  1112. }
  1113. /* The intel i915 automatically initializes the agp aperture during POST.
  1114. * Use the memory already set aside for in the GTT.
  1115. */
  1116. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1117. {
  1118. int page_order, ret;
  1119. struct aper_size_info_fixed *size;
  1120. int num_entries;
  1121. u32 temp, temp2;
  1122. int gtt_map_size;
  1123. size = agp_bridge->current_size;
  1124. page_order = size->page_order;
  1125. num_entries = size->num_entries;
  1126. agp_bridge->gatt_table_real = NULL;
  1127. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1128. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1129. gtt_map_size = intel_i915_get_gtt_size();
  1130. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1131. if (!intel_private.gtt)
  1132. return -ENOMEM;
  1133. intel_private.base.gtt_total_entries = gtt_map_size / 4;
  1134. temp &= 0xfff80000;
  1135. intel_private.registers = ioremap(temp, 128 * 4096);
  1136. if (!intel_private.registers) {
  1137. iounmap(intel_private.gtt);
  1138. return -ENOMEM;
  1139. }
  1140. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1141. global_cache_flush(); /* FIXME: ? */
  1142. ret = intel_gtt_init();
  1143. if (ret != 0) {
  1144. iounmap(intel_private.gtt);
  1145. return ret;
  1146. }
  1147. agp_bridge->gatt_table = NULL;
  1148. agp_bridge->gatt_bus_addr = temp;
  1149. return 0;
  1150. }
  1151. /*
  1152. * The i965 supports 36-bit physical addresses, but to keep
  1153. * the format of the GTT the same, the bits that don't fit
  1154. * in a 32-bit word are shifted down to bits 4..7.
  1155. *
  1156. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1157. * is always zero on 32-bit architectures, so no need to make
  1158. * this conditional.
  1159. */
  1160. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1161. dma_addr_t addr, int type)
  1162. {
  1163. /* Shift high bits down */
  1164. addr |= (addr >> 28) & 0xf0;
  1165. /* Type checking must be done elsewhere */
  1166. return addr | bridge->driver->masks[type].mask;
  1167. }
  1168. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1169. dma_addr_t addr, int type)
  1170. {
  1171. /* gen6 has bit11-4 for physical addr bit39-32 */
  1172. addr |= (addr >> 28) & 0xff0;
  1173. /* Type checking must be done elsewhere */
  1174. return addr | bridge->driver->masks[type].mask;
  1175. }
  1176. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1177. {
  1178. u16 snb_gmch_ctl;
  1179. switch (intel_private.bridge_dev->device) {
  1180. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1181. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1182. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1183. case PCI_DEVICE_ID_INTEL_G45_HB:
  1184. case PCI_DEVICE_ID_INTEL_G41_HB:
  1185. case PCI_DEVICE_ID_INTEL_B43_HB:
  1186. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1187. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1188. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1189. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1190. *gtt_offset = *gtt_size = MB(2);
  1191. break;
  1192. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1193. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1194. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB:
  1195. *gtt_offset = MB(2);
  1196. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1197. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1198. default:
  1199. case SNB_GTT_SIZE_0M:
  1200. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1201. *gtt_size = MB(0);
  1202. break;
  1203. case SNB_GTT_SIZE_1M:
  1204. *gtt_size = MB(1);
  1205. break;
  1206. case SNB_GTT_SIZE_2M:
  1207. *gtt_size = MB(2);
  1208. break;
  1209. }
  1210. break;
  1211. default:
  1212. *gtt_offset = *gtt_size = KB(512);
  1213. }
  1214. }
  1215. /* The intel i965 automatically initializes the agp aperture during POST.
  1216. * Use the memory already set aside for in the GTT.
  1217. */
  1218. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1219. {
  1220. int page_order, ret;
  1221. struct aper_size_info_fixed *size;
  1222. int num_entries;
  1223. u32 temp;
  1224. int gtt_offset, gtt_size;
  1225. size = agp_bridge->current_size;
  1226. page_order = size->page_order;
  1227. num_entries = size->num_entries;
  1228. agp_bridge->gatt_table_real = NULL;
  1229. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1230. temp &= 0xfff00000;
  1231. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1232. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1233. if (!intel_private.gtt)
  1234. return -ENOMEM;
  1235. intel_private.base.gtt_total_entries = gtt_size / 4;
  1236. intel_private.registers = ioremap(temp, 128 * 4096);
  1237. if (!intel_private.registers) {
  1238. iounmap(intel_private.gtt);
  1239. return -ENOMEM;
  1240. }
  1241. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1242. global_cache_flush(); /* FIXME: ? */
  1243. ret = intel_gtt_init();
  1244. if (ret != 0) {
  1245. iounmap(intel_private.gtt);
  1246. return ret;
  1247. }
  1248. agp_bridge->gatt_table = NULL;
  1249. agp_bridge->gatt_bus_addr = temp;
  1250. return 0;
  1251. }
  1252. static const struct agp_bridge_driver intel_810_driver = {
  1253. .owner = THIS_MODULE,
  1254. .aperture_sizes = intel_i810_sizes,
  1255. .size_type = FIXED_APER_SIZE,
  1256. .num_aperture_sizes = 2,
  1257. .needs_scratch_page = true,
  1258. .configure = intel_i810_configure,
  1259. .fetch_size = intel_i810_fetch_size,
  1260. .cleanup = intel_i810_cleanup,
  1261. .mask_memory = intel_i810_mask_memory,
  1262. .masks = intel_i810_masks,
  1263. .agp_enable = intel_i810_agp_enable,
  1264. .cache_flush = global_cache_flush,
  1265. .create_gatt_table = agp_generic_create_gatt_table,
  1266. .free_gatt_table = agp_generic_free_gatt_table,
  1267. .insert_memory = intel_i810_insert_entries,
  1268. .remove_memory = intel_i810_remove_entries,
  1269. .alloc_by_type = intel_i810_alloc_by_type,
  1270. .free_by_type = intel_i810_free_by_type,
  1271. .agp_alloc_page = agp_generic_alloc_page,
  1272. .agp_alloc_pages = agp_generic_alloc_pages,
  1273. .agp_destroy_page = agp_generic_destroy_page,
  1274. .agp_destroy_pages = agp_generic_destroy_pages,
  1275. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1276. };
  1277. static const struct agp_bridge_driver intel_830_driver = {
  1278. .owner = THIS_MODULE,
  1279. .aperture_sizes = intel_i830_sizes,
  1280. .size_type = FIXED_APER_SIZE,
  1281. .num_aperture_sizes = 4,
  1282. .needs_scratch_page = true,
  1283. .configure = intel_i830_configure,
  1284. .fetch_size = intel_fake_agp_fetch_size,
  1285. .cleanup = intel_i830_cleanup,
  1286. .mask_memory = intel_i810_mask_memory,
  1287. .masks = intel_i810_masks,
  1288. .agp_enable = intel_i810_agp_enable,
  1289. .cache_flush = global_cache_flush,
  1290. .create_gatt_table = intel_i830_create_gatt_table,
  1291. .free_gatt_table = intel_i830_free_gatt_table,
  1292. .insert_memory = intel_i830_insert_entries,
  1293. .remove_memory = intel_i830_remove_entries,
  1294. .alloc_by_type = intel_i830_alloc_by_type,
  1295. .free_by_type = intel_i810_free_by_type,
  1296. .agp_alloc_page = agp_generic_alloc_page,
  1297. .agp_alloc_pages = agp_generic_alloc_pages,
  1298. .agp_destroy_page = agp_generic_destroy_page,
  1299. .agp_destroy_pages = agp_generic_destroy_pages,
  1300. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1301. .chipset_flush = intel_i830_chipset_flush,
  1302. };
  1303. static const struct agp_bridge_driver intel_915_driver = {
  1304. .owner = THIS_MODULE,
  1305. .aperture_sizes = intel_i830_sizes,
  1306. .size_type = FIXED_APER_SIZE,
  1307. .num_aperture_sizes = 4,
  1308. .needs_scratch_page = true,
  1309. .configure = intel_i9xx_configure,
  1310. .fetch_size = intel_fake_agp_fetch_size,
  1311. .cleanup = intel_i915_cleanup,
  1312. .mask_memory = intel_i810_mask_memory,
  1313. .masks = intel_i810_masks,
  1314. .agp_enable = intel_i810_agp_enable,
  1315. .cache_flush = global_cache_flush,
  1316. .create_gatt_table = intel_i915_create_gatt_table,
  1317. .free_gatt_table = intel_i830_free_gatt_table,
  1318. .insert_memory = intel_i915_insert_entries,
  1319. .remove_memory = intel_i915_remove_entries,
  1320. .alloc_by_type = intel_i830_alloc_by_type,
  1321. .free_by_type = intel_i810_free_by_type,
  1322. .agp_alloc_page = agp_generic_alloc_page,
  1323. .agp_alloc_pages = agp_generic_alloc_pages,
  1324. .agp_destroy_page = agp_generic_destroy_page,
  1325. .agp_destroy_pages = agp_generic_destroy_pages,
  1326. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1327. .chipset_flush = intel_i915_chipset_flush,
  1328. #ifdef USE_PCI_DMA_API
  1329. .agp_map_page = intel_agp_map_page,
  1330. .agp_unmap_page = intel_agp_unmap_page,
  1331. .agp_map_memory = intel_agp_map_memory,
  1332. .agp_unmap_memory = intel_agp_unmap_memory,
  1333. #endif
  1334. };
  1335. static const struct agp_bridge_driver intel_i965_driver = {
  1336. .owner = THIS_MODULE,
  1337. .aperture_sizes = intel_i830_sizes,
  1338. .size_type = FIXED_APER_SIZE,
  1339. .num_aperture_sizes = 4,
  1340. .needs_scratch_page = true,
  1341. .configure = intel_i9xx_configure,
  1342. .fetch_size = intel_fake_agp_fetch_size,
  1343. .cleanup = intel_i915_cleanup,
  1344. .mask_memory = intel_i965_mask_memory,
  1345. .masks = intel_i810_masks,
  1346. .agp_enable = intel_i810_agp_enable,
  1347. .cache_flush = global_cache_flush,
  1348. .create_gatt_table = intel_i965_create_gatt_table,
  1349. .free_gatt_table = intel_i830_free_gatt_table,
  1350. .insert_memory = intel_i915_insert_entries,
  1351. .remove_memory = intel_i915_remove_entries,
  1352. .alloc_by_type = intel_i830_alloc_by_type,
  1353. .free_by_type = intel_i810_free_by_type,
  1354. .agp_alloc_page = agp_generic_alloc_page,
  1355. .agp_alloc_pages = agp_generic_alloc_pages,
  1356. .agp_destroy_page = agp_generic_destroy_page,
  1357. .agp_destroy_pages = agp_generic_destroy_pages,
  1358. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1359. .chipset_flush = intel_i915_chipset_flush,
  1360. #ifdef USE_PCI_DMA_API
  1361. .agp_map_page = intel_agp_map_page,
  1362. .agp_unmap_page = intel_agp_unmap_page,
  1363. .agp_map_memory = intel_agp_map_memory,
  1364. .agp_unmap_memory = intel_agp_unmap_memory,
  1365. #endif
  1366. };
  1367. static const struct agp_bridge_driver intel_gen6_driver = {
  1368. .owner = THIS_MODULE,
  1369. .aperture_sizes = intel_i830_sizes,
  1370. .size_type = FIXED_APER_SIZE,
  1371. .num_aperture_sizes = 4,
  1372. .needs_scratch_page = true,
  1373. .configure = intel_i9xx_configure,
  1374. .fetch_size = intel_fake_agp_fetch_size,
  1375. .cleanup = intel_i915_cleanup,
  1376. .mask_memory = intel_gen6_mask_memory,
  1377. .masks = intel_gen6_masks,
  1378. .agp_enable = intel_i810_agp_enable,
  1379. .cache_flush = global_cache_flush,
  1380. .create_gatt_table = intel_i965_create_gatt_table,
  1381. .free_gatt_table = intel_i830_free_gatt_table,
  1382. .insert_memory = intel_i915_insert_entries,
  1383. .remove_memory = intel_i915_remove_entries,
  1384. .alloc_by_type = intel_i830_alloc_by_type,
  1385. .free_by_type = intel_i810_free_by_type,
  1386. .agp_alloc_page = agp_generic_alloc_page,
  1387. .agp_alloc_pages = agp_generic_alloc_pages,
  1388. .agp_destroy_page = agp_generic_destroy_page,
  1389. .agp_destroy_pages = agp_generic_destroy_pages,
  1390. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1391. .chipset_flush = intel_i915_chipset_flush,
  1392. #ifdef USE_PCI_DMA_API
  1393. .agp_map_page = intel_agp_map_page,
  1394. .agp_unmap_page = intel_agp_unmap_page,
  1395. .agp_map_memory = intel_agp_map_memory,
  1396. .agp_unmap_memory = intel_agp_unmap_memory,
  1397. #endif
  1398. };
  1399. static const struct agp_bridge_driver intel_g33_driver = {
  1400. .owner = THIS_MODULE,
  1401. .aperture_sizes = intel_i830_sizes,
  1402. .size_type = FIXED_APER_SIZE,
  1403. .num_aperture_sizes = 4,
  1404. .needs_scratch_page = true,
  1405. .configure = intel_i9xx_configure,
  1406. .fetch_size = intel_fake_agp_fetch_size,
  1407. .cleanup = intel_i915_cleanup,
  1408. .mask_memory = intel_i965_mask_memory,
  1409. .masks = intel_i810_masks,
  1410. .agp_enable = intel_i810_agp_enable,
  1411. .cache_flush = global_cache_flush,
  1412. .create_gatt_table = intel_i915_create_gatt_table,
  1413. .free_gatt_table = intel_i830_free_gatt_table,
  1414. .insert_memory = intel_i915_insert_entries,
  1415. .remove_memory = intel_i915_remove_entries,
  1416. .alloc_by_type = intel_i830_alloc_by_type,
  1417. .free_by_type = intel_i810_free_by_type,
  1418. .agp_alloc_page = agp_generic_alloc_page,
  1419. .agp_alloc_pages = agp_generic_alloc_pages,
  1420. .agp_destroy_page = agp_generic_destroy_page,
  1421. .agp_destroy_pages = agp_generic_destroy_pages,
  1422. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1423. .chipset_flush = intel_i915_chipset_flush,
  1424. #ifdef USE_PCI_DMA_API
  1425. .agp_map_page = intel_agp_map_page,
  1426. .agp_unmap_page = intel_agp_unmap_page,
  1427. .agp_map_memory = intel_agp_map_memory,
  1428. .agp_unmap_memory = intel_agp_unmap_memory,
  1429. #endif
  1430. };
  1431. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1432. * driver and gmch_driver must be non-null, and find_gmch will determine
  1433. * which one should be used if a gmch_chip_id is present.
  1434. */
  1435. static const struct intel_gtt_driver_description {
  1436. unsigned int gmch_chip_id;
  1437. char *name;
  1438. const struct agp_bridge_driver *gmch_driver;
  1439. } intel_gtt_chipsets[] = {
  1440. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver },
  1441. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver },
  1442. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver },
  1443. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver },
  1444. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M", &intel_830_driver },
  1445. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M", &intel_830_driver },
  1446. { PCI_DEVICE_ID_INTEL_82854_IG, "854", &intel_830_driver },
  1447. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM", &intel_830_driver },
  1448. { PCI_DEVICE_ID_INTEL_82865_IG, "865", &intel_830_driver },
  1449. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)", &intel_915_driver },
  1450. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G", &intel_915_driver },
  1451. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM", &intel_915_driver },
  1452. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G", &intel_915_driver },
  1453. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM", &intel_915_driver },
  1454. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME", &intel_915_driver },
  1455. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ", &intel_i965_driver },
  1456. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35", &intel_i965_driver },
  1457. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q", &intel_i965_driver },
  1458. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G", &intel_i965_driver },
  1459. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM", &intel_i965_driver },
  1460. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE", &intel_i965_driver },
  1461. { PCI_DEVICE_ID_INTEL_G33_IG, "G33", &intel_g33_driver },
  1462. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35", &intel_g33_driver },
  1463. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33", &intel_g33_driver },
  1464. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150", &intel_g33_driver },
  1465. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150", &intel_g33_driver },
  1466. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45", &intel_i965_driver },
  1467. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake", &intel_i965_driver },
  1468. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43", &intel_i965_driver },
  1469. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43", &intel_i965_driver },
  1470. { PCI_DEVICE_ID_INTEL_B43_IG, "B43", &intel_i965_driver },
  1471. { PCI_DEVICE_ID_INTEL_G41_IG, "G41", &intel_i965_driver },
  1472. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1473. "HD Graphics", &intel_i965_driver },
  1474. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1475. "HD Graphics", &intel_i965_driver },
  1476. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1477. "Sandybridge", &intel_gen6_driver },
  1478. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1479. "Sandybridge", &intel_gen6_driver },
  1480. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1481. "Sandybridge", &intel_gen6_driver },
  1482. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1483. "Sandybridge", &intel_gen6_driver },
  1484. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1485. "Sandybridge", &intel_gen6_driver },
  1486. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1487. "Sandybridge", &intel_gen6_driver },
  1488. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1489. "Sandybridge", &intel_gen6_driver },
  1490. { 0, NULL, NULL }
  1491. };
  1492. static int find_gmch(u16 device)
  1493. {
  1494. struct pci_dev *gmch_device;
  1495. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1496. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1497. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1498. device, gmch_device);
  1499. }
  1500. if (!gmch_device)
  1501. return 0;
  1502. intel_private.pcidev = gmch_device;
  1503. return 1;
  1504. }
  1505. int intel_gmch_probe(struct pci_dev *pdev,
  1506. struct agp_bridge_data *bridge)
  1507. {
  1508. int i, mask;
  1509. bridge->driver = NULL;
  1510. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1511. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1512. bridge->driver =
  1513. intel_gtt_chipsets[i].gmch_driver;
  1514. break;
  1515. }
  1516. }
  1517. if (!bridge->driver)
  1518. return 0;
  1519. bridge->dev_private_data = &intel_private;
  1520. bridge->dev = pdev;
  1521. intel_private.bridge_dev = pci_dev_get(pdev);
  1522. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1523. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1524. mask = 40;
  1525. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1526. mask = 36;
  1527. else
  1528. mask = 32;
  1529. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1530. dev_err(&intel_private.pcidev->dev,
  1531. "set gfx device dma mask %d-bit failed!\n", mask);
  1532. else
  1533. pci_set_consistent_dma_mask(intel_private.pcidev,
  1534. DMA_BIT_MASK(mask));
  1535. if (bridge->driver == &intel_810_driver)
  1536. return 1;
  1537. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  1538. return 1;
  1539. }
  1540. EXPORT_SYMBOL(intel_gmch_probe);
  1541. void intel_gmch_remove(struct pci_dev *pdev)
  1542. {
  1543. if (intel_private.pcidev)
  1544. pci_dev_put(intel_private.pcidev);
  1545. if (intel_private.bridge_dev)
  1546. pci_dev_put(intel_private.bridge_dev);
  1547. }
  1548. EXPORT_SYMBOL(intel_gmch_remove);
  1549. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1550. MODULE_LICENSE("GPL and additional rights");