ov7670.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287
  1. /*
  2. * A V4L2 driver for OmniVision OV7670 cameras.
  3. *
  4. * Copyright 2006 One Laptop Per Child Association, Inc. Written
  5. * by Jonathan Corbet with substantial inspiration from Mark
  6. * McClelland's ovcamchip code.
  7. *
  8. * Copyright 2006-7 Jonathan Corbet <corbet@lwn.net>
  9. *
  10. * This file may be distributed under the terms of the GNU General
  11. * Public License, version 2.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/slab.h>
  16. #include <linux/i2c.h>
  17. #include <linux/delay.h>
  18. #include <linux/videodev2.h>
  19. #include <media/v4l2-device.h>
  20. #include <media/v4l2-chip-ident.h>
  21. #include <media/v4l2-i2c-drv.h>
  22. MODULE_AUTHOR("Jonathan Corbet <corbet@lwn.net>");
  23. MODULE_DESCRIPTION("A low-level driver for OmniVision ov7670 sensors");
  24. MODULE_LICENSE("GPL");
  25. static int debug;
  26. module_param(debug, bool, 0644);
  27. MODULE_PARM_DESC(debug, "Debug level (0-1)");
  28. /*
  29. * Basic window sizes. These probably belong somewhere more globally
  30. * useful.
  31. */
  32. #define VGA_WIDTH 640
  33. #define VGA_HEIGHT 480
  34. #define QVGA_WIDTH 320
  35. #define QVGA_HEIGHT 240
  36. #define CIF_WIDTH 352
  37. #define CIF_HEIGHT 288
  38. #define QCIF_WIDTH 176
  39. #define QCIF_HEIGHT 144
  40. /*
  41. * Our nominal (default) frame rate.
  42. */
  43. #define OV7670_FRAME_RATE 30
  44. /*
  45. * The 7670 sits on i2c with ID 0x42
  46. */
  47. #define OV7670_I2C_ADDR 0x42
  48. /* Registers */
  49. #define REG_GAIN 0x00 /* Gain lower 8 bits (rest in vref) */
  50. #define REG_BLUE 0x01 /* blue gain */
  51. #define REG_RED 0x02 /* red gain */
  52. #define REG_VREF 0x03 /* Pieces of GAIN, VSTART, VSTOP */
  53. #define REG_COM1 0x04 /* Control 1 */
  54. #define COM1_CCIR656 0x40 /* CCIR656 enable */
  55. #define REG_BAVE 0x05 /* U/B Average level */
  56. #define REG_GbAVE 0x06 /* Y/Gb Average level */
  57. #define REG_AECHH 0x07 /* AEC MS 5 bits */
  58. #define REG_RAVE 0x08 /* V/R Average level */
  59. #define REG_COM2 0x09 /* Control 2 */
  60. #define COM2_SSLEEP 0x10 /* Soft sleep mode */
  61. #define REG_PID 0x0a /* Product ID MSB */
  62. #define REG_VER 0x0b /* Product ID LSB */
  63. #define REG_COM3 0x0c /* Control 3 */
  64. #define COM3_SWAP 0x40 /* Byte swap */
  65. #define COM3_SCALEEN 0x08 /* Enable scaling */
  66. #define COM3_DCWEN 0x04 /* Enable downsamp/crop/window */
  67. #define REG_COM4 0x0d /* Control 4 */
  68. #define REG_COM5 0x0e /* All "reserved" */
  69. #define REG_COM6 0x0f /* Control 6 */
  70. #define REG_AECH 0x10 /* More bits of AEC value */
  71. #define REG_CLKRC 0x11 /* Clocl control */
  72. #define CLK_EXT 0x40 /* Use external clock directly */
  73. #define CLK_SCALE 0x3f /* Mask for internal clock scale */
  74. #define REG_COM7 0x12 /* Control 7 */
  75. #define COM7_RESET 0x80 /* Register reset */
  76. #define COM7_FMT_MASK 0x38
  77. #define COM7_FMT_VGA 0x00
  78. #define COM7_FMT_CIF 0x20 /* CIF format */
  79. #define COM7_FMT_QVGA 0x10 /* QVGA format */
  80. #define COM7_FMT_QCIF 0x08 /* QCIF format */
  81. #define COM7_RGB 0x04 /* bits 0 and 2 - RGB format */
  82. #define COM7_YUV 0x00 /* YUV */
  83. #define COM7_BAYER 0x01 /* Bayer format */
  84. #define COM7_PBAYER 0x05 /* "Processed bayer" */
  85. #define REG_COM8 0x13 /* Control 8 */
  86. #define COM8_FASTAEC 0x80 /* Enable fast AGC/AEC */
  87. #define COM8_AECSTEP 0x40 /* Unlimited AEC step size */
  88. #define COM8_BFILT 0x20 /* Band filter enable */
  89. #define COM8_AGC 0x04 /* Auto gain enable */
  90. #define COM8_AWB 0x02 /* White balance enable */
  91. #define COM8_AEC 0x01 /* Auto exposure enable */
  92. #define REG_COM9 0x14 /* Control 9 - gain ceiling */
  93. #define REG_COM10 0x15 /* Control 10 */
  94. #define COM10_HSYNC 0x40 /* HSYNC instead of HREF */
  95. #define COM10_PCLK_HB 0x20 /* Suppress PCLK on horiz blank */
  96. #define COM10_HREF_REV 0x08 /* Reverse HREF */
  97. #define COM10_VS_LEAD 0x04 /* VSYNC on clock leading edge */
  98. #define COM10_VS_NEG 0x02 /* VSYNC negative */
  99. #define COM10_HS_NEG 0x01 /* HSYNC negative */
  100. #define REG_HSTART 0x17 /* Horiz start high bits */
  101. #define REG_HSTOP 0x18 /* Horiz stop high bits */
  102. #define REG_VSTART 0x19 /* Vert start high bits */
  103. #define REG_VSTOP 0x1a /* Vert stop high bits */
  104. #define REG_PSHFT 0x1b /* Pixel delay after HREF */
  105. #define REG_MIDH 0x1c /* Manuf. ID high */
  106. #define REG_MIDL 0x1d /* Manuf. ID low */
  107. #define REG_MVFP 0x1e /* Mirror / vflip */
  108. #define MVFP_MIRROR 0x20 /* Mirror image */
  109. #define MVFP_FLIP 0x10 /* Vertical flip */
  110. #define REG_AEW 0x24 /* AGC upper limit */
  111. #define REG_AEB 0x25 /* AGC lower limit */
  112. #define REG_VPT 0x26 /* AGC/AEC fast mode op region */
  113. #define REG_HSYST 0x30 /* HSYNC rising edge delay */
  114. #define REG_HSYEN 0x31 /* HSYNC falling edge delay */
  115. #define REG_HREF 0x32 /* HREF pieces */
  116. #define REG_TSLB 0x3a /* lots of stuff */
  117. #define TSLB_YLAST 0x04 /* UYVY or VYUY - see com13 */
  118. #define REG_COM11 0x3b /* Control 11 */
  119. #define COM11_NIGHT 0x80 /* NIght mode enable */
  120. #define COM11_NMFR 0x60 /* Two bit NM frame rate */
  121. #define COM11_HZAUTO 0x10 /* Auto detect 50/60 Hz */
  122. #define COM11_50HZ 0x08 /* Manual 50Hz select */
  123. #define COM11_EXP 0x02
  124. #define REG_COM12 0x3c /* Control 12 */
  125. #define COM12_HREF 0x80 /* HREF always */
  126. #define REG_COM13 0x3d /* Control 13 */
  127. #define COM13_GAMMA 0x80 /* Gamma enable */
  128. #define COM13_UVSAT 0x40 /* UV saturation auto adjustment */
  129. #define COM13_UVSWAP 0x01 /* V before U - w/TSLB */
  130. #define REG_COM14 0x3e /* Control 14 */
  131. #define COM14_DCWEN 0x10 /* DCW/PCLK-scale enable */
  132. #define REG_EDGE 0x3f /* Edge enhancement factor */
  133. #define REG_COM15 0x40 /* Control 15 */
  134. #define COM15_R10F0 0x00 /* Data range 10 to F0 */
  135. #define COM15_R01FE 0x80 /* 01 to FE */
  136. #define COM15_R00FF 0xc0 /* 00 to FF */
  137. #define COM15_RGB565 0x10 /* RGB565 output */
  138. #define COM15_RGB555 0x30 /* RGB555 output */
  139. #define REG_COM16 0x41 /* Control 16 */
  140. #define COM16_AWBGAIN 0x08 /* AWB gain enable */
  141. #define REG_COM17 0x42 /* Control 17 */
  142. #define COM17_AECWIN 0xc0 /* AEC window - must match COM4 */
  143. #define COM17_CBAR 0x08 /* DSP Color bar */
  144. /*
  145. * This matrix defines how the colors are generated, must be
  146. * tweaked to adjust hue and saturation.
  147. *
  148. * Order: v-red, v-green, v-blue, u-red, u-green, u-blue
  149. *
  150. * They are nine-bit signed quantities, with the sign bit
  151. * stored in 0x58. Sign for v-red is bit 0, and up from there.
  152. */
  153. #define REG_CMATRIX_BASE 0x4f
  154. #define CMATRIX_LEN 6
  155. #define REG_CMATRIX_SIGN 0x58
  156. #define REG_BRIGHT 0x55 /* Brightness */
  157. #define REG_CONTRAS 0x56 /* Contrast control */
  158. #define REG_GFIX 0x69 /* Fix gain control */
  159. #define REG_REG76 0x76 /* OV's name */
  160. #define R76_BLKPCOR 0x80 /* Black pixel correction enable */
  161. #define R76_WHTPCOR 0x40 /* White pixel correction enable */
  162. #define REG_RGB444 0x8c /* RGB 444 control */
  163. #define R444_ENABLE 0x02 /* Turn on RGB444, overrides 5x5 */
  164. #define R444_RGBX 0x01 /* Empty nibble at end */
  165. #define REG_HAECC1 0x9f /* Hist AEC/AGC control 1 */
  166. #define REG_HAECC2 0xa0 /* Hist AEC/AGC control 2 */
  167. #define REG_BD50MAX 0xa5 /* 50hz banding step limit */
  168. #define REG_HAECC3 0xa6 /* Hist AEC/AGC control 3 */
  169. #define REG_HAECC4 0xa7 /* Hist AEC/AGC control 4 */
  170. #define REG_HAECC5 0xa8 /* Hist AEC/AGC control 5 */
  171. #define REG_HAECC6 0xa9 /* Hist AEC/AGC control 6 */
  172. #define REG_HAECC7 0xaa /* Hist AEC/AGC control 7 */
  173. #define REG_BD60MAX 0xab /* 60hz banding step limit */
  174. /*
  175. * Information we maintain about a known sensor.
  176. */
  177. struct ov7670_format_struct; /* coming later */
  178. struct ov7670_info {
  179. struct v4l2_subdev sd;
  180. struct ov7670_format_struct *fmt; /* Current format */
  181. unsigned char sat; /* Saturation value */
  182. int hue; /* Hue value */
  183. u8 clkrc; /* Clock divider value */
  184. };
  185. static inline struct ov7670_info *to_state(struct v4l2_subdev *sd)
  186. {
  187. return container_of(sd, struct ov7670_info, sd);
  188. }
  189. /*
  190. * The default register settings, as obtained from OmniVision. There
  191. * is really no making sense of most of these - lots of "reserved" values
  192. * and such.
  193. *
  194. * These settings give VGA YUYV.
  195. */
  196. struct regval_list {
  197. unsigned char reg_num;
  198. unsigned char value;
  199. };
  200. static struct regval_list ov7670_default_regs[] = {
  201. { REG_COM7, COM7_RESET },
  202. /*
  203. * Clock scale: 3 = 15fps
  204. * 2 = 20fps
  205. * 1 = 30fps
  206. */
  207. { REG_CLKRC, 0x1 }, /* OV: clock scale (30 fps) */
  208. { REG_TSLB, 0x04 }, /* OV */
  209. { REG_COM7, 0 }, /* VGA */
  210. /*
  211. * Set the hardware window. These values from OV don't entirely
  212. * make sense - hstop is less than hstart. But they work...
  213. */
  214. { REG_HSTART, 0x13 }, { REG_HSTOP, 0x01 },
  215. { REG_HREF, 0xb6 }, { REG_VSTART, 0x02 },
  216. { REG_VSTOP, 0x7a }, { REG_VREF, 0x0a },
  217. { REG_COM3, 0 }, { REG_COM14, 0 },
  218. /* Mystery scaling numbers */
  219. { 0x70, 0x3a }, { 0x71, 0x35 },
  220. { 0x72, 0x11 }, { 0x73, 0xf0 },
  221. { 0xa2, 0x02 }, { REG_COM10, 0x0 },
  222. /* Gamma curve values */
  223. { 0x7a, 0x20 }, { 0x7b, 0x10 },
  224. { 0x7c, 0x1e }, { 0x7d, 0x35 },
  225. { 0x7e, 0x5a }, { 0x7f, 0x69 },
  226. { 0x80, 0x76 }, { 0x81, 0x80 },
  227. { 0x82, 0x88 }, { 0x83, 0x8f },
  228. { 0x84, 0x96 }, { 0x85, 0xa3 },
  229. { 0x86, 0xaf }, { 0x87, 0xc4 },
  230. { 0x88, 0xd7 }, { 0x89, 0xe8 },
  231. /* AGC and AEC parameters. Note we start by disabling those features,
  232. then turn them only after tweaking the values. */
  233. { REG_COM8, COM8_FASTAEC | COM8_AECSTEP | COM8_BFILT },
  234. { REG_GAIN, 0 }, { REG_AECH, 0 },
  235. { REG_COM4, 0x40 }, /* magic reserved bit */
  236. { REG_COM9, 0x18 }, /* 4x gain + magic rsvd bit */
  237. { REG_BD50MAX, 0x05 }, { REG_BD60MAX, 0x07 },
  238. { REG_AEW, 0x95 }, { REG_AEB, 0x33 },
  239. { REG_VPT, 0xe3 }, { REG_HAECC1, 0x78 },
  240. { REG_HAECC2, 0x68 }, { 0xa1, 0x03 }, /* magic */
  241. { REG_HAECC3, 0xd8 }, { REG_HAECC4, 0xd8 },
  242. { REG_HAECC5, 0xf0 }, { REG_HAECC6, 0x90 },
  243. { REG_HAECC7, 0x94 },
  244. { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC },
  245. /* Almost all of these are magic "reserved" values. */
  246. { REG_COM5, 0x61 }, { REG_COM6, 0x4b },
  247. { 0x16, 0x02 }, { REG_MVFP, 0x07 },
  248. { 0x21, 0x02 }, { 0x22, 0x91 },
  249. { 0x29, 0x07 }, { 0x33, 0x0b },
  250. { 0x35, 0x0b }, { 0x37, 0x1d },
  251. { 0x38, 0x71 }, { 0x39, 0x2a },
  252. { REG_COM12, 0x78 }, { 0x4d, 0x40 },
  253. { 0x4e, 0x20 }, { REG_GFIX, 0 },
  254. { 0x6b, 0x4a }, { 0x74, 0x10 },
  255. { 0x8d, 0x4f }, { 0x8e, 0 },
  256. { 0x8f, 0 }, { 0x90, 0 },
  257. { 0x91, 0 }, { 0x96, 0 },
  258. { 0x9a, 0 }, { 0xb0, 0x84 },
  259. { 0xb1, 0x0c }, { 0xb2, 0x0e },
  260. { 0xb3, 0x82 }, { 0xb8, 0x0a },
  261. /* More reserved magic, some of which tweaks white balance */
  262. { 0x43, 0x0a }, { 0x44, 0xf0 },
  263. { 0x45, 0x34 }, { 0x46, 0x58 },
  264. { 0x47, 0x28 }, { 0x48, 0x3a },
  265. { 0x59, 0x88 }, { 0x5a, 0x88 },
  266. { 0x5b, 0x44 }, { 0x5c, 0x67 },
  267. { 0x5d, 0x49 }, { 0x5e, 0x0e },
  268. { 0x6c, 0x0a }, { 0x6d, 0x55 },
  269. { 0x6e, 0x11 }, { 0x6f, 0x9f }, /* "9e for advance AWB" */
  270. { 0x6a, 0x40 }, { REG_BLUE, 0x40 },
  271. { REG_RED, 0x60 },
  272. { REG_COM8, COM8_FASTAEC|COM8_AECSTEP|COM8_BFILT|COM8_AGC|COM8_AEC|COM8_AWB },
  273. /* Matrix coefficients */
  274. { 0x4f, 0x80 }, { 0x50, 0x80 },
  275. { 0x51, 0 }, { 0x52, 0x22 },
  276. { 0x53, 0x5e }, { 0x54, 0x80 },
  277. { 0x58, 0x9e },
  278. { REG_COM16, COM16_AWBGAIN }, { REG_EDGE, 0 },
  279. { 0x75, 0x05 }, { 0x76, 0xe1 },
  280. { 0x4c, 0 }, { 0x77, 0x01 },
  281. { REG_COM13, 0xc3 }, { 0x4b, 0x09 },
  282. { 0xc9, 0x60 }, { REG_COM16, 0x38 },
  283. { 0x56, 0x40 },
  284. { 0x34, 0x11 }, { REG_COM11, COM11_EXP|COM11_HZAUTO },
  285. { 0xa4, 0x88 }, { 0x96, 0 },
  286. { 0x97, 0x30 }, { 0x98, 0x20 },
  287. { 0x99, 0x30 }, { 0x9a, 0x84 },
  288. { 0x9b, 0x29 }, { 0x9c, 0x03 },
  289. { 0x9d, 0x4c }, { 0x9e, 0x3f },
  290. { 0x78, 0x04 },
  291. /* Extra-weird stuff. Some sort of multiplexor register */
  292. { 0x79, 0x01 }, { 0xc8, 0xf0 },
  293. { 0x79, 0x0f }, { 0xc8, 0x00 },
  294. { 0x79, 0x10 }, { 0xc8, 0x7e },
  295. { 0x79, 0x0a }, { 0xc8, 0x80 },
  296. { 0x79, 0x0b }, { 0xc8, 0x01 },
  297. { 0x79, 0x0c }, { 0xc8, 0x0f },
  298. { 0x79, 0x0d }, { 0xc8, 0x20 },
  299. { 0x79, 0x09 }, { 0xc8, 0x80 },
  300. { 0x79, 0x02 }, { 0xc8, 0xc0 },
  301. { 0x79, 0x03 }, { 0xc8, 0x40 },
  302. { 0x79, 0x05 }, { 0xc8, 0x30 },
  303. { 0x79, 0x26 },
  304. { 0xff, 0xff }, /* END MARKER */
  305. };
  306. /*
  307. * Here we'll try to encapsulate the changes for just the output
  308. * video format.
  309. *
  310. * RGB656 and YUV422 come from OV; RGB444 is homebrewed.
  311. *
  312. * IMPORTANT RULE: the first entry must be for COM7, see ov7670_s_fmt for why.
  313. */
  314. static struct regval_list ov7670_fmt_yuv422[] = {
  315. { REG_COM7, 0x0 }, /* Selects YUV mode */
  316. { REG_RGB444, 0 }, /* No RGB444 please */
  317. { REG_COM1, 0 }, /* CCIR601 */
  318. { REG_COM15, COM15_R00FF },
  319. { REG_COM9, 0x18 }, /* 4x gain ceiling; 0x8 is reserved bit */
  320. { 0x4f, 0x80 }, /* "matrix coefficient 1" */
  321. { 0x50, 0x80 }, /* "matrix coefficient 2" */
  322. { 0x51, 0 }, /* vb */
  323. { 0x52, 0x22 }, /* "matrix coefficient 4" */
  324. { 0x53, 0x5e }, /* "matrix coefficient 5" */
  325. { 0x54, 0x80 }, /* "matrix coefficient 6" */
  326. { REG_COM13, COM13_GAMMA|COM13_UVSAT },
  327. { 0xff, 0xff },
  328. };
  329. static struct regval_list ov7670_fmt_rgb565[] = {
  330. { REG_COM7, COM7_RGB }, /* Selects RGB mode */
  331. { REG_RGB444, 0 }, /* No RGB444 please */
  332. { REG_COM1, 0x0 }, /* CCIR601 */
  333. { REG_COM15, COM15_RGB565 },
  334. { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
  335. { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
  336. { 0x50, 0xb3 }, /* "matrix coefficient 2" */
  337. { 0x51, 0 }, /* vb */
  338. { 0x52, 0x3d }, /* "matrix coefficient 4" */
  339. { 0x53, 0xa7 }, /* "matrix coefficient 5" */
  340. { 0x54, 0xe4 }, /* "matrix coefficient 6" */
  341. { REG_COM13, COM13_GAMMA|COM13_UVSAT },
  342. { 0xff, 0xff },
  343. };
  344. static struct regval_list ov7670_fmt_rgb444[] = {
  345. { REG_COM7, COM7_RGB }, /* Selects RGB mode */
  346. { REG_RGB444, R444_ENABLE }, /* Enable xxxxrrrr ggggbbbb */
  347. { REG_COM1, 0x0 }, /* CCIR601 */
  348. { REG_COM15, COM15_R01FE|COM15_RGB565 }, /* Data range needed? */
  349. { REG_COM9, 0x38 }, /* 16x gain ceiling; 0x8 is reserved bit */
  350. { 0x4f, 0xb3 }, /* "matrix coefficient 1" */
  351. { 0x50, 0xb3 }, /* "matrix coefficient 2" */
  352. { 0x51, 0 }, /* vb */
  353. { 0x52, 0x3d }, /* "matrix coefficient 4" */
  354. { 0x53, 0xa7 }, /* "matrix coefficient 5" */
  355. { 0x54, 0xe4 }, /* "matrix coefficient 6" */
  356. { REG_COM13, COM13_GAMMA|COM13_UVSAT|0x2 }, /* Magic rsvd bit */
  357. { 0xff, 0xff },
  358. };
  359. static struct regval_list ov7670_fmt_raw[] = {
  360. { REG_COM7, COM7_BAYER },
  361. { REG_COM13, 0x08 }, /* No gamma, magic rsvd bit */
  362. { REG_COM16, 0x3d }, /* Edge enhancement, denoise */
  363. { REG_REG76, 0xe1 }, /* Pix correction, magic rsvd */
  364. { 0xff, 0xff },
  365. };
  366. /*
  367. * Low-level register I/O.
  368. */
  369. static int ov7670_read(struct v4l2_subdev *sd, unsigned char reg,
  370. unsigned char *value)
  371. {
  372. struct i2c_client *client = v4l2_get_subdevdata(sd);
  373. int ret;
  374. ret = i2c_smbus_read_byte_data(client, reg);
  375. if (ret >= 0) {
  376. *value = (unsigned char)ret;
  377. ret = 0;
  378. }
  379. return ret;
  380. }
  381. static int ov7670_write(struct v4l2_subdev *sd, unsigned char reg,
  382. unsigned char value)
  383. {
  384. struct i2c_client *client = v4l2_get_subdevdata(sd);
  385. int ret = i2c_smbus_write_byte_data(client, reg, value);
  386. if (reg == REG_COM7 && (value & COM7_RESET))
  387. msleep(5); /* Wait for reset to run */
  388. return ret;
  389. }
  390. /*
  391. * Write a list of register settings; ff/ff stops the process.
  392. */
  393. static int ov7670_write_array(struct v4l2_subdev *sd, struct regval_list *vals)
  394. {
  395. while (vals->reg_num != 0xff || vals->value != 0xff) {
  396. int ret = ov7670_write(sd, vals->reg_num, vals->value);
  397. if (ret < 0)
  398. return ret;
  399. vals++;
  400. }
  401. return 0;
  402. }
  403. /*
  404. * Stuff that knows about the sensor.
  405. */
  406. static int ov7670_reset(struct v4l2_subdev *sd, u32 val)
  407. {
  408. ov7670_write(sd, REG_COM7, COM7_RESET);
  409. msleep(1);
  410. return 0;
  411. }
  412. static int ov7670_init(struct v4l2_subdev *sd, u32 val)
  413. {
  414. return ov7670_write_array(sd, ov7670_default_regs);
  415. }
  416. static int ov7670_detect(struct v4l2_subdev *sd)
  417. {
  418. unsigned char v;
  419. int ret;
  420. ret = ov7670_init(sd, 0);
  421. if (ret < 0)
  422. return ret;
  423. ret = ov7670_read(sd, REG_MIDH, &v);
  424. if (ret < 0)
  425. return ret;
  426. if (v != 0x7f) /* OV manuf. id. */
  427. return -ENODEV;
  428. ret = ov7670_read(sd, REG_MIDL, &v);
  429. if (ret < 0)
  430. return ret;
  431. if (v != 0xa2)
  432. return -ENODEV;
  433. /*
  434. * OK, we know we have an OmniVision chip...but which one?
  435. */
  436. ret = ov7670_read(sd, REG_PID, &v);
  437. if (ret < 0)
  438. return ret;
  439. if (v != 0x76) /* PID + VER = 0x76 / 0x73 */
  440. return -ENODEV;
  441. ret = ov7670_read(sd, REG_VER, &v);
  442. if (ret < 0)
  443. return ret;
  444. if (v != 0x73) /* PID + VER = 0x76 / 0x73 */
  445. return -ENODEV;
  446. return 0;
  447. }
  448. /*
  449. * Store information about the video data format. The color matrix
  450. * is deeply tied into the format, so keep the relevant values here.
  451. * The magic matrix nubmers come from OmniVision.
  452. */
  453. static struct ov7670_format_struct {
  454. __u8 *desc;
  455. __u32 pixelformat;
  456. struct regval_list *regs;
  457. int cmatrix[CMATRIX_LEN];
  458. int bpp; /* Bytes per pixel */
  459. } ov7670_formats[] = {
  460. {
  461. .desc = "YUYV 4:2:2",
  462. .pixelformat = V4L2_PIX_FMT_YUYV,
  463. .regs = ov7670_fmt_yuv422,
  464. .cmatrix = { 128, -128, 0, -34, -94, 128 },
  465. .bpp = 2,
  466. },
  467. {
  468. .desc = "RGB 444",
  469. .pixelformat = V4L2_PIX_FMT_RGB444,
  470. .regs = ov7670_fmt_rgb444,
  471. .cmatrix = { 179, -179, 0, -61, -176, 228 },
  472. .bpp = 2,
  473. },
  474. {
  475. .desc = "RGB 565",
  476. .pixelformat = V4L2_PIX_FMT_RGB565,
  477. .regs = ov7670_fmt_rgb565,
  478. .cmatrix = { 179, -179, 0, -61, -176, 228 },
  479. .bpp = 2,
  480. },
  481. {
  482. .desc = "Raw RGB Bayer",
  483. .pixelformat = V4L2_PIX_FMT_SBGGR8,
  484. .regs = ov7670_fmt_raw,
  485. .cmatrix = { 0, 0, 0, 0, 0, 0 },
  486. .bpp = 1
  487. },
  488. };
  489. #define N_OV7670_FMTS ARRAY_SIZE(ov7670_formats)
  490. /*
  491. * Then there is the issue of window sizes. Try to capture the info here.
  492. */
  493. /*
  494. * QCIF mode is done (by OV) in a very strange way - it actually looks like
  495. * VGA with weird scaling options - they do *not* use the canned QCIF mode
  496. * which is allegedly provided by the sensor. So here's the weird register
  497. * settings.
  498. */
  499. static struct regval_list ov7670_qcif_regs[] = {
  500. { REG_COM3, COM3_SCALEEN|COM3_DCWEN },
  501. { REG_COM3, COM3_DCWEN },
  502. { REG_COM14, COM14_DCWEN | 0x01},
  503. { 0x73, 0xf1 },
  504. { 0xa2, 0x52 },
  505. { 0x7b, 0x1c },
  506. { 0x7c, 0x28 },
  507. { 0x7d, 0x3c },
  508. { 0x7f, 0x69 },
  509. { REG_COM9, 0x38 },
  510. { 0xa1, 0x0b },
  511. { 0x74, 0x19 },
  512. { 0x9a, 0x80 },
  513. { 0x43, 0x14 },
  514. { REG_COM13, 0xc0 },
  515. { 0xff, 0xff },
  516. };
  517. static struct ov7670_win_size {
  518. int width;
  519. int height;
  520. unsigned char com7_bit;
  521. int hstart; /* Start/stop values for the camera. Note */
  522. int hstop; /* that they do not always make complete */
  523. int vstart; /* sense to humans, but evidently the sensor */
  524. int vstop; /* will do the right thing... */
  525. struct regval_list *regs; /* Regs to tweak */
  526. /* h/vref stuff */
  527. } ov7670_win_sizes[] = {
  528. /* VGA */
  529. {
  530. .width = VGA_WIDTH,
  531. .height = VGA_HEIGHT,
  532. .com7_bit = COM7_FMT_VGA,
  533. .hstart = 158, /* These values from */
  534. .hstop = 14, /* Omnivision */
  535. .vstart = 10,
  536. .vstop = 490,
  537. .regs = NULL,
  538. },
  539. /* CIF */
  540. {
  541. .width = CIF_WIDTH,
  542. .height = CIF_HEIGHT,
  543. .com7_bit = COM7_FMT_CIF,
  544. .hstart = 170, /* Empirically determined */
  545. .hstop = 90,
  546. .vstart = 14,
  547. .vstop = 494,
  548. .regs = NULL,
  549. },
  550. /* QVGA */
  551. {
  552. .width = QVGA_WIDTH,
  553. .height = QVGA_HEIGHT,
  554. .com7_bit = COM7_FMT_QVGA,
  555. .hstart = 164, /* Empirically determined */
  556. .hstop = 20,
  557. .vstart = 14,
  558. .vstop = 494,
  559. .regs = NULL,
  560. },
  561. /* QCIF */
  562. {
  563. .width = QCIF_WIDTH,
  564. .height = QCIF_HEIGHT,
  565. .com7_bit = COM7_FMT_VGA, /* see comment above */
  566. .hstart = 456, /* Empirically determined */
  567. .hstop = 24,
  568. .vstart = 14,
  569. .vstop = 494,
  570. .regs = ov7670_qcif_regs,
  571. },
  572. };
  573. #define N_WIN_SIZES (ARRAY_SIZE(ov7670_win_sizes))
  574. /*
  575. * Store a set of start/stop values into the camera.
  576. */
  577. static int ov7670_set_hw(struct v4l2_subdev *sd, int hstart, int hstop,
  578. int vstart, int vstop)
  579. {
  580. int ret;
  581. unsigned char v;
  582. /*
  583. * Horizontal: 11 bits, top 8 live in hstart and hstop. Bottom 3 of
  584. * hstart are in href[2:0], bottom 3 of hstop in href[5:3]. There is
  585. * a mystery "edge offset" value in the top two bits of href.
  586. */
  587. ret = ov7670_write(sd, REG_HSTART, (hstart >> 3) & 0xff);
  588. ret += ov7670_write(sd, REG_HSTOP, (hstop >> 3) & 0xff);
  589. ret += ov7670_read(sd, REG_HREF, &v);
  590. v = (v & 0xc0) | ((hstop & 0x7) << 3) | (hstart & 0x7);
  591. msleep(10);
  592. ret += ov7670_write(sd, REG_HREF, v);
  593. /*
  594. * Vertical: similar arrangement, but only 10 bits.
  595. */
  596. ret += ov7670_write(sd, REG_VSTART, (vstart >> 2) & 0xff);
  597. ret += ov7670_write(sd, REG_VSTOP, (vstop >> 2) & 0xff);
  598. ret += ov7670_read(sd, REG_VREF, &v);
  599. v = (v & 0xf0) | ((vstop & 0x3) << 2) | (vstart & 0x3);
  600. msleep(10);
  601. ret += ov7670_write(sd, REG_VREF, v);
  602. return ret;
  603. }
  604. static int ov7670_enum_fmt(struct v4l2_subdev *sd, struct v4l2_fmtdesc *fmt)
  605. {
  606. struct ov7670_format_struct *ofmt;
  607. if (fmt->index >= N_OV7670_FMTS)
  608. return -EINVAL;
  609. ofmt = ov7670_formats + fmt->index;
  610. fmt->flags = 0;
  611. strcpy(fmt->description, ofmt->desc);
  612. fmt->pixelformat = ofmt->pixelformat;
  613. return 0;
  614. }
  615. static int ov7670_try_fmt_internal(struct v4l2_subdev *sd,
  616. struct v4l2_format *fmt,
  617. struct ov7670_format_struct **ret_fmt,
  618. struct ov7670_win_size **ret_wsize)
  619. {
  620. int index;
  621. struct ov7670_win_size *wsize;
  622. struct v4l2_pix_format *pix = &fmt->fmt.pix;
  623. for (index = 0; index < N_OV7670_FMTS; index++)
  624. if (ov7670_formats[index].pixelformat == pix->pixelformat)
  625. break;
  626. if (index >= N_OV7670_FMTS) {
  627. /* default to first format */
  628. index = 0;
  629. pix->pixelformat = ov7670_formats[0].pixelformat;
  630. }
  631. if (ret_fmt != NULL)
  632. *ret_fmt = ov7670_formats + index;
  633. /*
  634. * Fields: the OV devices claim to be progressive.
  635. */
  636. pix->field = V4L2_FIELD_NONE;
  637. /*
  638. * Round requested image size down to the nearest
  639. * we support, but not below the smallest.
  640. */
  641. for (wsize = ov7670_win_sizes; wsize < ov7670_win_sizes + N_WIN_SIZES;
  642. wsize++)
  643. if (pix->width >= wsize->width && pix->height >= wsize->height)
  644. break;
  645. if (wsize >= ov7670_win_sizes + N_WIN_SIZES)
  646. wsize--; /* Take the smallest one */
  647. if (ret_wsize != NULL)
  648. *ret_wsize = wsize;
  649. /*
  650. * Note the size we'll actually handle.
  651. */
  652. pix->width = wsize->width;
  653. pix->height = wsize->height;
  654. pix->bytesperline = pix->width*ov7670_formats[index].bpp;
  655. pix->sizeimage = pix->height*pix->bytesperline;
  656. return 0;
  657. }
  658. static int ov7670_try_fmt(struct v4l2_subdev *sd, struct v4l2_format *fmt)
  659. {
  660. return ov7670_try_fmt_internal(sd, fmt, NULL, NULL);
  661. }
  662. /*
  663. * Set a format.
  664. */
  665. static int ov7670_s_fmt(struct v4l2_subdev *sd, struct v4l2_format *fmt)
  666. {
  667. int ret;
  668. struct ov7670_format_struct *ovfmt;
  669. struct ov7670_win_size *wsize;
  670. struct ov7670_info *info = to_state(sd);
  671. unsigned char com7;
  672. ret = ov7670_try_fmt_internal(sd, fmt, &ovfmt, &wsize);
  673. if (ret)
  674. return ret;
  675. /*
  676. * COM7 is a pain in the ass, it doesn't like to be read then
  677. * quickly written afterward. But we have everything we need
  678. * to set it absolutely here, as long as the format-specific
  679. * register sets list it first.
  680. */
  681. com7 = ovfmt->regs[0].value;
  682. com7 |= wsize->com7_bit;
  683. ov7670_write(sd, REG_COM7, com7);
  684. /*
  685. * Now write the rest of the array. Also store start/stops
  686. */
  687. ov7670_write_array(sd, ovfmt->regs + 1);
  688. ov7670_set_hw(sd, wsize->hstart, wsize->hstop, wsize->vstart,
  689. wsize->vstop);
  690. ret = 0;
  691. if (wsize->regs)
  692. ret = ov7670_write_array(sd, wsize->regs);
  693. info->fmt = ovfmt;
  694. /*
  695. * If we're running RGB565, we must rewrite clkrc after setting
  696. * the other parameters or the image looks poor. If we're *not*
  697. * doing RGB565, we must not rewrite clkrc or the image looks
  698. * *really* poor.
  699. */
  700. if (fmt->fmt.pix.pixelformat == V4L2_PIX_FMT_RGB565 && ret == 0)
  701. ret = ov7670_write(sd, REG_CLKRC, info->clkrc);
  702. return ret;
  703. }
  704. /*
  705. * Implement G/S_PARM. There is a "high quality" mode we could try
  706. * to do someday; for now, we just do the frame rate tweak.
  707. */
  708. static int ov7670_g_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
  709. {
  710. struct v4l2_captureparm *cp = &parms->parm.capture;
  711. struct ov7670_info *info = to_state(sd);
  712. if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  713. return -EINVAL;
  714. memset(cp, 0, sizeof(struct v4l2_captureparm));
  715. cp->capability = V4L2_CAP_TIMEPERFRAME;
  716. cp->timeperframe.numerator = 1;
  717. cp->timeperframe.denominator = OV7670_FRAME_RATE;
  718. if ((info->clkrc & CLK_EXT) == 0 && (info->clkrc & CLK_SCALE) > 1)
  719. cp->timeperframe.denominator /= (info->clkrc & CLK_SCALE);
  720. return 0;
  721. }
  722. static int ov7670_s_parm(struct v4l2_subdev *sd, struct v4l2_streamparm *parms)
  723. {
  724. struct v4l2_captureparm *cp = &parms->parm.capture;
  725. struct v4l2_fract *tpf = &cp->timeperframe;
  726. struct ov7670_info *info = to_state(sd);
  727. unsigned char clkrc;
  728. int ret, div;
  729. if (parms->type != V4L2_BUF_TYPE_VIDEO_CAPTURE)
  730. return -EINVAL;
  731. if (cp->extendedmode != 0)
  732. return -EINVAL;
  733. if (tpf->numerator == 0 || tpf->denominator == 0)
  734. div = 1; /* Reset to full rate */
  735. else
  736. div = (tpf->numerator*OV7670_FRAME_RATE)/tpf->denominator;
  737. if (div == 0)
  738. div = 1;
  739. else if (div > CLK_SCALE)
  740. div = CLK_SCALE;
  741. info->clkrc = (info->clkrc & 0x80) | div;
  742. tpf->numerator = 1;
  743. tpf->denominator = OV7670_FRAME_RATE/div;
  744. return ov7670_write(sd, REG_CLKRC, info->clkrc);
  745. }
  746. /*
  747. * Code for dealing with controls.
  748. */
  749. static int ov7670_store_cmatrix(struct v4l2_subdev *sd,
  750. int matrix[CMATRIX_LEN])
  751. {
  752. int i, ret;
  753. unsigned char signbits = 0;
  754. /*
  755. * Weird crap seems to exist in the upper part of
  756. * the sign bits register, so let's preserve it.
  757. */
  758. ret = ov7670_read(sd, REG_CMATRIX_SIGN, &signbits);
  759. signbits &= 0xc0;
  760. for (i = 0; i < CMATRIX_LEN; i++) {
  761. unsigned char raw;
  762. if (matrix[i] < 0) {
  763. signbits |= (1 << i);
  764. if (matrix[i] < -255)
  765. raw = 0xff;
  766. else
  767. raw = (-1 * matrix[i]) & 0xff;
  768. }
  769. else {
  770. if (matrix[i] > 255)
  771. raw = 0xff;
  772. else
  773. raw = matrix[i] & 0xff;
  774. }
  775. ret += ov7670_write(sd, REG_CMATRIX_BASE + i, raw);
  776. }
  777. ret += ov7670_write(sd, REG_CMATRIX_SIGN, signbits);
  778. return ret;
  779. }
  780. /*
  781. * Hue also requires messing with the color matrix. It also requires
  782. * trig functions, which tend not to be well supported in the kernel.
  783. * So here is a simple table of sine values, 0-90 degrees, in steps
  784. * of five degrees. Values are multiplied by 1000.
  785. *
  786. * The following naive approximate trig functions require an argument
  787. * carefully limited to -180 <= theta <= 180.
  788. */
  789. #define SIN_STEP 5
  790. static const int ov7670_sin_table[] = {
  791. 0, 87, 173, 258, 342, 422,
  792. 499, 573, 642, 707, 766, 819,
  793. 866, 906, 939, 965, 984, 996,
  794. 1000
  795. };
  796. static int ov7670_sine(int theta)
  797. {
  798. int chs = 1;
  799. int sine;
  800. if (theta < 0) {
  801. theta = -theta;
  802. chs = -1;
  803. }
  804. if (theta <= 90)
  805. sine = ov7670_sin_table[theta/SIN_STEP];
  806. else {
  807. theta -= 90;
  808. sine = 1000 - ov7670_sin_table[theta/SIN_STEP];
  809. }
  810. return sine*chs;
  811. }
  812. static int ov7670_cosine(int theta)
  813. {
  814. theta = 90 - theta;
  815. if (theta > 180)
  816. theta -= 360;
  817. else if (theta < -180)
  818. theta += 360;
  819. return ov7670_sine(theta);
  820. }
  821. static void ov7670_calc_cmatrix(struct ov7670_info *info,
  822. int matrix[CMATRIX_LEN])
  823. {
  824. int i;
  825. /*
  826. * Apply the current saturation setting first.
  827. */
  828. for (i = 0; i < CMATRIX_LEN; i++)
  829. matrix[i] = (info->fmt->cmatrix[i]*info->sat) >> 7;
  830. /*
  831. * Then, if need be, rotate the hue value.
  832. */
  833. if (info->hue != 0) {
  834. int sinth, costh, tmpmatrix[CMATRIX_LEN];
  835. memcpy(tmpmatrix, matrix, CMATRIX_LEN*sizeof(int));
  836. sinth = ov7670_sine(info->hue);
  837. costh = ov7670_cosine(info->hue);
  838. matrix[0] = (matrix[3]*sinth + matrix[0]*costh)/1000;
  839. matrix[1] = (matrix[4]*sinth + matrix[1]*costh)/1000;
  840. matrix[2] = (matrix[5]*sinth + matrix[2]*costh)/1000;
  841. matrix[3] = (matrix[3]*costh - matrix[0]*sinth)/1000;
  842. matrix[4] = (matrix[4]*costh - matrix[1]*sinth)/1000;
  843. matrix[5] = (matrix[5]*costh - matrix[2]*sinth)/1000;
  844. }
  845. }
  846. static int ov7670_s_sat(struct v4l2_subdev *sd, int value)
  847. {
  848. struct ov7670_info *info = to_state(sd);
  849. int matrix[CMATRIX_LEN];
  850. int ret;
  851. info->sat = value;
  852. ov7670_calc_cmatrix(info, matrix);
  853. ret = ov7670_store_cmatrix(sd, matrix);
  854. return ret;
  855. }
  856. static int ov7670_g_sat(struct v4l2_subdev *sd, __s32 *value)
  857. {
  858. struct ov7670_info *info = to_state(sd);
  859. *value = info->sat;
  860. return 0;
  861. }
  862. static int ov7670_s_hue(struct v4l2_subdev *sd, int value)
  863. {
  864. struct ov7670_info *info = to_state(sd);
  865. int matrix[CMATRIX_LEN];
  866. int ret;
  867. if (value < -180 || value > 180)
  868. return -EINVAL;
  869. info->hue = value;
  870. ov7670_calc_cmatrix(info, matrix);
  871. ret = ov7670_store_cmatrix(sd, matrix);
  872. return ret;
  873. }
  874. static int ov7670_g_hue(struct v4l2_subdev *sd, __s32 *value)
  875. {
  876. struct ov7670_info *info = to_state(sd);
  877. *value = info->hue;
  878. return 0;
  879. }
  880. /*
  881. * Some weird registers seem to store values in a sign/magnitude format!
  882. */
  883. static unsigned char ov7670_sm_to_abs(unsigned char v)
  884. {
  885. if ((v & 0x80) == 0)
  886. return v + 128;
  887. return 128 - (v & 0x7f);
  888. }
  889. static unsigned char ov7670_abs_to_sm(unsigned char v)
  890. {
  891. if (v > 127)
  892. return v & 0x7f;
  893. return (128 - v) | 0x80;
  894. }
  895. static int ov7670_s_brightness(struct v4l2_subdev *sd, int value)
  896. {
  897. unsigned char com8 = 0, v;
  898. int ret;
  899. ov7670_read(sd, REG_COM8, &com8);
  900. com8 &= ~COM8_AEC;
  901. ov7670_write(sd, REG_COM8, com8);
  902. v = ov7670_abs_to_sm(value);
  903. ret = ov7670_write(sd, REG_BRIGHT, v);
  904. return ret;
  905. }
  906. static int ov7670_g_brightness(struct v4l2_subdev *sd, __s32 *value)
  907. {
  908. unsigned char v = 0;
  909. int ret = ov7670_read(sd, REG_BRIGHT, &v);
  910. *value = ov7670_sm_to_abs(v);
  911. return ret;
  912. }
  913. static int ov7670_s_contrast(struct v4l2_subdev *sd, int value)
  914. {
  915. return ov7670_write(sd, REG_CONTRAS, (unsigned char) value);
  916. }
  917. static int ov7670_g_contrast(struct v4l2_subdev *sd, __s32 *value)
  918. {
  919. unsigned char v = 0;
  920. int ret = ov7670_read(sd, REG_CONTRAS, &v);
  921. *value = v;
  922. return ret;
  923. }
  924. static int ov7670_g_hflip(struct v4l2_subdev *sd, __s32 *value)
  925. {
  926. int ret;
  927. unsigned char v = 0;
  928. ret = ov7670_read(sd, REG_MVFP, &v);
  929. *value = (v & MVFP_MIRROR) == MVFP_MIRROR;
  930. return ret;
  931. }
  932. static int ov7670_s_hflip(struct v4l2_subdev *sd, int value)
  933. {
  934. unsigned char v = 0;
  935. int ret;
  936. ret = ov7670_read(sd, REG_MVFP, &v);
  937. if (value)
  938. v |= MVFP_MIRROR;
  939. else
  940. v &= ~MVFP_MIRROR;
  941. msleep(10); /* FIXME */
  942. ret += ov7670_write(sd, REG_MVFP, v);
  943. return ret;
  944. }
  945. static int ov7670_g_vflip(struct v4l2_subdev *sd, __s32 *value)
  946. {
  947. int ret;
  948. unsigned char v = 0;
  949. ret = ov7670_read(sd, REG_MVFP, &v);
  950. *value = (v & MVFP_FLIP) == MVFP_FLIP;
  951. return ret;
  952. }
  953. static int ov7670_s_vflip(struct v4l2_subdev *sd, int value)
  954. {
  955. unsigned char v = 0;
  956. int ret;
  957. ret = ov7670_read(sd, REG_MVFP, &v);
  958. if (value)
  959. v |= MVFP_FLIP;
  960. else
  961. v &= ~MVFP_FLIP;
  962. msleep(10); /* FIXME */
  963. ret += ov7670_write(sd, REG_MVFP, v);
  964. return ret;
  965. }
  966. static int ov7670_queryctrl(struct v4l2_subdev *sd,
  967. struct v4l2_queryctrl *qc)
  968. {
  969. /* Fill in min, max, step and default value for these controls. */
  970. switch (qc->id) {
  971. case V4L2_CID_BRIGHTNESS:
  972. return v4l2_ctrl_query_fill(qc, 0, 255, 1, 128);
  973. case V4L2_CID_CONTRAST:
  974. return v4l2_ctrl_query_fill(qc, 0, 127, 1, 64);
  975. case V4L2_CID_VFLIP:
  976. case V4L2_CID_HFLIP:
  977. return v4l2_ctrl_query_fill(qc, 0, 1, 1, 0);
  978. case V4L2_CID_SATURATION:
  979. return v4l2_ctrl_query_fill(qc, 0, 256, 1, 128);
  980. case V4L2_CID_HUE:
  981. return v4l2_ctrl_query_fill(qc, -180, 180, 5, 0);
  982. }
  983. return -EINVAL;
  984. }
  985. static int ov7670_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  986. {
  987. switch (ctrl->id) {
  988. case V4L2_CID_BRIGHTNESS:
  989. return ov7670_g_brightness(sd, &ctrl->value);
  990. case V4L2_CID_CONTRAST:
  991. return ov7670_g_contrast(sd, &ctrl->value);
  992. case V4L2_CID_SATURATION:
  993. return ov7670_g_sat(sd, &ctrl->value);
  994. case V4L2_CID_HUE:
  995. return ov7670_g_hue(sd, &ctrl->value);
  996. case V4L2_CID_VFLIP:
  997. return ov7670_g_vflip(sd, &ctrl->value);
  998. case V4L2_CID_HFLIP:
  999. return ov7670_g_hflip(sd, &ctrl->value);
  1000. }
  1001. return -EINVAL;
  1002. }
  1003. static int ov7670_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  1004. {
  1005. switch (ctrl->id) {
  1006. case V4L2_CID_BRIGHTNESS:
  1007. return ov7670_s_brightness(sd, ctrl->value);
  1008. case V4L2_CID_CONTRAST:
  1009. return ov7670_s_contrast(sd, ctrl->value);
  1010. case V4L2_CID_SATURATION:
  1011. return ov7670_s_sat(sd, ctrl->value);
  1012. case V4L2_CID_HUE:
  1013. return ov7670_s_hue(sd, ctrl->value);
  1014. case V4L2_CID_VFLIP:
  1015. return ov7670_s_vflip(sd, ctrl->value);
  1016. case V4L2_CID_HFLIP:
  1017. return ov7670_s_hflip(sd, ctrl->value);
  1018. }
  1019. return -EINVAL;
  1020. }
  1021. static int ov7670_g_chip_ident(struct v4l2_subdev *sd,
  1022. struct v4l2_dbg_chip_ident *chip)
  1023. {
  1024. struct i2c_client *client = v4l2_get_subdevdata(sd);
  1025. return v4l2_chip_ident_i2c_client(client, chip, V4L2_IDENT_OV7670, 0);
  1026. }
  1027. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1028. static int ov7670_g_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
  1029. {
  1030. struct i2c_client *client = v4l2_get_subdevdata(sd);
  1031. unsigned char val = 0;
  1032. int ret;
  1033. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  1034. return -EINVAL;
  1035. if (!capable(CAP_SYS_ADMIN))
  1036. return -EPERM;
  1037. ret = ov7670_read(sd, reg->reg & 0xff, &val);
  1038. reg->val = val;
  1039. reg->size = 1;
  1040. return ret;
  1041. }
  1042. static int ov7670_s_register(struct v4l2_subdev *sd, struct v4l2_dbg_register *reg)
  1043. {
  1044. struct i2c_client *client = v4l2_get_subdevdata(sd);
  1045. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  1046. return -EINVAL;
  1047. if (!capable(CAP_SYS_ADMIN))
  1048. return -EPERM;
  1049. ov7670_write(sd, reg->reg & 0xff, reg->val & 0xff);
  1050. return 0;
  1051. }
  1052. #endif
  1053. /* ----------------------------------------------------------------------- */
  1054. static const struct v4l2_subdev_core_ops ov7670_core_ops = {
  1055. .g_chip_ident = ov7670_g_chip_ident,
  1056. .g_ctrl = ov7670_g_ctrl,
  1057. .s_ctrl = ov7670_s_ctrl,
  1058. .queryctrl = ov7670_queryctrl,
  1059. .reset = ov7670_reset,
  1060. .init = ov7670_init,
  1061. #ifdef CONFIG_VIDEO_ADV_DEBUG
  1062. .g_register = ov7670_g_register,
  1063. .s_register = ov7670_s_register,
  1064. #endif
  1065. };
  1066. static const struct v4l2_subdev_video_ops ov7670_video_ops = {
  1067. .enum_fmt = ov7670_enum_fmt,
  1068. .try_fmt = ov7670_try_fmt,
  1069. .s_fmt = ov7670_s_fmt,
  1070. .s_parm = ov7670_s_parm,
  1071. .g_parm = ov7670_g_parm,
  1072. };
  1073. static const struct v4l2_subdev_ops ov7670_ops = {
  1074. .core = &ov7670_core_ops,
  1075. .video = &ov7670_video_ops,
  1076. };
  1077. /* ----------------------------------------------------------------------- */
  1078. static int ov7670_probe(struct i2c_client *client,
  1079. const struct i2c_device_id *id)
  1080. {
  1081. struct v4l2_subdev *sd;
  1082. struct ov7670_info *info;
  1083. int ret;
  1084. info = kzalloc(sizeof(struct ov7670_info), GFP_KERNEL);
  1085. if (info == NULL)
  1086. return -ENOMEM;
  1087. sd = &info->sd;
  1088. v4l2_i2c_subdev_init(sd, client, &ov7670_ops);
  1089. /* Make sure it's an ov7670 */
  1090. ret = ov7670_detect(sd);
  1091. if (ret) {
  1092. v4l_dbg(1, debug, client,
  1093. "chip found @ 0x%x (%s) is not an ov7670 chip.\n",
  1094. client->addr << 1, client->adapter->name);
  1095. kfree(info);
  1096. return ret;
  1097. }
  1098. v4l_info(client, "chip found @ 0x%02x (%s)\n",
  1099. client->addr << 1, client->adapter->name);
  1100. info->fmt = &ov7670_formats[0];
  1101. info->sat = 128; /* Review this */
  1102. info->clkrc = 1; /* 30fps */
  1103. return 0;
  1104. }
  1105. static int ov7670_remove(struct i2c_client *client)
  1106. {
  1107. struct v4l2_subdev *sd = i2c_get_clientdata(client);
  1108. v4l2_device_unregister_subdev(sd);
  1109. kfree(to_state(sd));
  1110. return 0;
  1111. }
  1112. static const struct i2c_device_id ov7670_id[] = {
  1113. { "ov7670", 0 },
  1114. { }
  1115. };
  1116. MODULE_DEVICE_TABLE(i2c, ov7670_id);
  1117. static struct v4l2_i2c_driver_data v4l2_i2c_data = {
  1118. .name = "ov7670",
  1119. .probe = ov7670_probe,
  1120. .remove = ov7670_remove,
  1121. .id_table = ov7670_id,
  1122. };