ipipe.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346
  1. /* -*- linux-c -*-
  2. * linux/arch/blackfin/kernel/ipipe.c
  3. *
  4. * Copyright (C) 2005-2007 Philippe Gerum.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation, Inc., 675 Mass Ave, Cambridge MA 02139,
  9. * USA; either version 2 of the License, or (at your option) any later
  10. * version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. *
  21. * Architecture-dependent I-pipe support for the Blackfin.
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/sched.h>
  25. #include <linux/module.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/percpu.h>
  28. #include <linux/bitops.h>
  29. #include <linux/slab.h>
  30. #include <linux/errno.h>
  31. #include <linux/kthread.h>
  32. #include <linux/unistd.h>
  33. #include <linux/io.h>
  34. #include <asm/system.h>
  35. #include <asm/atomic.h>
  36. DEFINE_PER_CPU(struct pt_regs, __ipipe_tick_regs);
  37. asmlinkage void asm_do_IRQ(unsigned int irq, struct pt_regs *regs);
  38. static void __ipipe_no_irqtail(void);
  39. unsigned long __ipipe_irq_tail_hook = (unsigned long)&__ipipe_no_irqtail;
  40. EXPORT_SYMBOL(__ipipe_irq_tail_hook);
  41. unsigned long __ipipe_core_clock;
  42. EXPORT_SYMBOL(__ipipe_core_clock);
  43. unsigned long __ipipe_freq_scale;
  44. EXPORT_SYMBOL(__ipipe_freq_scale);
  45. atomic_t __ipipe_irq_lvdepth[IVG15 + 1];
  46. unsigned long __ipipe_irq_lvmask = bfin_no_irqs;
  47. EXPORT_SYMBOL(__ipipe_irq_lvmask);
  48. static void __ipipe_ack_irq(unsigned irq, struct irq_desc *desc)
  49. {
  50. desc->ipipe_ack(irq, desc);
  51. }
  52. /*
  53. * __ipipe_enable_pipeline() -- We are running on the boot CPU, hw
  54. * interrupts are off, and secondary CPUs are still lost in space.
  55. */
  56. void __ipipe_enable_pipeline(void)
  57. {
  58. unsigned irq;
  59. __ipipe_core_clock = get_cclk(); /* Fetch this once. */
  60. __ipipe_freq_scale = 1000000000UL / __ipipe_core_clock;
  61. for (irq = 0; irq < NR_IRQS; ++irq)
  62. ipipe_virtualize_irq(ipipe_root_domain,
  63. irq,
  64. (ipipe_irq_handler_t)&asm_do_IRQ,
  65. NULL,
  66. &__ipipe_ack_irq,
  67. IPIPE_HANDLE_MASK | IPIPE_PASS_MASK);
  68. }
  69. /*
  70. * __ipipe_handle_irq() -- IPIPE's generic IRQ handler. An optimistic
  71. * interrupt protection log is maintained here for each domain. Hw
  72. * interrupts are masked on entry.
  73. */
  74. void __ipipe_handle_irq(unsigned irq, struct pt_regs *regs)
  75. {
  76. struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
  77. struct ipipe_domain *this_domain, *next_domain;
  78. struct list_head *head, *pos;
  79. struct ipipe_irqdesc *idesc;
  80. int m_ack, s = -1;
  81. /*
  82. * Software-triggered IRQs do not need any ack. The contents
  83. * of the register frame should only be used when processing
  84. * the timer interrupt, but not for handling any other
  85. * interrupt.
  86. */
  87. m_ack = (regs == NULL || irq == IRQ_SYSTMR || irq == IRQ_CORETMR);
  88. this_domain = __ipipe_current_domain;
  89. idesc = &this_domain->irqs[irq];
  90. if (unlikely(test_bit(IPIPE_STICKY_FLAG, &idesc->control)))
  91. head = &this_domain->p_link;
  92. else {
  93. head = __ipipe_pipeline.next;
  94. next_domain = list_entry(head, struct ipipe_domain, p_link);
  95. idesc = &next_domain->irqs[irq];
  96. if (likely(test_bit(IPIPE_WIRED_FLAG, &idesc->control))) {
  97. if (!m_ack && idesc->acknowledge != NULL)
  98. idesc->acknowledge(irq, irq_to_desc(irq));
  99. if (test_bit(IPIPE_SYNCDEFER_FLAG, &p->status))
  100. s = __test_and_set_bit(IPIPE_STALL_FLAG,
  101. &p->status);
  102. __ipipe_dispatch_wired(next_domain, irq);
  103. goto out;
  104. }
  105. }
  106. /* Ack the interrupt. */
  107. pos = head;
  108. while (pos != &__ipipe_pipeline) {
  109. next_domain = list_entry(pos, struct ipipe_domain, p_link);
  110. idesc = &next_domain->irqs[irq];
  111. if (test_bit(IPIPE_HANDLE_FLAG, &idesc->control)) {
  112. __ipipe_set_irq_pending(next_domain, irq);
  113. if (!m_ack && idesc->acknowledge != NULL) {
  114. idesc->acknowledge(irq, irq_to_desc(irq));
  115. m_ack = 1;
  116. }
  117. }
  118. if (!test_bit(IPIPE_PASS_FLAG, &idesc->control))
  119. break;
  120. pos = next_domain->p_link.next;
  121. }
  122. /*
  123. * Now walk the pipeline, yielding control to the highest
  124. * priority domain that has pending interrupt(s) or
  125. * immediately to the current domain if the interrupt has been
  126. * marked as 'sticky'. This search does not go beyond the
  127. * current domain in the pipeline. We also enforce the
  128. * additional root stage lock (blackfin-specific).
  129. */
  130. if (test_bit(IPIPE_SYNCDEFER_FLAG, &p->status))
  131. s = __test_and_set_bit(IPIPE_STALL_FLAG, &p->status);
  132. /*
  133. * If the interrupt preempted the head domain, then do not
  134. * even try to walk the pipeline, unless an interrupt is
  135. * pending for it.
  136. */
  137. if (test_bit(IPIPE_AHEAD_FLAG, &this_domain->flags) &&
  138. ipipe_head_cpudom_var(irqpend_himask) == 0)
  139. goto out;
  140. __ipipe_walk_pipeline(head);
  141. out:
  142. if (!s)
  143. __clear_bit(IPIPE_STALL_FLAG, &p->status);
  144. }
  145. int __ipipe_check_root(void)
  146. {
  147. return ipipe_root_domain_p;
  148. }
  149. void __ipipe_enable_irqdesc(struct ipipe_domain *ipd, unsigned irq)
  150. {
  151. struct irq_desc *desc = irq_to_desc(irq);
  152. int prio = __ipipe_get_irq_priority(irq);
  153. desc->depth = 0;
  154. if (ipd != &ipipe_root &&
  155. atomic_inc_return(&__ipipe_irq_lvdepth[prio]) == 1)
  156. __set_bit(prio, &__ipipe_irq_lvmask);
  157. }
  158. EXPORT_SYMBOL(__ipipe_enable_irqdesc);
  159. void __ipipe_disable_irqdesc(struct ipipe_domain *ipd, unsigned irq)
  160. {
  161. int prio = __ipipe_get_irq_priority(irq);
  162. if (ipd != &ipipe_root &&
  163. atomic_dec_and_test(&__ipipe_irq_lvdepth[prio]))
  164. __clear_bit(prio, &__ipipe_irq_lvmask);
  165. }
  166. EXPORT_SYMBOL(__ipipe_disable_irqdesc);
  167. void __ipipe_stall_root_raw(void)
  168. {
  169. /*
  170. * This code is called by the ins{bwl} routines (see
  171. * arch/blackfin/lib/ins.S), which are heavily used by the
  172. * network stack. It masks all interrupts but those handled by
  173. * non-root domains, so that we keep decent network transfer
  174. * rates for Linux without inducing pathological jitter for
  175. * the real-time domain.
  176. */
  177. __asm__ __volatile__ ("sti %0;" : : "d"(__ipipe_irq_lvmask));
  178. __set_bit(IPIPE_STALL_FLAG,
  179. &ipipe_root_cpudom_var(status));
  180. }
  181. void __ipipe_unstall_root_raw(void)
  182. {
  183. __clear_bit(IPIPE_STALL_FLAG,
  184. &ipipe_root_cpudom_var(status));
  185. __asm__ __volatile__ ("sti %0;" : : "d"(bfin_irq_flags));
  186. }
  187. int __ipipe_syscall_root(struct pt_regs *regs)
  188. {
  189. struct ipipe_percpu_domain_data *p;
  190. unsigned long flags;
  191. int ret;
  192. /*
  193. * We need to run the IRQ tail hook whenever we don't
  194. * propagate a syscall to higher domains, because we know that
  195. * important operations might be pending there (e.g. Xenomai
  196. * deferred rescheduling).
  197. */
  198. if (regs->orig_p0 < NR_syscalls) {
  199. void (*hook)(void) = (void (*)(void))__ipipe_irq_tail_hook;
  200. hook();
  201. if ((current->flags & PF_EVNOTIFY) == 0)
  202. return 0;
  203. }
  204. /*
  205. * This routine either returns:
  206. * 0 -- if the syscall is to be passed to Linux;
  207. * >0 -- if the syscall should not be passed to Linux, and no
  208. * tail work should be performed;
  209. * <0 -- if the syscall should not be passed to Linux but the
  210. * tail work has to be performed (for handling signals etc).
  211. */
  212. if (!__ipipe_event_monitored_p(IPIPE_EVENT_SYSCALL))
  213. return 0;
  214. ret = __ipipe_dispatch_event(IPIPE_EVENT_SYSCALL, regs);
  215. local_irq_save_hw(flags);
  216. if (!__ipipe_root_domain_p) {
  217. local_irq_restore_hw(flags);
  218. return 1;
  219. }
  220. p = ipipe_root_cpudom_ptr();
  221. if ((p->irqpend_himask & IPIPE_IRQMASK_VIRT) != 0)
  222. __ipipe_sync_pipeline(IPIPE_IRQMASK_VIRT);
  223. local_irq_restore_hw(flags);
  224. return -ret;
  225. }
  226. unsigned long ipipe_critical_enter(void (*syncfn) (void))
  227. {
  228. unsigned long flags;
  229. local_irq_save_hw(flags);
  230. return flags;
  231. }
  232. void ipipe_critical_exit(unsigned long flags)
  233. {
  234. local_irq_restore_hw(flags);
  235. }
  236. static void __ipipe_no_irqtail(void)
  237. {
  238. }
  239. int ipipe_get_sysinfo(struct ipipe_sysinfo *info)
  240. {
  241. info->ncpus = num_online_cpus();
  242. info->cpufreq = ipipe_cpu_freq();
  243. info->archdep.tmirq = IPIPE_TIMER_IRQ;
  244. info->archdep.tmfreq = info->cpufreq;
  245. return 0;
  246. }
  247. /*
  248. * ipipe_trigger_irq() -- Push the interrupt at front of the pipeline
  249. * just like if it has been actually received from a hw source. Also
  250. * works for virtual interrupts.
  251. */
  252. int ipipe_trigger_irq(unsigned irq)
  253. {
  254. unsigned long flags;
  255. #ifdef CONFIG_IPIPE_DEBUG
  256. if (irq >= IPIPE_NR_IRQS ||
  257. (ipipe_virtual_irq_p(irq)
  258. && !test_bit(irq - IPIPE_VIRQ_BASE, &__ipipe_virtual_irq_map)))
  259. return -EINVAL;
  260. #endif
  261. local_irq_save_hw(flags);
  262. __ipipe_handle_irq(irq, NULL);
  263. local_irq_restore_hw(flags);
  264. return 1;
  265. }
  266. asmlinkage void __ipipe_sync_root(void)
  267. {
  268. void (*irq_tail_hook)(void) = (void (*)(void))__ipipe_irq_tail_hook;
  269. unsigned long flags;
  270. BUG_ON(irqs_disabled());
  271. local_irq_save_hw(flags);
  272. if (irq_tail_hook)
  273. irq_tail_hook();
  274. clear_thread_flag(TIF_IRQ_SYNC);
  275. if (ipipe_root_cpudom_var(irqpend_himask) != 0)
  276. __ipipe_sync_pipeline(IPIPE_IRQMASK_ANY);
  277. local_irq_restore_hw(flags);
  278. }
  279. void ___ipipe_sync_pipeline(unsigned long syncmask)
  280. {
  281. if (__ipipe_root_domain_p &&
  282. test_bit(IPIPE_SYNCDEFER_FLAG, &ipipe_root_cpudom_var(status)))
  283. return;
  284. __ipipe_sync_stage(syncmask);
  285. }