power8-pmu.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605
  1. /*
  2. * Performance counter support for POWER8 processors.
  3. *
  4. * Copyright 2009 Paul Mackerras, IBM Corporation.
  5. * Copyright 2013 Michael Ellerman, IBM Corporation.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/perf_event.h>
  14. #include <asm/firmware.h>
  15. /*
  16. * Some power8 event codes.
  17. */
  18. #define PM_CYC 0x0001e
  19. #define PM_GCT_NOSLOT_CYC 0x100f8
  20. #define PM_CMPLU_STALL 0x4000a
  21. #define PM_INST_CMPL 0x00002
  22. #define PM_BRU_FIN 0x10068
  23. #define PM_BR_MPRED_CMPL 0x400f6
  24. /*
  25. * Raw event encoding for POWER8:
  26. *
  27. * 60 56 52 48 44 40 36 32
  28. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  29. * [ thresh_cmp ] [ thresh_ctl ]
  30. * |
  31. * thresh start/stop OR FAB match -*
  32. *
  33. * 28 24 20 16 12 8 4 0
  34. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  35. * [ ] [ sample ] [cache] [ pmc ] [unit ] c m [ pmcxsel ]
  36. * | | | | |
  37. * | | | | *- mark
  38. * | | *- L1/L2/L3 cache_sel |
  39. * | | |
  40. * | *- sampling mode for marked events *- combine
  41. * |
  42. * *- thresh_sel
  43. *
  44. * Below uses IBM bit numbering.
  45. *
  46. * MMCR1[x:y] = unit (PMCxUNIT)
  47. * MMCR1[x] = combine (PMCxCOMB)
  48. *
  49. * if pmc == 3 and unit == 0 and pmcxsel[0:6] == 0b0101011
  50. * # PM_MRK_FAB_RSP_MATCH
  51. * MMCR1[20:27] = thresh_ctl (FAB_CRESP_MATCH / FAB_TYPE_MATCH)
  52. * else if pmc == 4 and unit == 0xf and pmcxsel[0:6] == 0b0101001
  53. * # PM_MRK_FAB_RSP_MATCH_CYC
  54. * MMCR1[20:27] = thresh_ctl (FAB_CRESP_MATCH / FAB_TYPE_MATCH)
  55. * else
  56. * MMCRA[48:55] = thresh_ctl (THRESH START/END)
  57. *
  58. * if thresh_sel:
  59. * MMCRA[45:47] = thresh_sel
  60. *
  61. * if thresh_cmp:
  62. * MMCRA[22:24] = thresh_cmp[0:2]
  63. * MMCRA[25:31] = thresh_cmp[3:9]
  64. *
  65. * if unit == 6 or unit == 7
  66. * MMCRC[53:55] = cache_sel[1:3] (L2EVENT_SEL)
  67. * else if unit == 8 or unit == 9:
  68. * if cache_sel[0] == 0: # L3 bank
  69. * MMCRC[47:49] = cache_sel[1:3] (L3EVENT_SEL0)
  70. * else if cache_sel[0] == 1:
  71. * MMCRC[50:51] = cache_sel[2:3] (L3EVENT_SEL1)
  72. * else if cache_sel[1]: # L1 event
  73. * MMCR1[16] = cache_sel[2]
  74.  * MMCR1[17] = cache_sel[3]
  75. *
  76. * if mark:
  77. * MMCRA[63] = 1 (SAMPLE_ENABLE)
  78. * MMCRA[57:59] = sample[0:2] (RAND_SAMP_ELIG)
  79.  * MMCRA[61:62] = sample[3:4] (RAND_SAMP_MODE)
  80. *
  81. */
  82. #define EVENT_THR_CMP_SHIFT 40 /* Threshold CMP value */
  83. #define EVENT_THR_CMP_MASK 0x3ff
  84. #define EVENT_THR_CTL_SHIFT 32 /* Threshold control value (start/stop) */
  85. #define EVENT_THR_CTL_MASK 0xffull
  86. #define EVENT_THR_SEL_SHIFT 29 /* Threshold select value */
  87. #define EVENT_THR_SEL_MASK 0x7
  88. #define EVENT_THRESH_SHIFT 29 /* All threshold bits */
  89. #define EVENT_THRESH_MASK 0x1fffffull
  90. #define EVENT_SAMPLE_SHIFT 24 /* Sampling mode & eligibility */
  91. #define EVENT_SAMPLE_MASK 0x1f
  92. #define EVENT_CACHE_SEL_SHIFT 20 /* L2/L3 cache select */
  93. #define EVENT_CACHE_SEL_MASK 0xf
  94. #define EVENT_IS_L1 (4 << EVENT_CACHE_SEL_SHIFT)
  95. #define EVENT_PMC_SHIFT 16 /* PMC number (1-based) */
  96. #define EVENT_PMC_MASK 0xf
  97. #define EVENT_UNIT_SHIFT 12 /* Unit */
  98. #define EVENT_UNIT_MASK 0xf
  99. #define EVENT_COMBINE_SHIFT 11 /* Combine bit */
  100. #define EVENT_COMBINE_MASK 0x1
  101. #define EVENT_MARKED_SHIFT 8 /* Marked bit */
  102. #define EVENT_MARKED_MASK 0x1
  103. #define EVENT_IS_MARKED (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT)
  104. #define EVENT_PSEL_MASK 0xff /* PMCxSEL value */
  105. #define EVENT_VALID_MASK \
  106. ((EVENT_THRESH_MASK << EVENT_THRESH_SHIFT) | \
  107. (EVENT_SAMPLE_MASK << EVENT_SAMPLE_SHIFT) | \
  108. (EVENT_CACHE_SEL_MASK << EVENT_CACHE_SEL_SHIFT) | \
  109. (EVENT_PMC_MASK << EVENT_PMC_SHIFT) | \
  110. (EVENT_UNIT_MASK << EVENT_UNIT_SHIFT) | \
  111. (EVENT_COMBINE_MASK << EVENT_COMBINE_SHIFT) | \
  112. (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT) | \
  113. EVENT_PSEL_MASK)
  114. /* MMCRA IFM bits - POWER8 */
  115. #define POWER8_MMCRA_IFM1 0x0000000040000000UL
  116. #define POWER8_MMCRA_IFM2 0x0000000080000000UL
  117. #define POWER8_MMCRA_IFM3 0x00000000C0000000UL
  118. #define ONLY_PLM \
  119. (PERF_SAMPLE_BRANCH_USER |\
  120. PERF_SAMPLE_BRANCH_KERNEL |\
  121. PERF_SAMPLE_BRANCH_HV)
  122. /*
  123. * Layout of constraint bits:
  124. *
  125. * 60 56 52 48 44 40 36 32
  126. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  127. * [ fab_match ] [ thresh_cmp ] [ thresh_ctl ] [ ]
  128. * |
  129. * thresh_sel -*
  130. *
  131. * 28 24 20 16 12 8 4 0
  132. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  133. * [ ] [ sample ] [ ] [6] [5] [4] [3] [2] [1]
  134. * | |
  135. * L1 I/D qualifier -* | Count of events for each PMC.
  136. * | p1, p2, p3, p4, p5, p6.
  137. * nc - number of counters -*
  138. *
  139. * The PMC fields P1..P6, and NC, are adder fields. As we accumulate constraints
  140. * we want the low bit of each field to be added to any existing value.
  141. *
  142. * Everything else is a value field.
  143. */
  144. #define CNST_FAB_MATCH_VAL(v) (((v) & EVENT_THR_CTL_MASK) << 56)
  145. #define CNST_FAB_MATCH_MASK CNST_FAB_MATCH_VAL(EVENT_THR_CTL_MASK)
  146. /* We just throw all the threshold bits into the constraint */
  147. #define CNST_THRESH_VAL(v) (((v) & EVENT_THRESH_MASK) << 32)
  148. #define CNST_THRESH_MASK CNST_THRESH_VAL(EVENT_THRESH_MASK)
  149. #define CNST_L1_QUAL_VAL(v) (((v) & 3) << 22)
  150. #define CNST_L1_QUAL_MASK CNST_L1_QUAL_VAL(3)
  151. #define CNST_SAMPLE_VAL(v) (((v) & EVENT_SAMPLE_MASK) << 16)
  152. #define CNST_SAMPLE_MASK CNST_SAMPLE_VAL(EVENT_SAMPLE_MASK)
  153. /*
  154. * For NC we are counting up to 4 events. This requires three bits, and we need
  155. * the fifth event to overflow and set the 4th bit. To achieve that we bias the
  156. * fields by 3 in test_adder.
  157. */
  158. #define CNST_NC_SHIFT 12
  159. #define CNST_NC_VAL (1 << CNST_NC_SHIFT)
  160. #define CNST_NC_MASK (8 << CNST_NC_SHIFT)
  161. #define POWER8_TEST_ADDER (3 << CNST_NC_SHIFT)
  162. /*
  163. * For the per-PMC fields we have two bits. The low bit is added, so if two
  164. * events ask for the same PMC the sum will overflow, setting the high bit,
  165. * indicating an error. So our mask sets the high bit.
  166. */
  167. #define CNST_PMC_SHIFT(pmc) ((pmc - 1) * 2)
  168. #define CNST_PMC_VAL(pmc) (1 << CNST_PMC_SHIFT(pmc))
  169. #define CNST_PMC_MASK(pmc) (2 << CNST_PMC_SHIFT(pmc))
  170. /* Our add_fields is defined as: */
  171. #define POWER8_ADD_FIELDS \
  172. CNST_PMC_VAL(1) | CNST_PMC_VAL(2) | CNST_PMC_VAL(3) | \
  173. CNST_PMC_VAL(4) | CNST_PMC_VAL(5) | CNST_PMC_VAL(6) | CNST_NC_VAL
  174. /* Bits in MMCR1 for POWER8 */
  175. #define MMCR1_UNIT_SHIFT(pmc) (60 - (4 * ((pmc) - 1)))
  176. #define MMCR1_COMBINE_SHIFT(pmc) (35 - ((pmc) - 1))
  177. #define MMCR1_PMCSEL_SHIFT(pmc) (24 - (((pmc) - 1)) * 8)
  178. #define MMCR1_DC_QUAL_SHIFT 47
  179. #define MMCR1_IC_QUAL_SHIFT 46
  180. /* Bits in MMCRA for POWER8 */
  181. #define MMCRA_SAMP_MODE_SHIFT 1
  182. #define MMCRA_SAMP_ELIG_SHIFT 4
  183. #define MMCRA_THR_CTL_SHIFT 8
  184. #define MMCRA_THR_SEL_SHIFT 16
  185. #define MMCRA_THR_CMP_SHIFT 32
  186. #define MMCRA_SDAR_MODE_TLB (1ull << 42)
  187. static inline bool event_is_fab_match(u64 event)
  188. {
  189. /* Only check pmc, unit and pmcxsel, ignore the edge bit (0) */
  190. event &= 0xff0fe;
  191. /* PM_MRK_FAB_RSP_MATCH & PM_MRK_FAB_RSP_MATCH_CYC */
  192. return (event == 0x30056 || event == 0x4f052);
  193. }
  194. static int power8_get_constraint(u64 event, unsigned long *maskp, unsigned long *valp)
  195. {
  196. unsigned int unit, pmc, cache;
  197. unsigned long mask, value;
  198. mask = value = 0;
  199. if (event & ~EVENT_VALID_MASK)
  200. return -1;
  201. pmc = (event >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
  202. unit = (event >> EVENT_UNIT_SHIFT) & EVENT_UNIT_MASK;
  203. cache = (event >> EVENT_CACHE_SEL_SHIFT) & EVENT_CACHE_SEL_MASK;
  204. if (pmc) {
  205. if (pmc > 6)
  206. return -1;
  207. mask |= CNST_PMC_MASK(pmc);
  208. value |= CNST_PMC_VAL(pmc);
  209. if (pmc >= 5 && event != 0x500fa && event != 0x600f4)
  210. return -1;
  211. }
  212. if (pmc <= 4) {
  213. /*
  214. * Add to number of counters in use. Note this includes events with
  215. * a PMC of 0 - they still need a PMC, it's just assigned later.
  216. * Don't count events on PMC 5 & 6, there is only one valid event
  217. * on each of those counters, and they are handled above.
  218. */
  219. mask |= CNST_NC_MASK;
  220. value |= CNST_NC_VAL;
  221. }
  222. if (unit >= 6 && unit <= 9) {
  223. /*
  224. * L2/L3 events contain a cache selector field, which is
  225. * supposed to be programmed into MMCRC. However MMCRC is only
  226. * HV writable, and there is no API for guest kernels to modify
  227. * it. The solution is for the hypervisor to initialise the
  228. * field to zeroes, and for us to only ever allow events that
  229. * have a cache selector of zero.
  230. */
  231. if (cache)
  232. return -1;
  233. } else if (event & EVENT_IS_L1) {
  234. mask |= CNST_L1_QUAL_MASK;
  235. value |= CNST_L1_QUAL_VAL(cache);
  236. }
  237. if (event & EVENT_IS_MARKED) {
  238. mask |= CNST_SAMPLE_MASK;
  239. value |= CNST_SAMPLE_VAL(event >> EVENT_SAMPLE_SHIFT);
  240. }
  241. /*
  242. * Special case for PM_MRK_FAB_RSP_MATCH and PM_MRK_FAB_RSP_MATCH_CYC,
  243. * the threshold control bits are used for the match value.
  244. */
  245. if (event_is_fab_match(event)) {
  246. mask |= CNST_FAB_MATCH_MASK;
  247. value |= CNST_FAB_MATCH_VAL(event >> EVENT_THR_CTL_SHIFT);
  248. } else {
  249. /*
  250. * Check the mantissa upper two bits are not zero, unless the
  251. * exponent is also zero. See the THRESH_CMP_MANTISSA doc.
  252. */
  253. unsigned int cmp, exp;
  254. cmp = (event >> EVENT_THR_CMP_SHIFT) & EVENT_THR_CMP_MASK;
  255. exp = cmp >> 7;
  256. if (exp && (cmp & 0x60) == 0)
  257. return -1;
  258. mask |= CNST_THRESH_MASK;
  259. value |= CNST_THRESH_VAL(event >> EVENT_THRESH_SHIFT);
  260. }
  261. *maskp = mask;
  262. *valp = value;
  263. return 0;
  264. }
  265. static int power8_compute_mmcr(u64 event[], int n_ev,
  266. unsigned int hwc[], unsigned long mmcr[])
  267. {
  268. unsigned long mmcra, mmcr1, unit, combine, psel, cache, val;
  269. unsigned int pmc, pmc_inuse;
  270. int i;
  271. pmc_inuse = 0;
  272. /* First pass to count resource use */
  273. for (i = 0; i < n_ev; ++i) {
  274. pmc = (event[i] >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
  275. if (pmc)
  276. pmc_inuse |= 1 << pmc;
  277. }
  278. /* In continous sampling mode, update SDAR on TLB miss */
  279. mmcra = MMCRA_SDAR_MODE_TLB;
  280. mmcr1 = 0;
  281. /* Second pass: assign PMCs, set all MMCR1 fields */
  282. for (i = 0; i < n_ev; ++i) {
  283. pmc = (event[i] >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
  284. unit = (event[i] >> EVENT_UNIT_SHIFT) & EVENT_UNIT_MASK;
  285. combine = (event[i] >> EVENT_COMBINE_SHIFT) & EVENT_COMBINE_MASK;
  286. psel = event[i] & EVENT_PSEL_MASK;
  287. if (!pmc) {
  288. for (pmc = 1; pmc <= 4; ++pmc) {
  289. if (!(pmc_inuse & (1 << pmc)))
  290. break;
  291. }
  292. pmc_inuse |= 1 << pmc;
  293. }
  294. if (pmc <= 4) {
  295. mmcr1 |= unit << MMCR1_UNIT_SHIFT(pmc);
  296. mmcr1 |= combine << MMCR1_COMBINE_SHIFT(pmc);
  297. mmcr1 |= psel << MMCR1_PMCSEL_SHIFT(pmc);
  298. }
  299. if (event[i] & EVENT_IS_L1) {
  300. cache = event[i] >> EVENT_CACHE_SEL_SHIFT;
  301. mmcr1 |= (cache & 1) << MMCR1_IC_QUAL_SHIFT;
  302. cache >>= 1;
  303. mmcr1 |= (cache & 1) << MMCR1_DC_QUAL_SHIFT;
  304. }
  305. if (event[i] & EVENT_IS_MARKED) {
  306. mmcra |= MMCRA_SAMPLE_ENABLE;
  307. val = (event[i] >> EVENT_SAMPLE_SHIFT) & EVENT_SAMPLE_MASK;
  308. if (val) {
  309. mmcra |= (val & 3) << MMCRA_SAMP_MODE_SHIFT;
  310. mmcra |= (val >> 2) << MMCRA_SAMP_ELIG_SHIFT;
  311. }
  312. }
  313. /*
  314. * PM_MRK_FAB_RSP_MATCH and PM_MRK_FAB_RSP_MATCH_CYC,
  315. * the threshold bits are used for the match value.
  316. */
  317. if (event_is_fab_match(event[i])) {
  318. mmcr1 |= (event[i] >> EVENT_THR_CTL_SHIFT) &
  319. EVENT_THR_CTL_MASK;
  320. } else {
  321. val = (event[i] >> EVENT_THR_CTL_SHIFT) & EVENT_THR_CTL_MASK;
  322. mmcra |= val << MMCRA_THR_CTL_SHIFT;
  323. val = (event[i] >> EVENT_THR_SEL_SHIFT) & EVENT_THR_SEL_MASK;
  324. mmcra |= val << MMCRA_THR_SEL_SHIFT;
  325. val = (event[i] >> EVENT_THR_CMP_SHIFT) & EVENT_THR_CMP_MASK;
  326. mmcra |= val << MMCRA_THR_CMP_SHIFT;
  327. }
  328. hwc[i] = pmc - 1;
  329. }
  330. /* Return MMCRx values */
  331. mmcr[0] = 0;
  332. /* pmc_inuse is 1-based */
  333. if (pmc_inuse & 2)
  334. mmcr[0] = MMCR0_PMC1CE;
  335. if (pmc_inuse & 0x7c)
  336. mmcr[0] |= MMCR0_PMCjCE;
  337. mmcr[1] = mmcr1;
  338. mmcr[2] = mmcra;
  339. return 0;
  340. }
  341. #define MAX_ALT 2
  342. /* Table of alternatives, sorted by column 0 */
  343. static const unsigned int event_alternatives[][MAX_ALT] = {
  344. { 0x10134, 0x301e2 }, /* PM_MRK_ST_CMPL */
  345. { 0x10138, 0x40138 }, /* PM_BR_MRK_2PATH */
  346. { 0x18082, 0x3e05e }, /* PM_L3_CO_MEPF */
  347. { 0x1d14e, 0x401e8 }, /* PM_MRK_DATA_FROM_L2MISS */
  348. { 0x1e054, 0x4000a }, /* PM_CMPLU_STALL */
  349. { 0x20036, 0x40036 }, /* PM_BR_2PATH */
  350. { 0x200f2, 0x300f2 }, /* PM_INST_DISP */
  351. { 0x200f4, 0x600f4 }, /* PM_RUN_CYC */
  352. { 0x2013c, 0x3012e }, /* PM_MRK_FILT_MATCH */
  353. { 0x3e054, 0x400f0 }, /* PM_LD_MISS_L1 */
  354. { 0x400fa, 0x500fa }, /* PM_RUN_INST_CMPL */
  355. };
  356. /*
  357. * Scan the alternatives table for a match and return the
  358. * index into the alternatives table if found, else -1.
  359. */
  360. static int find_alternative(u64 event)
  361. {
  362. int i, j;
  363. for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
  364. if (event < event_alternatives[i][0])
  365. break;
  366. for (j = 0; j < MAX_ALT && event_alternatives[i][j]; ++j)
  367. if (event == event_alternatives[i][j])
  368. return i;
  369. }
  370. return -1;
  371. }
  372. static int power8_get_alternatives(u64 event, unsigned int flags, u64 alt[])
  373. {
  374. int i, j, num_alt = 0;
  375. u64 alt_event;
  376. alt[num_alt++] = event;
  377. i = find_alternative(event);
  378. if (i >= 0) {
  379. /* Filter out the original event, it's already in alt[0] */
  380. for (j = 0; j < MAX_ALT; ++j) {
  381. alt_event = event_alternatives[i][j];
  382. if (alt_event && alt_event != event)
  383. alt[num_alt++] = alt_event;
  384. }
  385. }
  386. if (flags & PPMU_ONLY_COUNT_RUN) {
  387. /*
  388. * We're only counting in RUN state, so PM_CYC is equivalent to
  389. * PM_RUN_CYC and PM_INST_CMPL === PM_RUN_INST_CMPL.
  390. */
  391. j = num_alt;
  392. for (i = 0; i < num_alt; ++i) {
  393. switch (alt[i]) {
  394. case 0x1e: /* PM_CYC */
  395. alt[j++] = 0x600f4; /* PM_RUN_CYC */
  396. break;
  397. case 0x600f4: /* PM_RUN_CYC */
  398. alt[j++] = 0x1e;
  399. break;
  400. case 0x2: /* PM_PPC_CMPL */
  401. alt[j++] = 0x500fa; /* PM_RUN_INST_CMPL */
  402. break;
  403. case 0x500fa: /* PM_RUN_INST_CMPL */
  404. alt[j++] = 0x2; /* PM_PPC_CMPL */
  405. break;
  406. }
  407. }
  408. num_alt = j;
  409. }
  410. return num_alt;
  411. }
  412. static void power8_disable_pmc(unsigned int pmc, unsigned long mmcr[])
  413. {
  414. if (pmc <= 3)
  415. mmcr[1] &= ~(0xffUL << MMCR1_PMCSEL_SHIFT(pmc + 1));
  416. }
  417. PMU_FORMAT_ATTR(event, "config:0-49");
  418. PMU_FORMAT_ATTR(pmcxsel, "config:0-7");
  419. PMU_FORMAT_ATTR(mark, "config:8");
  420. PMU_FORMAT_ATTR(combine, "config:11");
  421. PMU_FORMAT_ATTR(unit, "config:12-15");
  422. PMU_FORMAT_ATTR(pmc, "config:16-19");
  423. PMU_FORMAT_ATTR(cache_sel, "config:20-23");
  424. PMU_FORMAT_ATTR(sample_mode, "config:24-28");
  425. PMU_FORMAT_ATTR(thresh_sel, "config:29-31");
  426. PMU_FORMAT_ATTR(thresh_stop, "config:32-35");
  427. PMU_FORMAT_ATTR(thresh_start, "config:36-39");
  428. PMU_FORMAT_ATTR(thresh_cmp, "config:40-49");
  429. static struct attribute *power8_pmu_format_attr[] = {
  430. &format_attr_event.attr,
  431. &format_attr_pmcxsel.attr,
  432. &format_attr_mark.attr,
  433. &format_attr_combine.attr,
  434. &format_attr_unit.attr,
  435. &format_attr_pmc.attr,
  436. &format_attr_cache_sel.attr,
  437. &format_attr_sample_mode.attr,
  438. &format_attr_thresh_sel.attr,
  439. &format_attr_thresh_stop.attr,
  440. &format_attr_thresh_start.attr,
  441. &format_attr_thresh_cmp.attr,
  442. NULL,
  443. };
  444. struct attribute_group power8_pmu_format_group = {
  445. .name = "format",
  446. .attrs = power8_pmu_format_attr,
  447. };
  448. static const struct attribute_group *power8_pmu_attr_groups[] = {
  449. &power8_pmu_format_group,
  450. NULL,
  451. };
  452. static int power8_generic_events[] = {
  453. [PERF_COUNT_HW_CPU_CYCLES] = PM_CYC,
  454. [PERF_COUNT_HW_STALLED_CYCLES_FRONTEND] = PM_GCT_NOSLOT_CYC,
  455. [PERF_COUNT_HW_STALLED_CYCLES_BACKEND] = PM_CMPLU_STALL,
  456. [PERF_COUNT_HW_INSTRUCTIONS] = PM_INST_CMPL,
  457. [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = PM_BRU_FIN,
  458. [PERF_COUNT_HW_BRANCH_MISSES] = PM_BR_MPRED_CMPL,
  459. };
  460. static u64 power8_bhrb_filter_map(u64 branch_sample_type)
  461. {
  462. u64 pmu_bhrb_filter = 0;
  463. u64 br_privilege = branch_sample_type & ONLY_PLM;
  464. /* BHRB and regular PMU events share the same prvillege state
  465. * filter configuration. BHRB is always recorded along with a
  466. * regular PMU event. So privilege state filter criteria for BHRB
  467. * and the companion PMU events has to be the same. As a default
  468. * "perf record" tool sets all privillege bits ON when no filter
  469. * criteria is provided in the command line. So as along as all
  470. * privillege bits are ON or they are OFF, we are good to go.
  471. */
  472. if ((br_privilege != 7) && (br_privilege != 0))
  473. return -1;
  474. /* No branch filter requested */
  475. if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY)
  476. return pmu_bhrb_filter;
  477. /* Invalid branch filter options - HW does not support */
  478. if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_RETURN)
  479. return -1;
  480. if (branch_sample_type & PERF_SAMPLE_BRANCH_IND_CALL)
  481. return -1;
  482. if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_CALL) {
  483. pmu_bhrb_filter |= POWER8_MMCRA_IFM1;
  484. return pmu_bhrb_filter;
  485. }
  486. /* Every thing else is unsupported */
  487. return -1;
  488. }
  489. static void power8_config_bhrb(u64 pmu_bhrb_filter)
  490. {
  491. /* Enable BHRB filter in PMU */
  492. mtspr(SPRN_MMCRA, (mfspr(SPRN_MMCRA) | pmu_bhrb_filter));
  493. }
  494. static struct power_pmu power8_pmu = {
  495. .name = "POWER8",
  496. .n_counter = 6,
  497. .max_alternatives = MAX_ALT + 1,
  498. .add_fields = POWER8_ADD_FIELDS,
  499. .test_adder = POWER8_TEST_ADDER,
  500. .compute_mmcr = power8_compute_mmcr,
  501. .config_bhrb = power8_config_bhrb,
  502. .bhrb_filter_map = power8_bhrb_filter_map,
  503. .get_constraint = power8_get_constraint,
  504. .get_alternatives = power8_get_alternatives,
  505. .disable_pmc = power8_disable_pmc,
  506. .flags = PPMU_HAS_SSLOT | PPMU_HAS_SIER | PPMU_BHRB,
  507. .n_generic = ARRAY_SIZE(power8_generic_events),
  508. .generic_events = power8_generic_events,
  509. .attr_groups = power8_pmu_attr_groups,
  510. .bhrb_nr = 32,
  511. };
  512. static int __init init_power8_pmu(void)
  513. {
  514. if (!cur_cpu_spec->oprofile_cpu_type ||
  515. strcmp(cur_cpu_spec->oprofile_cpu_type, "ppc64/power8"))
  516. return -ENODEV;
  517. return register_power_pmu(&power8_pmu);
  518. }
  519. early_initcall(init_power8_pmu);