nic.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2011 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/delay.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/pci.h>
  14. #include <linux/module.h>
  15. #include <linux/seq_file.h>
  16. #include <linux/cpu_rmap.h>
  17. #include "net_driver.h"
  18. #include "bitfield.h"
  19. #include "efx.h"
  20. #include "nic.h"
  21. #include "farch_regs.h"
  22. #include "io.h"
  23. #include "workarounds.h"
  24. /**************************************************************************
  25. *
  26. * Configurable values
  27. *
  28. **************************************************************************
  29. */
  30. /* This is set to 16 for a good reason. In summary, if larger than
  31. * 16, the descriptor cache holds more than a default socket
  32. * buffer's worth of packets (for UDP we can only have at most one
  33. * socket buffer's worth outstanding). This combined with the fact
  34. * that we only get 1 TX event per descriptor cache means the NIC
  35. * goes idle.
  36. */
  37. #define TX_DC_ENTRIES 16
  38. #define TX_DC_ENTRIES_ORDER 1
  39. #define RX_DC_ENTRIES 64
  40. #define RX_DC_ENTRIES_ORDER 3
  41. /* If EFX_MAX_INT_ERRORS internal errors occur within
  42. * EFX_INT_ERROR_EXPIRE seconds, we consider the NIC broken and
  43. * disable it.
  44. */
  45. #define EFX_INT_ERROR_EXPIRE 3600
  46. #define EFX_MAX_INT_ERRORS 5
  47. /* Depth of RX flush request fifo */
  48. #define EFX_RX_FLUSH_COUNT 4
  49. /* Driver generated events */
  50. #define _EFX_CHANNEL_MAGIC_TEST 0x000101
  51. #define _EFX_CHANNEL_MAGIC_FILL 0x000102
  52. #define _EFX_CHANNEL_MAGIC_RX_DRAIN 0x000103
  53. #define _EFX_CHANNEL_MAGIC_TX_DRAIN 0x000104
  54. #define _EFX_CHANNEL_MAGIC(_code, _data) ((_code) << 8 | (_data))
  55. #define _EFX_CHANNEL_MAGIC_CODE(_magic) ((_magic) >> 8)
  56. #define EFX_CHANNEL_MAGIC_TEST(_channel) \
  57. _EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_TEST, (_channel)->channel)
  58. #define EFX_CHANNEL_MAGIC_FILL(_rx_queue) \
  59. _EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_FILL, \
  60. efx_rx_queue_index(_rx_queue))
  61. #define EFX_CHANNEL_MAGIC_RX_DRAIN(_rx_queue) \
  62. _EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_RX_DRAIN, \
  63. efx_rx_queue_index(_rx_queue))
  64. #define EFX_CHANNEL_MAGIC_TX_DRAIN(_tx_queue) \
  65. _EFX_CHANNEL_MAGIC(_EFX_CHANNEL_MAGIC_TX_DRAIN, \
  66. (_tx_queue)->queue)
  67. static void efx_magic_event(struct efx_channel *channel, u32 magic);
  68. /**************************************************************************
  69. *
  70. * Solarstorm hardware access
  71. *
  72. **************************************************************************/
  73. static inline void efx_write_buf_tbl(struct efx_nic *efx, efx_qword_t *value,
  74. unsigned int index)
  75. {
  76. efx_sram_writeq(efx, efx->membase + efx->type->buf_tbl_base,
  77. value, index);
  78. }
  79. /* Read the current event from the event queue */
  80. static inline efx_qword_t *efx_event(struct efx_channel *channel,
  81. unsigned int index)
  82. {
  83. return ((efx_qword_t *) (channel->eventq.buf.addr)) +
  84. (index & channel->eventq_mask);
  85. }
  86. /* See if an event is present
  87. *
  88. * We check both the high and low dword of the event for all ones. We
  89. * wrote all ones when we cleared the event, and no valid event can
  90. * have all ones in either its high or low dwords. This approach is
  91. * robust against reordering.
  92. *
  93. * Note that using a single 64-bit comparison is incorrect; even
  94. * though the CPU read will be atomic, the DMA write may not be.
  95. */
  96. static inline int efx_event_present(efx_qword_t *event)
  97. {
  98. return !(EFX_DWORD_IS_ALL_ONES(event->dword[0]) |
  99. EFX_DWORD_IS_ALL_ONES(event->dword[1]));
  100. }
  101. static bool efx_masked_compare_oword(const efx_oword_t *a, const efx_oword_t *b,
  102. const efx_oword_t *mask)
  103. {
  104. return ((a->u64[0] ^ b->u64[0]) & mask->u64[0]) ||
  105. ((a->u64[1] ^ b->u64[1]) & mask->u64[1]);
  106. }
  107. int efx_nic_test_registers(struct efx_nic *efx,
  108. const struct efx_nic_register_test *regs,
  109. size_t n_regs)
  110. {
  111. unsigned address = 0, i, j;
  112. efx_oword_t mask, imask, original, reg, buf;
  113. for (i = 0; i < n_regs; ++i) {
  114. address = regs[i].address;
  115. mask = imask = regs[i].mask;
  116. EFX_INVERT_OWORD(imask);
  117. efx_reado(efx, &original, address);
  118. /* bit sweep on and off */
  119. for (j = 0; j < 128; j++) {
  120. if (!EFX_EXTRACT_OWORD32(mask, j, j))
  121. continue;
  122. /* Test this testable bit can be set in isolation */
  123. EFX_AND_OWORD(reg, original, mask);
  124. EFX_SET_OWORD32(reg, j, j, 1);
  125. efx_writeo(efx, &reg, address);
  126. efx_reado(efx, &buf, address);
  127. if (efx_masked_compare_oword(&reg, &buf, &mask))
  128. goto fail;
  129. /* Test this testable bit can be cleared in isolation */
  130. EFX_OR_OWORD(reg, original, mask);
  131. EFX_SET_OWORD32(reg, j, j, 0);
  132. efx_writeo(efx, &reg, address);
  133. efx_reado(efx, &buf, address);
  134. if (efx_masked_compare_oword(&reg, &buf, &mask))
  135. goto fail;
  136. }
  137. efx_writeo(efx, &original, address);
  138. }
  139. return 0;
  140. fail:
  141. netif_err(efx, hw, efx->net_dev,
  142. "wrote "EFX_OWORD_FMT" read "EFX_OWORD_FMT
  143. " at address 0x%x mask "EFX_OWORD_FMT"\n", EFX_OWORD_VAL(reg),
  144. EFX_OWORD_VAL(buf), address, EFX_OWORD_VAL(mask));
  145. return -EIO;
  146. }
  147. /**************************************************************************
  148. *
  149. * Special buffer handling
  150. * Special buffers are used for event queues and the TX and RX
  151. * descriptor rings.
  152. *
  153. *************************************************************************/
  154. /*
  155. * Initialise a special buffer
  156. *
  157. * This will define a buffer (previously allocated via
  158. * efx_alloc_special_buffer()) in the buffer table, allowing
  159. * it to be used for event queues, descriptor rings etc.
  160. */
  161. static void
  162. efx_init_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
  163. {
  164. efx_qword_t buf_desc;
  165. unsigned int index;
  166. dma_addr_t dma_addr;
  167. int i;
  168. EFX_BUG_ON_PARANOID(!buffer->buf.addr);
  169. /* Write buffer descriptors to NIC */
  170. for (i = 0; i < buffer->entries; i++) {
  171. index = buffer->index + i;
  172. dma_addr = buffer->buf.dma_addr + (i * EFX_BUF_SIZE);
  173. netif_dbg(efx, probe, efx->net_dev,
  174. "mapping special buffer %d at %llx\n",
  175. index, (unsigned long long)dma_addr);
  176. EFX_POPULATE_QWORD_3(buf_desc,
  177. FRF_AZ_BUF_ADR_REGION, 0,
  178. FRF_AZ_BUF_ADR_FBUF, dma_addr >> 12,
  179. FRF_AZ_BUF_OWNER_ID_FBUF, 0);
  180. efx_write_buf_tbl(efx, &buf_desc, index);
  181. }
  182. }
  183. /* Unmaps a buffer and clears the buffer table entries */
  184. static void
  185. efx_fini_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
  186. {
  187. efx_oword_t buf_tbl_upd;
  188. unsigned int start = buffer->index;
  189. unsigned int end = (buffer->index + buffer->entries - 1);
  190. if (!buffer->entries)
  191. return;
  192. netif_dbg(efx, hw, efx->net_dev, "unmapping special buffers %d-%d\n",
  193. buffer->index, buffer->index + buffer->entries - 1);
  194. EFX_POPULATE_OWORD_4(buf_tbl_upd,
  195. FRF_AZ_BUF_UPD_CMD, 0,
  196. FRF_AZ_BUF_CLR_CMD, 1,
  197. FRF_AZ_BUF_CLR_END_ID, end,
  198. FRF_AZ_BUF_CLR_START_ID, start);
  199. efx_writeo(efx, &buf_tbl_upd, FR_AZ_BUF_TBL_UPD);
  200. }
  201. /*
  202. * Allocate a new special buffer
  203. *
  204. * This allocates memory for a new buffer, clears it and allocates a
  205. * new buffer ID range. It does not write into the buffer table.
  206. *
  207. * This call will allocate 4KB buffers, since 8KB buffers can't be
  208. * used for event queues and descriptor rings.
  209. */
  210. static int efx_alloc_special_buffer(struct efx_nic *efx,
  211. struct efx_special_buffer *buffer,
  212. unsigned int len)
  213. {
  214. len = ALIGN(len, EFX_BUF_SIZE);
  215. if (efx_nic_alloc_buffer(efx, &buffer->buf, len, GFP_KERNEL))
  216. return -ENOMEM;
  217. buffer->entries = len / EFX_BUF_SIZE;
  218. BUG_ON(buffer->buf.dma_addr & (EFX_BUF_SIZE - 1));
  219. /* Select new buffer ID */
  220. buffer->index = efx->next_buffer_table;
  221. efx->next_buffer_table += buffer->entries;
  222. #ifdef CONFIG_SFC_SRIOV
  223. BUG_ON(efx_sriov_enabled(efx) &&
  224. efx->vf_buftbl_base < efx->next_buffer_table);
  225. #endif
  226. netif_dbg(efx, probe, efx->net_dev,
  227. "allocating special buffers %d-%d at %llx+%x "
  228. "(virt %p phys %llx)\n", buffer->index,
  229. buffer->index + buffer->entries - 1,
  230. (u64)buffer->buf.dma_addr, len,
  231. buffer->buf.addr, (u64)virt_to_phys(buffer->buf.addr));
  232. return 0;
  233. }
  234. static void
  235. efx_free_special_buffer(struct efx_nic *efx, struct efx_special_buffer *buffer)
  236. {
  237. if (!buffer->buf.addr)
  238. return;
  239. netif_dbg(efx, hw, efx->net_dev,
  240. "deallocating special buffers %d-%d at %llx+%x "
  241. "(virt %p phys %llx)\n", buffer->index,
  242. buffer->index + buffer->entries - 1,
  243. (u64)buffer->buf.dma_addr, buffer->buf.len,
  244. buffer->buf.addr, (u64)virt_to_phys(buffer->buf.addr));
  245. efx_nic_free_buffer(efx, &buffer->buf);
  246. buffer->entries = 0;
  247. }
  248. /**************************************************************************
  249. *
  250. * Generic buffer handling
  251. * These buffers are used for interrupt status, MAC stats, etc.
  252. *
  253. **************************************************************************/
  254. int efx_nic_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
  255. unsigned int len, gfp_t gfp_flags)
  256. {
  257. buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len,
  258. &buffer->dma_addr,
  259. gfp_flags | __GFP_ZERO);
  260. if (!buffer->addr)
  261. return -ENOMEM;
  262. buffer->len = len;
  263. return 0;
  264. }
  265. void efx_nic_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
  266. {
  267. if (buffer->addr) {
  268. dma_free_coherent(&efx->pci_dev->dev, buffer->len,
  269. buffer->addr, buffer->dma_addr);
  270. buffer->addr = NULL;
  271. }
  272. }
  273. /**************************************************************************
  274. *
  275. * TX path
  276. *
  277. **************************************************************************/
  278. /* Returns a pointer to the specified transmit descriptor in the TX
  279. * descriptor queue belonging to the specified channel.
  280. */
  281. static inline efx_qword_t *
  282. efx_tx_desc(struct efx_tx_queue *tx_queue, unsigned int index)
  283. {
  284. return ((efx_qword_t *) (tx_queue->txd.buf.addr)) + index;
  285. }
  286. /* This writes to the TX_DESC_WPTR; write pointer for TX descriptor ring */
  287. static inline void efx_notify_tx_desc(struct efx_tx_queue *tx_queue)
  288. {
  289. unsigned write_ptr;
  290. efx_dword_t reg;
  291. write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
  292. EFX_POPULATE_DWORD_1(reg, FRF_AZ_TX_DESC_WPTR_DWORD, write_ptr);
  293. efx_writed_page(tx_queue->efx, &reg,
  294. FR_AZ_TX_DESC_UPD_DWORD_P0, tx_queue->queue);
  295. }
  296. /* Write pointer and first descriptor for TX descriptor ring */
  297. static inline void efx_push_tx_desc(struct efx_tx_queue *tx_queue,
  298. const efx_qword_t *txd)
  299. {
  300. unsigned write_ptr;
  301. efx_oword_t reg;
  302. BUILD_BUG_ON(FRF_AZ_TX_DESC_LBN != 0);
  303. BUILD_BUG_ON(FR_AA_TX_DESC_UPD_KER != FR_BZ_TX_DESC_UPD_P0);
  304. write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
  305. EFX_POPULATE_OWORD_2(reg, FRF_AZ_TX_DESC_PUSH_CMD, true,
  306. FRF_AZ_TX_DESC_WPTR, write_ptr);
  307. reg.qword[0] = *txd;
  308. efx_writeo_page(tx_queue->efx, &reg,
  309. FR_BZ_TX_DESC_UPD_P0, tx_queue->queue);
  310. }
  311. static inline bool
  312. efx_may_push_tx_desc(struct efx_tx_queue *tx_queue, unsigned int write_count)
  313. {
  314. unsigned empty_read_count = ACCESS_ONCE(tx_queue->empty_read_count);
  315. if (empty_read_count == 0)
  316. return false;
  317. tx_queue->empty_read_count = 0;
  318. return ((empty_read_count ^ write_count) & ~EFX_EMPTY_COUNT_VALID) == 0
  319. && tx_queue->write_count - write_count == 1;
  320. }
  321. /* For each entry inserted into the software descriptor ring, create a
  322. * descriptor in the hardware TX descriptor ring (in host memory), and
  323. * write a doorbell.
  324. */
  325. void efx_nic_push_buffers(struct efx_tx_queue *tx_queue)
  326. {
  327. struct efx_tx_buffer *buffer;
  328. efx_qword_t *txd;
  329. unsigned write_ptr;
  330. unsigned old_write_count = tx_queue->write_count;
  331. BUG_ON(tx_queue->write_count == tx_queue->insert_count);
  332. do {
  333. write_ptr = tx_queue->write_count & tx_queue->ptr_mask;
  334. buffer = &tx_queue->buffer[write_ptr];
  335. txd = efx_tx_desc(tx_queue, write_ptr);
  336. ++tx_queue->write_count;
  337. /* Create TX descriptor ring entry */
  338. BUILD_BUG_ON(EFX_TX_BUF_CONT != 1);
  339. EFX_POPULATE_QWORD_4(*txd,
  340. FSF_AZ_TX_KER_CONT,
  341. buffer->flags & EFX_TX_BUF_CONT,
  342. FSF_AZ_TX_KER_BYTE_COUNT, buffer->len,
  343. FSF_AZ_TX_KER_BUF_REGION, 0,
  344. FSF_AZ_TX_KER_BUF_ADDR, buffer->dma_addr);
  345. } while (tx_queue->write_count != tx_queue->insert_count);
  346. wmb(); /* Ensure descriptors are written before they are fetched */
  347. if (efx_may_push_tx_desc(tx_queue, old_write_count)) {
  348. txd = efx_tx_desc(tx_queue,
  349. old_write_count & tx_queue->ptr_mask);
  350. efx_push_tx_desc(tx_queue, txd);
  351. ++tx_queue->pushes;
  352. } else {
  353. efx_notify_tx_desc(tx_queue);
  354. }
  355. }
  356. /* Allocate hardware resources for a TX queue */
  357. int efx_nic_probe_tx(struct efx_tx_queue *tx_queue)
  358. {
  359. struct efx_nic *efx = tx_queue->efx;
  360. unsigned entries;
  361. entries = tx_queue->ptr_mask + 1;
  362. return efx_alloc_special_buffer(efx, &tx_queue->txd,
  363. entries * sizeof(efx_qword_t));
  364. }
  365. void efx_nic_init_tx(struct efx_tx_queue *tx_queue)
  366. {
  367. struct efx_nic *efx = tx_queue->efx;
  368. efx_oword_t reg;
  369. /* Pin TX descriptor ring */
  370. efx_init_special_buffer(efx, &tx_queue->txd);
  371. /* Push TX descriptor ring to card */
  372. EFX_POPULATE_OWORD_10(reg,
  373. FRF_AZ_TX_DESCQ_EN, 1,
  374. FRF_AZ_TX_ISCSI_DDIG_EN, 0,
  375. FRF_AZ_TX_ISCSI_HDIG_EN, 0,
  376. FRF_AZ_TX_DESCQ_BUF_BASE_ID, tx_queue->txd.index,
  377. FRF_AZ_TX_DESCQ_EVQ_ID,
  378. tx_queue->channel->channel,
  379. FRF_AZ_TX_DESCQ_OWNER_ID, 0,
  380. FRF_AZ_TX_DESCQ_LABEL, tx_queue->queue,
  381. FRF_AZ_TX_DESCQ_SIZE,
  382. __ffs(tx_queue->txd.entries),
  383. FRF_AZ_TX_DESCQ_TYPE, 0,
  384. FRF_BZ_TX_NON_IP_DROP_DIS, 1);
  385. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
  386. int csum = tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD;
  387. EFX_SET_OWORD_FIELD(reg, FRF_BZ_TX_IP_CHKSM_DIS, !csum);
  388. EFX_SET_OWORD_FIELD(reg, FRF_BZ_TX_TCP_CHKSM_DIS,
  389. !csum);
  390. }
  391. efx_writeo_table(efx, &reg, efx->type->txd_ptr_tbl_base,
  392. tx_queue->queue);
  393. if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
  394. /* Only 128 bits in this register */
  395. BUILD_BUG_ON(EFX_MAX_TX_QUEUES > 128);
  396. efx_reado(efx, &reg, FR_AA_TX_CHKSM_CFG);
  397. if (tx_queue->queue & EFX_TXQ_TYPE_OFFLOAD)
  398. __clear_bit_le(tx_queue->queue, &reg);
  399. else
  400. __set_bit_le(tx_queue->queue, &reg);
  401. efx_writeo(efx, &reg, FR_AA_TX_CHKSM_CFG);
  402. }
  403. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
  404. EFX_POPULATE_OWORD_1(reg,
  405. FRF_BZ_TX_PACE,
  406. (tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI) ?
  407. FFE_BZ_TX_PACE_OFF :
  408. FFE_BZ_TX_PACE_RESERVED);
  409. efx_writeo_table(efx, &reg, FR_BZ_TX_PACE_TBL,
  410. tx_queue->queue);
  411. }
  412. }
  413. static void efx_flush_tx_queue(struct efx_tx_queue *tx_queue)
  414. {
  415. struct efx_nic *efx = tx_queue->efx;
  416. efx_oword_t tx_flush_descq;
  417. WARN_ON(atomic_read(&tx_queue->flush_outstanding));
  418. atomic_set(&tx_queue->flush_outstanding, 1);
  419. EFX_POPULATE_OWORD_2(tx_flush_descq,
  420. FRF_AZ_TX_FLUSH_DESCQ_CMD, 1,
  421. FRF_AZ_TX_FLUSH_DESCQ, tx_queue->queue);
  422. efx_writeo(efx, &tx_flush_descq, FR_AZ_TX_FLUSH_DESCQ);
  423. }
  424. void efx_nic_fini_tx(struct efx_tx_queue *tx_queue)
  425. {
  426. struct efx_nic *efx = tx_queue->efx;
  427. efx_oword_t tx_desc_ptr;
  428. /* Remove TX descriptor ring from card */
  429. EFX_ZERO_OWORD(tx_desc_ptr);
  430. efx_writeo_table(efx, &tx_desc_ptr, efx->type->txd_ptr_tbl_base,
  431. tx_queue->queue);
  432. /* Unpin TX descriptor ring */
  433. efx_fini_special_buffer(efx, &tx_queue->txd);
  434. }
  435. /* Free buffers backing TX queue */
  436. void efx_nic_remove_tx(struct efx_tx_queue *tx_queue)
  437. {
  438. efx_free_special_buffer(tx_queue->efx, &tx_queue->txd);
  439. }
  440. /**************************************************************************
  441. *
  442. * RX path
  443. *
  444. **************************************************************************/
  445. /* Returns a pointer to the specified descriptor in the RX descriptor queue */
  446. static inline efx_qword_t *
  447. efx_rx_desc(struct efx_rx_queue *rx_queue, unsigned int index)
  448. {
  449. return ((efx_qword_t *) (rx_queue->rxd.buf.addr)) + index;
  450. }
  451. /* This creates an entry in the RX descriptor queue */
  452. static inline void
  453. efx_build_rx_desc(struct efx_rx_queue *rx_queue, unsigned index)
  454. {
  455. struct efx_rx_buffer *rx_buf;
  456. efx_qword_t *rxd;
  457. rxd = efx_rx_desc(rx_queue, index);
  458. rx_buf = efx_rx_buffer(rx_queue, index);
  459. EFX_POPULATE_QWORD_3(*rxd,
  460. FSF_AZ_RX_KER_BUF_SIZE,
  461. rx_buf->len -
  462. rx_queue->efx->type->rx_buffer_padding,
  463. FSF_AZ_RX_KER_BUF_REGION, 0,
  464. FSF_AZ_RX_KER_BUF_ADDR, rx_buf->dma_addr);
  465. }
  466. /* This writes to the RX_DESC_WPTR register for the specified receive
  467. * descriptor ring.
  468. */
  469. void efx_nic_notify_rx_desc(struct efx_rx_queue *rx_queue)
  470. {
  471. struct efx_nic *efx = rx_queue->efx;
  472. efx_dword_t reg;
  473. unsigned write_ptr;
  474. while (rx_queue->notified_count != rx_queue->added_count) {
  475. efx_build_rx_desc(
  476. rx_queue,
  477. rx_queue->notified_count & rx_queue->ptr_mask);
  478. ++rx_queue->notified_count;
  479. }
  480. wmb();
  481. write_ptr = rx_queue->added_count & rx_queue->ptr_mask;
  482. EFX_POPULATE_DWORD_1(reg, FRF_AZ_RX_DESC_WPTR_DWORD, write_ptr);
  483. efx_writed_page(efx, &reg, FR_AZ_RX_DESC_UPD_DWORD_P0,
  484. efx_rx_queue_index(rx_queue));
  485. }
  486. int efx_nic_probe_rx(struct efx_rx_queue *rx_queue)
  487. {
  488. struct efx_nic *efx = rx_queue->efx;
  489. unsigned entries;
  490. entries = rx_queue->ptr_mask + 1;
  491. return efx_alloc_special_buffer(efx, &rx_queue->rxd,
  492. entries * sizeof(efx_qword_t));
  493. }
  494. void efx_nic_init_rx(struct efx_rx_queue *rx_queue)
  495. {
  496. efx_oword_t rx_desc_ptr;
  497. struct efx_nic *efx = rx_queue->efx;
  498. bool is_b0 = efx_nic_rev(efx) >= EFX_REV_FALCON_B0;
  499. bool iscsi_digest_en = is_b0;
  500. bool jumbo_en;
  501. /* For kernel-mode queues in Falcon A1, the JUMBO flag enables
  502. * DMA to continue after a PCIe page boundary (and scattering
  503. * is not possible). In Falcon B0 and Siena, it enables
  504. * scatter.
  505. */
  506. jumbo_en = !is_b0 || efx->rx_scatter;
  507. netif_dbg(efx, hw, efx->net_dev,
  508. "RX queue %d ring in special buffers %d-%d\n",
  509. efx_rx_queue_index(rx_queue), rx_queue->rxd.index,
  510. rx_queue->rxd.index + rx_queue->rxd.entries - 1);
  511. rx_queue->scatter_n = 0;
  512. /* Pin RX descriptor ring */
  513. efx_init_special_buffer(efx, &rx_queue->rxd);
  514. /* Push RX descriptor ring to card */
  515. EFX_POPULATE_OWORD_10(rx_desc_ptr,
  516. FRF_AZ_RX_ISCSI_DDIG_EN, iscsi_digest_en,
  517. FRF_AZ_RX_ISCSI_HDIG_EN, iscsi_digest_en,
  518. FRF_AZ_RX_DESCQ_BUF_BASE_ID, rx_queue->rxd.index,
  519. FRF_AZ_RX_DESCQ_EVQ_ID,
  520. efx_rx_queue_channel(rx_queue)->channel,
  521. FRF_AZ_RX_DESCQ_OWNER_ID, 0,
  522. FRF_AZ_RX_DESCQ_LABEL,
  523. efx_rx_queue_index(rx_queue),
  524. FRF_AZ_RX_DESCQ_SIZE,
  525. __ffs(rx_queue->rxd.entries),
  526. FRF_AZ_RX_DESCQ_TYPE, 0 /* kernel queue */ ,
  527. FRF_AZ_RX_DESCQ_JUMBO, jumbo_en,
  528. FRF_AZ_RX_DESCQ_EN, 1);
  529. efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
  530. efx_rx_queue_index(rx_queue));
  531. }
  532. static void efx_flush_rx_queue(struct efx_rx_queue *rx_queue)
  533. {
  534. struct efx_nic *efx = rx_queue->efx;
  535. efx_oword_t rx_flush_descq;
  536. EFX_POPULATE_OWORD_2(rx_flush_descq,
  537. FRF_AZ_RX_FLUSH_DESCQ_CMD, 1,
  538. FRF_AZ_RX_FLUSH_DESCQ,
  539. efx_rx_queue_index(rx_queue));
  540. efx_writeo(efx, &rx_flush_descq, FR_AZ_RX_FLUSH_DESCQ);
  541. }
  542. void efx_nic_fini_rx(struct efx_rx_queue *rx_queue)
  543. {
  544. efx_oword_t rx_desc_ptr;
  545. struct efx_nic *efx = rx_queue->efx;
  546. /* Remove RX descriptor ring from card */
  547. EFX_ZERO_OWORD(rx_desc_ptr);
  548. efx_writeo_table(efx, &rx_desc_ptr, efx->type->rxd_ptr_tbl_base,
  549. efx_rx_queue_index(rx_queue));
  550. /* Unpin RX descriptor ring */
  551. efx_fini_special_buffer(efx, &rx_queue->rxd);
  552. }
  553. /* Free buffers backing RX queue */
  554. void efx_nic_remove_rx(struct efx_rx_queue *rx_queue)
  555. {
  556. efx_free_special_buffer(rx_queue->efx, &rx_queue->rxd);
  557. }
  558. /**************************************************************************
  559. *
  560. * Flush handling
  561. *
  562. **************************************************************************/
  563. /* efx_nic_flush_queues() must be woken up when all flushes are completed,
  564. * or more RX flushes can be kicked off.
  565. */
  566. static bool efx_flush_wake(struct efx_nic *efx)
  567. {
  568. /* Ensure that all updates are visible to efx_nic_flush_queues() */
  569. smp_mb();
  570. return (atomic_read(&efx->drain_pending) == 0 ||
  571. (atomic_read(&efx->rxq_flush_outstanding) < EFX_RX_FLUSH_COUNT
  572. && atomic_read(&efx->rxq_flush_pending) > 0));
  573. }
  574. static bool efx_check_tx_flush_complete(struct efx_nic *efx)
  575. {
  576. bool i = true;
  577. efx_oword_t txd_ptr_tbl;
  578. struct efx_channel *channel;
  579. struct efx_tx_queue *tx_queue;
  580. efx_for_each_channel(channel, efx) {
  581. efx_for_each_channel_tx_queue(tx_queue, channel) {
  582. efx_reado_table(efx, &txd_ptr_tbl,
  583. FR_BZ_TX_DESC_PTR_TBL, tx_queue->queue);
  584. if (EFX_OWORD_FIELD(txd_ptr_tbl,
  585. FRF_AZ_TX_DESCQ_FLUSH) ||
  586. EFX_OWORD_FIELD(txd_ptr_tbl,
  587. FRF_AZ_TX_DESCQ_EN)) {
  588. netif_dbg(efx, hw, efx->net_dev,
  589. "flush did not complete on TXQ %d\n",
  590. tx_queue->queue);
  591. i = false;
  592. } else if (atomic_cmpxchg(&tx_queue->flush_outstanding,
  593. 1, 0)) {
  594. /* The flush is complete, but we didn't
  595. * receive a flush completion event
  596. */
  597. netif_dbg(efx, hw, efx->net_dev,
  598. "flush complete on TXQ %d, so drain "
  599. "the queue\n", tx_queue->queue);
  600. /* Don't need to increment drain_pending as it
  601. * has already been incremented for the queues
  602. * which did not drain
  603. */
  604. efx_magic_event(channel,
  605. EFX_CHANNEL_MAGIC_TX_DRAIN(
  606. tx_queue));
  607. }
  608. }
  609. }
  610. return i;
  611. }
  612. /* Flush all the transmit queues, and continue flushing receive queues until
  613. * they're all flushed. Wait for the DRAIN events to be recieved so that there
  614. * are no more RX and TX events left on any channel. */
  615. int efx_nic_flush_queues(struct efx_nic *efx)
  616. {
  617. unsigned timeout = msecs_to_jiffies(5000); /* 5s for all flushes and drains */
  618. struct efx_channel *channel;
  619. struct efx_rx_queue *rx_queue;
  620. struct efx_tx_queue *tx_queue;
  621. int rc = 0;
  622. efx->type->prepare_flush(efx);
  623. efx_for_each_channel(channel, efx) {
  624. efx_for_each_channel_tx_queue(tx_queue, channel) {
  625. atomic_inc(&efx->drain_pending);
  626. efx_flush_tx_queue(tx_queue);
  627. }
  628. efx_for_each_channel_rx_queue(rx_queue, channel) {
  629. atomic_inc(&efx->drain_pending);
  630. rx_queue->flush_pending = true;
  631. atomic_inc(&efx->rxq_flush_pending);
  632. }
  633. }
  634. while (timeout && atomic_read(&efx->drain_pending) > 0) {
  635. /* If SRIOV is enabled, then offload receive queue flushing to
  636. * the firmware (though we will still have to poll for
  637. * completion). If that fails, fall back to the old scheme.
  638. */
  639. if (efx_sriov_enabled(efx)) {
  640. rc = efx_mcdi_flush_rxqs(efx);
  641. if (!rc)
  642. goto wait;
  643. }
  644. /* The hardware supports four concurrent rx flushes, each of
  645. * which may need to be retried if there is an outstanding
  646. * descriptor fetch
  647. */
  648. efx_for_each_channel(channel, efx) {
  649. efx_for_each_channel_rx_queue(rx_queue, channel) {
  650. if (atomic_read(&efx->rxq_flush_outstanding) >=
  651. EFX_RX_FLUSH_COUNT)
  652. break;
  653. if (rx_queue->flush_pending) {
  654. rx_queue->flush_pending = false;
  655. atomic_dec(&efx->rxq_flush_pending);
  656. atomic_inc(&efx->rxq_flush_outstanding);
  657. efx_flush_rx_queue(rx_queue);
  658. }
  659. }
  660. }
  661. wait:
  662. timeout = wait_event_timeout(efx->flush_wq, efx_flush_wake(efx),
  663. timeout);
  664. }
  665. if (atomic_read(&efx->drain_pending) &&
  666. !efx_check_tx_flush_complete(efx)) {
  667. netif_err(efx, hw, efx->net_dev, "failed to flush %d queues "
  668. "(rx %d+%d)\n", atomic_read(&efx->drain_pending),
  669. atomic_read(&efx->rxq_flush_outstanding),
  670. atomic_read(&efx->rxq_flush_pending));
  671. rc = -ETIMEDOUT;
  672. atomic_set(&efx->drain_pending, 0);
  673. atomic_set(&efx->rxq_flush_pending, 0);
  674. atomic_set(&efx->rxq_flush_outstanding, 0);
  675. }
  676. efx->type->finish_flush(efx);
  677. return rc;
  678. }
  679. /**************************************************************************
  680. *
  681. * Event queue processing
  682. * Event queues are processed by per-channel tasklets.
  683. *
  684. **************************************************************************/
  685. /* Update a channel's event queue's read pointer (RPTR) register
  686. *
  687. * This writes the EVQ_RPTR_REG register for the specified channel's
  688. * event queue.
  689. */
  690. void efx_nic_eventq_read_ack(struct efx_channel *channel)
  691. {
  692. efx_dword_t reg;
  693. struct efx_nic *efx = channel->efx;
  694. EFX_POPULATE_DWORD_1(reg, FRF_AZ_EVQ_RPTR,
  695. channel->eventq_read_ptr & channel->eventq_mask);
  696. /* For Falcon A1, EVQ_RPTR_KER is documented as having a step size
  697. * of 4 bytes, but it is really 16 bytes just like later revisions.
  698. */
  699. efx_writed(efx, &reg,
  700. efx->type->evq_rptr_tbl_base +
  701. FR_BZ_EVQ_RPTR_STEP * channel->channel);
  702. }
  703. /* Use HW to insert a SW defined event */
  704. void efx_generate_event(struct efx_nic *efx, unsigned int evq,
  705. efx_qword_t *event)
  706. {
  707. efx_oword_t drv_ev_reg;
  708. BUILD_BUG_ON(FRF_AZ_DRV_EV_DATA_LBN != 0 ||
  709. FRF_AZ_DRV_EV_DATA_WIDTH != 64);
  710. drv_ev_reg.u32[0] = event->u32[0];
  711. drv_ev_reg.u32[1] = event->u32[1];
  712. drv_ev_reg.u32[2] = 0;
  713. drv_ev_reg.u32[3] = 0;
  714. EFX_SET_OWORD_FIELD(drv_ev_reg, FRF_AZ_DRV_EV_QID, evq);
  715. efx_writeo(efx, &drv_ev_reg, FR_AZ_DRV_EV);
  716. }
  717. static void efx_magic_event(struct efx_channel *channel, u32 magic)
  718. {
  719. efx_qword_t event;
  720. EFX_POPULATE_QWORD_2(event, FSF_AZ_EV_CODE,
  721. FSE_AZ_EV_CODE_DRV_GEN_EV,
  722. FSF_AZ_DRV_GEN_EV_MAGIC, magic);
  723. efx_generate_event(channel->efx, channel->channel, &event);
  724. }
  725. /* Handle a transmit completion event
  726. *
  727. * The NIC batches TX completion events; the message we receive is of
  728. * the form "complete all TX events up to this index".
  729. */
  730. static int
  731. efx_handle_tx_event(struct efx_channel *channel, efx_qword_t *event)
  732. {
  733. unsigned int tx_ev_desc_ptr;
  734. unsigned int tx_ev_q_label;
  735. struct efx_tx_queue *tx_queue;
  736. struct efx_nic *efx = channel->efx;
  737. int tx_packets = 0;
  738. if (unlikely(ACCESS_ONCE(efx->reset_pending)))
  739. return 0;
  740. if (likely(EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_COMP))) {
  741. /* Transmit completion */
  742. tx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_DESC_PTR);
  743. tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
  744. tx_queue = efx_channel_get_tx_queue(
  745. channel, tx_ev_q_label % EFX_TXQ_TYPES);
  746. tx_packets = ((tx_ev_desc_ptr - tx_queue->read_count) &
  747. tx_queue->ptr_mask);
  748. efx_xmit_done(tx_queue, tx_ev_desc_ptr);
  749. } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_WQ_FF_FULL)) {
  750. /* Rewrite the FIFO write pointer */
  751. tx_ev_q_label = EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_Q_LABEL);
  752. tx_queue = efx_channel_get_tx_queue(
  753. channel, tx_ev_q_label % EFX_TXQ_TYPES);
  754. netif_tx_lock(efx->net_dev);
  755. efx_notify_tx_desc(tx_queue);
  756. netif_tx_unlock(efx->net_dev);
  757. } else if (EFX_QWORD_FIELD(*event, FSF_AZ_TX_EV_PKT_ERR) &&
  758. EFX_WORKAROUND_10727(efx)) {
  759. efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
  760. } else {
  761. netif_err(efx, tx_err, efx->net_dev,
  762. "channel %d unexpected TX event "
  763. EFX_QWORD_FMT"\n", channel->channel,
  764. EFX_QWORD_VAL(*event));
  765. }
  766. return tx_packets;
  767. }
  768. /* Detect errors included in the rx_evt_pkt_ok bit. */
  769. static u16 efx_handle_rx_not_ok(struct efx_rx_queue *rx_queue,
  770. const efx_qword_t *event)
  771. {
  772. struct efx_channel *channel = efx_rx_queue_channel(rx_queue);
  773. struct efx_nic *efx = rx_queue->efx;
  774. bool rx_ev_buf_owner_id_err, rx_ev_ip_hdr_chksum_err;
  775. bool rx_ev_tcp_udp_chksum_err, rx_ev_eth_crc_err;
  776. bool rx_ev_frm_trunc, rx_ev_drib_nib, rx_ev_tobe_disc;
  777. bool rx_ev_other_err, rx_ev_pause_frm;
  778. bool rx_ev_hdr_type, rx_ev_mcast_pkt;
  779. unsigned rx_ev_pkt_type;
  780. rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
  781. rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
  782. rx_ev_tobe_disc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_TOBE_DISC);
  783. rx_ev_pkt_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_TYPE);
  784. rx_ev_buf_owner_id_err = EFX_QWORD_FIELD(*event,
  785. FSF_AZ_RX_EV_BUF_OWNER_ID_ERR);
  786. rx_ev_ip_hdr_chksum_err = EFX_QWORD_FIELD(*event,
  787. FSF_AZ_RX_EV_IP_HDR_CHKSUM_ERR);
  788. rx_ev_tcp_udp_chksum_err = EFX_QWORD_FIELD(*event,
  789. FSF_AZ_RX_EV_TCP_UDP_CHKSUM_ERR);
  790. rx_ev_eth_crc_err = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_ETH_CRC_ERR);
  791. rx_ev_frm_trunc = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_FRM_TRUNC);
  792. rx_ev_drib_nib = ((efx_nic_rev(efx) >= EFX_REV_FALCON_B0) ?
  793. 0 : EFX_QWORD_FIELD(*event, FSF_AA_RX_EV_DRIB_NIB));
  794. rx_ev_pause_frm = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PAUSE_FRM_ERR);
  795. /* Every error apart from tobe_disc and pause_frm */
  796. rx_ev_other_err = (rx_ev_drib_nib | rx_ev_tcp_udp_chksum_err |
  797. rx_ev_buf_owner_id_err | rx_ev_eth_crc_err |
  798. rx_ev_frm_trunc | rx_ev_ip_hdr_chksum_err);
  799. /* Count errors that are not in MAC stats. Ignore expected
  800. * checksum errors during self-test. */
  801. if (rx_ev_frm_trunc)
  802. ++channel->n_rx_frm_trunc;
  803. else if (rx_ev_tobe_disc)
  804. ++channel->n_rx_tobe_disc;
  805. else if (!efx->loopback_selftest) {
  806. if (rx_ev_ip_hdr_chksum_err)
  807. ++channel->n_rx_ip_hdr_chksum_err;
  808. else if (rx_ev_tcp_udp_chksum_err)
  809. ++channel->n_rx_tcp_udp_chksum_err;
  810. }
  811. /* TOBE_DISC is expected on unicast mismatches; don't print out an
  812. * error message. FRM_TRUNC indicates RXDP dropped the packet due
  813. * to a FIFO overflow.
  814. */
  815. #ifdef DEBUG
  816. if (rx_ev_other_err && net_ratelimit()) {
  817. netif_dbg(efx, rx_err, efx->net_dev,
  818. " RX queue %d unexpected RX event "
  819. EFX_QWORD_FMT "%s%s%s%s%s%s%s%s\n",
  820. efx_rx_queue_index(rx_queue), EFX_QWORD_VAL(*event),
  821. rx_ev_buf_owner_id_err ? " [OWNER_ID_ERR]" : "",
  822. rx_ev_ip_hdr_chksum_err ?
  823. " [IP_HDR_CHKSUM_ERR]" : "",
  824. rx_ev_tcp_udp_chksum_err ?
  825. " [TCP_UDP_CHKSUM_ERR]" : "",
  826. rx_ev_eth_crc_err ? " [ETH_CRC_ERR]" : "",
  827. rx_ev_frm_trunc ? " [FRM_TRUNC]" : "",
  828. rx_ev_drib_nib ? " [DRIB_NIB]" : "",
  829. rx_ev_tobe_disc ? " [TOBE_DISC]" : "",
  830. rx_ev_pause_frm ? " [PAUSE]" : "");
  831. }
  832. #endif
  833. /* The frame must be discarded if any of these are true. */
  834. return (rx_ev_eth_crc_err | rx_ev_frm_trunc | rx_ev_drib_nib |
  835. rx_ev_tobe_disc | rx_ev_pause_frm) ?
  836. EFX_RX_PKT_DISCARD : 0;
  837. }
  838. /* Handle receive events that are not in-order. Return true if this
  839. * can be handled as a partial packet discard, false if it's more
  840. * serious.
  841. */
  842. static bool
  843. efx_handle_rx_bad_index(struct efx_rx_queue *rx_queue, unsigned index)
  844. {
  845. struct efx_channel *channel = efx_rx_queue_channel(rx_queue);
  846. struct efx_nic *efx = rx_queue->efx;
  847. unsigned expected, dropped;
  848. if (rx_queue->scatter_n &&
  849. index == ((rx_queue->removed_count + rx_queue->scatter_n - 1) &
  850. rx_queue->ptr_mask)) {
  851. ++channel->n_rx_nodesc_trunc;
  852. return true;
  853. }
  854. expected = rx_queue->removed_count & rx_queue->ptr_mask;
  855. dropped = (index - expected) & rx_queue->ptr_mask;
  856. netif_info(efx, rx_err, efx->net_dev,
  857. "dropped %d events (index=%d expected=%d)\n",
  858. dropped, index, expected);
  859. efx_schedule_reset(efx, EFX_WORKAROUND_5676(efx) ?
  860. RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
  861. return false;
  862. }
  863. /* Handle a packet received event
  864. *
  865. * The NIC gives a "discard" flag if it's a unicast packet with the
  866. * wrong destination address
  867. * Also "is multicast" and "matches multicast filter" flags can be used to
  868. * discard non-matching multicast packets.
  869. */
  870. static void
  871. efx_handle_rx_event(struct efx_channel *channel, const efx_qword_t *event)
  872. {
  873. unsigned int rx_ev_desc_ptr, rx_ev_byte_cnt;
  874. unsigned int rx_ev_hdr_type, rx_ev_mcast_pkt;
  875. unsigned expected_ptr;
  876. bool rx_ev_pkt_ok, rx_ev_sop, rx_ev_cont;
  877. u16 flags;
  878. struct efx_rx_queue *rx_queue;
  879. struct efx_nic *efx = channel->efx;
  880. if (unlikely(ACCESS_ONCE(efx->reset_pending)))
  881. return;
  882. rx_ev_cont = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_JUMBO_CONT);
  883. rx_ev_sop = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_SOP);
  884. WARN_ON(EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_Q_LABEL) !=
  885. channel->channel);
  886. rx_queue = efx_channel_get_rx_queue(channel);
  887. rx_ev_desc_ptr = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_DESC_PTR);
  888. expected_ptr = ((rx_queue->removed_count + rx_queue->scatter_n) &
  889. rx_queue->ptr_mask);
  890. /* Check for partial drops and other errors */
  891. if (unlikely(rx_ev_desc_ptr != expected_ptr) ||
  892. unlikely(rx_ev_sop != (rx_queue->scatter_n == 0))) {
  893. if (rx_ev_desc_ptr != expected_ptr &&
  894. !efx_handle_rx_bad_index(rx_queue, rx_ev_desc_ptr))
  895. return;
  896. /* Discard all pending fragments */
  897. if (rx_queue->scatter_n) {
  898. efx_rx_packet(
  899. rx_queue,
  900. rx_queue->removed_count & rx_queue->ptr_mask,
  901. rx_queue->scatter_n, 0, EFX_RX_PKT_DISCARD);
  902. rx_queue->removed_count += rx_queue->scatter_n;
  903. rx_queue->scatter_n = 0;
  904. }
  905. /* Return if there is no new fragment */
  906. if (rx_ev_desc_ptr != expected_ptr)
  907. return;
  908. /* Discard new fragment if not SOP */
  909. if (!rx_ev_sop) {
  910. efx_rx_packet(
  911. rx_queue,
  912. rx_queue->removed_count & rx_queue->ptr_mask,
  913. 1, 0, EFX_RX_PKT_DISCARD);
  914. ++rx_queue->removed_count;
  915. return;
  916. }
  917. }
  918. ++rx_queue->scatter_n;
  919. if (rx_ev_cont)
  920. return;
  921. rx_ev_byte_cnt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_BYTE_CNT);
  922. rx_ev_pkt_ok = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_PKT_OK);
  923. rx_ev_hdr_type = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_HDR_TYPE);
  924. if (likely(rx_ev_pkt_ok)) {
  925. /* If packet is marked as OK then we can rely on the
  926. * hardware checksum and classification.
  927. */
  928. flags = 0;
  929. switch (rx_ev_hdr_type) {
  930. case FSE_CZ_RX_EV_HDR_TYPE_IPV4V6_TCP:
  931. flags |= EFX_RX_PKT_TCP;
  932. /* fall through */
  933. case FSE_CZ_RX_EV_HDR_TYPE_IPV4V6_UDP:
  934. flags |= EFX_RX_PKT_CSUMMED;
  935. /* fall through */
  936. case FSE_CZ_RX_EV_HDR_TYPE_IPV4V6_OTHER:
  937. case FSE_AZ_RX_EV_HDR_TYPE_OTHER:
  938. break;
  939. }
  940. } else {
  941. flags = efx_handle_rx_not_ok(rx_queue, event);
  942. }
  943. /* Detect multicast packets that didn't match the filter */
  944. rx_ev_mcast_pkt = EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_PKT);
  945. if (rx_ev_mcast_pkt) {
  946. unsigned int rx_ev_mcast_hash_match =
  947. EFX_QWORD_FIELD(*event, FSF_AZ_RX_EV_MCAST_HASH_MATCH);
  948. if (unlikely(!rx_ev_mcast_hash_match)) {
  949. ++channel->n_rx_mcast_mismatch;
  950. flags |= EFX_RX_PKT_DISCARD;
  951. }
  952. }
  953. channel->irq_mod_score += 2;
  954. /* Handle received packet */
  955. efx_rx_packet(rx_queue,
  956. rx_queue->removed_count & rx_queue->ptr_mask,
  957. rx_queue->scatter_n, rx_ev_byte_cnt, flags);
  958. rx_queue->removed_count += rx_queue->scatter_n;
  959. rx_queue->scatter_n = 0;
  960. }
  961. /* If this flush done event corresponds to a &struct efx_tx_queue, then
  962. * send an %EFX_CHANNEL_MAGIC_TX_DRAIN event to drain the event queue
  963. * of all transmit completions.
  964. */
  965. static void
  966. efx_handle_tx_flush_done(struct efx_nic *efx, efx_qword_t *event)
  967. {
  968. struct efx_tx_queue *tx_queue;
  969. int qid;
  970. qid = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
  971. if (qid < EFX_TXQ_TYPES * efx->n_tx_channels) {
  972. tx_queue = efx_get_tx_queue(efx, qid / EFX_TXQ_TYPES,
  973. qid % EFX_TXQ_TYPES);
  974. if (atomic_cmpxchg(&tx_queue->flush_outstanding, 1, 0)) {
  975. efx_magic_event(tx_queue->channel,
  976. EFX_CHANNEL_MAGIC_TX_DRAIN(tx_queue));
  977. }
  978. }
  979. }
  980. /* If this flush done event corresponds to a &struct efx_rx_queue: If the flush
  981. * was succesful then send an %EFX_CHANNEL_MAGIC_RX_DRAIN, otherwise add
  982. * the RX queue back to the mask of RX queues in need of flushing.
  983. */
  984. static void
  985. efx_handle_rx_flush_done(struct efx_nic *efx, efx_qword_t *event)
  986. {
  987. struct efx_channel *channel;
  988. struct efx_rx_queue *rx_queue;
  989. int qid;
  990. bool failed;
  991. qid = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_RX_DESCQ_ID);
  992. failed = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_RX_FLUSH_FAIL);
  993. if (qid >= efx->n_channels)
  994. return;
  995. channel = efx_get_channel(efx, qid);
  996. if (!efx_channel_has_rx_queue(channel))
  997. return;
  998. rx_queue = efx_channel_get_rx_queue(channel);
  999. if (failed) {
  1000. netif_info(efx, hw, efx->net_dev,
  1001. "RXQ %d flush retry\n", qid);
  1002. rx_queue->flush_pending = true;
  1003. atomic_inc(&efx->rxq_flush_pending);
  1004. } else {
  1005. efx_magic_event(efx_rx_queue_channel(rx_queue),
  1006. EFX_CHANNEL_MAGIC_RX_DRAIN(rx_queue));
  1007. }
  1008. atomic_dec(&efx->rxq_flush_outstanding);
  1009. if (efx_flush_wake(efx))
  1010. wake_up(&efx->flush_wq);
  1011. }
  1012. static void
  1013. efx_handle_drain_event(struct efx_channel *channel)
  1014. {
  1015. struct efx_nic *efx = channel->efx;
  1016. WARN_ON(atomic_read(&efx->drain_pending) == 0);
  1017. atomic_dec(&efx->drain_pending);
  1018. if (efx_flush_wake(efx))
  1019. wake_up(&efx->flush_wq);
  1020. }
  1021. static void
  1022. efx_handle_generated_event(struct efx_channel *channel, efx_qword_t *event)
  1023. {
  1024. struct efx_nic *efx = channel->efx;
  1025. struct efx_rx_queue *rx_queue =
  1026. efx_channel_has_rx_queue(channel) ?
  1027. efx_channel_get_rx_queue(channel) : NULL;
  1028. unsigned magic, code;
  1029. magic = EFX_QWORD_FIELD(*event, FSF_AZ_DRV_GEN_EV_MAGIC);
  1030. code = _EFX_CHANNEL_MAGIC_CODE(magic);
  1031. if (magic == EFX_CHANNEL_MAGIC_TEST(channel)) {
  1032. channel->event_test_cpu = raw_smp_processor_id();
  1033. } else if (rx_queue && magic == EFX_CHANNEL_MAGIC_FILL(rx_queue)) {
  1034. /* The queue must be empty, so we won't receive any rx
  1035. * events, so efx_process_channel() won't refill the
  1036. * queue. Refill it here */
  1037. efx_fast_push_rx_descriptors(rx_queue);
  1038. } else if (rx_queue && magic == EFX_CHANNEL_MAGIC_RX_DRAIN(rx_queue)) {
  1039. efx_handle_drain_event(channel);
  1040. } else if (code == _EFX_CHANNEL_MAGIC_TX_DRAIN) {
  1041. efx_handle_drain_event(channel);
  1042. } else {
  1043. netif_dbg(efx, hw, efx->net_dev, "channel %d received "
  1044. "generated event "EFX_QWORD_FMT"\n",
  1045. channel->channel, EFX_QWORD_VAL(*event));
  1046. }
  1047. }
  1048. static void
  1049. efx_handle_driver_event(struct efx_channel *channel, efx_qword_t *event)
  1050. {
  1051. struct efx_nic *efx = channel->efx;
  1052. unsigned int ev_sub_code;
  1053. unsigned int ev_sub_data;
  1054. ev_sub_code = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBCODE);
  1055. ev_sub_data = EFX_QWORD_FIELD(*event, FSF_AZ_DRIVER_EV_SUBDATA);
  1056. switch (ev_sub_code) {
  1057. case FSE_AZ_TX_DESCQ_FLS_DONE_EV:
  1058. netif_vdbg(efx, hw, efx->net_dev, "channel %d TXQ %d flushed\n",
  1059. channel->channel, ev_sub_data);
  1060. efx_handle_tx_flush_done(efx, event);
  1061. efx_sriov_tx_flush_done(efx, event);
  1062. break;
  1063. case FSE_AZ_RX_DESCQ_FLS_DONE_EV:
  1064. netif_vdbg(efx, hw, efx->net_dev, "channel %d RXQ %d flushed\n",
  1065. channel->channel, ev_sub_data);
  1066. efx_handle_rx_flush_done(efx, event);
  1067. efx_sriov_rx_flush_done(efx, event);
  1068. break;
  1069. case FSE_AZ_EVQ_INIT_DONE_EV:
  1070. netif_dbg(efx, hw, efx->net_dev,
  1071. "channel %d EVQ %d initialised\n",
  1072. channel->channel, ev_sub_data);
  1073. break;
  1074. case FSE_AZ_SRM_UPD_DONE_EV:
  1075. netif_vdbg(efx, hw, efx->net_dev,
  1076. "channel %d SRAM update done\n", channel->channel);
  1077. break;
  1078. case FSE_AZ_WAKE_UP_EV:
  1079. netif_vdbg(efx, hw, efx->net_dev,
  1080. "channel %d RXQ %d wakeup event\n",
  1081. channel->channel, ev_sub_data);
  1082. break;
  1083. case FSE_AZ_TIMER_EV:
  1084. netif_vdbg(efx, hw, efx->net_dev,
  1085. "channel %d RX queue %d timer expired\n",
  1086. channel->channel, ev_sub_data);
  1087. break;
  1088. case FSE_AA_RX_RECOVER_EV:
  1089. netif_err(efx, rx_err, efx->net_dev,
  1090. "channel %d seen DRIVER RX_RESET event. "
  1091. "Resetting.\n", channel->channel);
  1092. atomic_inc(&efx->rx_reset);
  1093. efx_schedule_reset(efx,
  1094. EFX_WORKAROUND_6555(efx) ?
  1095. RESET_TYPE_RX_RECOVERY :
  1096. RESET_TYPE_DISABLE);
  1097. break;
  1098. case FSE_BZ_RX_DSC_ERROR_EV:
  1099. if (ev_sub_data < EFX_VI_BASE) {
  1100. netif_err(efx, rx_err, efx->net_dev,
  1101. "RX DMA Q %d reports descriptor fetch error."
  1102. " RX Q %d is disabled.\n", ev_sub_data,
  1103. ev_sub_data);
  1104. efx_schedule_reset(efx, RESET_TYPE_RX_DESC_FETCH);
  1105. } else
  1106. efx_sriov_desc_fetch_err(efx, ev_sub_data);
  1107. break;
  1108. case FSE_BZ_TX_DSC_ERROR_EV:
  1109. if (ev_sub_data < EFX_VI_BASE) {
  1110. netif_err(efx, tx_err, efx->net_dev,
  1111. "TX DMA Q %d reports descriptor fetch error."
  1112. " TX Q %d is disabled.\n", ev_sub_data,
  1113. ev_sub_data);
  1114. efx_schedule_reset(efx, RESET_TYPE_TX_DESC_FETCH);
  1115. } else
  1116. efx_sriov_desc_fetch_err(efx, ev_sub_data);
  1117. break;
  1118. default:
  1119. netif_vdbg(efx, hw, efx->net_dev,
  1120. "channel %d unknown driver event code %d "
  1121. "data %04x\n", channel->channel, ev_sub_code,
  1122. ev_sub_data);
  1123. break;
  1124. }
  1125. }
  1126. int efx_nic_process_eventq(struct efx_channel *channel, int budget)
  1127. {
  1128. struct efx_nic *efx = channel->efx;
  1129. unsigned int read_ptr;
  1130. efx_qword_t event, *p_event;
  1131. int ev_code;
  1132. int tx_packets = 0;
  1133. int spent = 0;
  1134. read_ptr = channel->eventq_read_ptr;
  1135. for (;;) {
  1136. p_event = efx_event(channel, read_ptr);
  1137. event = *p_event;
  1138. if (!efx_event_present(&event))
  1139. /* End of events */
  1140. break;
  1141. netif_vdbg(channel->efx, intr, channel->efx->net_dev,
  1142. "channel %d event is "EFX_QWORD_FMT"\n",
  1143. channel->channel, EFX_QWORD_VAL(event));
  1144. /* Clear this event by marking it all ones */
  1145. EFX_SET_QWORD(*p_event);
  1146. ++read_ptr;
  1147. ev_code = EFX_QWORD_FIELD(event, FSF_AZ_EV_CODE);
  1148. switch (ev_code) {
  1149. case FSE_AZ_EV_CODE_RX_EV:
  1150. efx_handle_rx_event(channel, &event);
  1151. if (++spent == budget)
  1152. goto out;
  1153. break;
  1154. case FSE_AZ_EV_CODE_TX_EV:
  1155. tx_packets += efx_handle_tx_event(channel, &event);
  1156. if (tx_packets > efx->txq_entries) {
  1157. spent = budget;
  1158. goto out;
  1159. }
  1160. break;
  1161. case FSE_AZ_EV_CODE_DRV_GEN_EV:
  1162. efx_handle_generated_event(channel, &event);
  1163. break;
  1164. case FSE_AZ_EV_CODE_DRIVER_EV:
  1165. efx_handle_driver_event(channel, &event);
  1166. break;
  1167. case FSE_CZ_EV_CODE_USER_EV:
  1168. efx_sriov_event(channel, &event);
  1169. break;
  1170. case FSE_CZ_EV_CODE_MCDI_EV:
  1171. efx_mcdi_process_event(channel, &event);
  1172. break;
  1173. case FSE_AZ_EV_CODE_GLOBAL_EV:
  1174. if (efx->type->handle_global_event &&
  1175. efx->type->handle_global_event(channel, &event))
  1176. break;
  1177. /* else fall through */
  1178. default:
  1179. netif_err(channel->efx, hw, channel->efx->net_dev,
  1180. "channel %d unknown event type %d (data "
  1181. EFX_QWORD_FMT ")\n", channel->channel,
  1182. ev_code, EFX_QWORD_VAL(event));
  1183. }
  1184. }
  1185. out:
  1186. channel->eventq_read_ptr = read_ptr;
  1187. return spent;
  1188. }
  1189. /* Check whether an event is present in the eventq at the current
  1190. * read pointer. Only useful for self-test.
  1191. */
  1192. bool efx_nic_event_present(struct efx_channel *channel)
  1193. {
  1194. return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
  1195. }
  1196. /* Allocate buffer table entries for event queue */
  1197. int efx_nic_probe_eventq(struct efx_channel *channel)
  1198. {
  1199. struct efx_nic *efx = channel->efx;
  1200. unsigned entries;
  1201. entries = channel->eventq_mask + 1;
  1202. return efx_alloc_special_buffer(efx, &channel->eventq,
  1203. entries * sizeof(efx_qword_t));
  1204. }
  1205. void efx_nic_init_eventq(struct efx_channel *channel)
  1206. {
  1207. efx_oword_t reg;
  1208. struct efx_nic *efx = channel->efx;
  1209. netif_dbg(efx, hw, efx->net_dev,
  1210. "channel %d event queue in special buffers %d-%d\n",
  1211. channel->channel, channel->eventq.index,
  1212. channel->eventq.index + channel->eventq.entries - 1);
  1213. if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0) {
  1214. EFX_POPULATE_OWORD_3(reg,
  1215. FRF_CZ_TIMER_Q_EN, 1,
  1216. FRF_CZ_HOST_NOTIFY_MODE, 0,
  1217. FRF_CZ_TIMER_MODE, FFE_CZ_TIMER_MODE_DIS);
  1218. efx_writeo_table(efx, &reg, FR_BZ_TIMER_TBL, channel->channel);
  1219. }
  1220. /* Pin event queue buffer */
  1221. efx_init_special_buffer(efx, &channel->eventq);
  1222. /* Fill event queue with all ones (i.e. empty events) */
  1223. memset(channel->eventq.buf.addr, 0xff, channel->eventq.buf.len);
  1224. /* Push event queue to card */
  1225. EFX_POPULATE_OWORD_3(reg,
  1226. FRF_AZ_EVQ_EN, 1,
  1227. FRF_AZ_EVQ_SIZE, __ffs(channel->eventq.entries),
  1228. FRF_AZ_EVQ_BUF_BASE_ID, channel->eventq.index);
  1229. efx_writeo_table(efx, &reg, efx->type->evq_ptr_tbl_base,
  1230. channel->channel);
  1231. efx->type->push_irq_moderation(channel);
  1232. }
  1233. void efx_nic_fini_eventq(struct efx_channel *channel)
  1234. {
  1235. efx_oword_t reg;
  1236. struct efx_nic *efx = channel->efx;
  1237. /* Remove event queue from card */
  1238. EFX_ZERO_OWORD(reg);
  1239. efx_writeo_table(efx, &reg, efx->type->evq_ptr_tbl_base,
  1240. channel->channel);
  1241. if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0)
  1242. efx_writeo_table(efx, &reg, FR_BZ_TIMER_TBL, channel->channel);
  1243. /* Unpin event queue */
  1244. efx_fini_special_buffer(efx, &channel->eventq);
  1245. }
  1246. /* Free buffers backing event queue */
  1247. void efx_nic_remove_eventq(struct efx_channel *channel)
  1248. {
  1249. efx_free_special_buffer(channel->efx, &channel->eventq);
  1250. }
  1251. void efx_nic_event_test_start(struct efx_channel *channel)
  1252. {
  1253. channel->event_test_cpu = -1;
  1254. smp_wmb();
  1255. efx_magic_event(channel, EFX_CHANNEL_MAGIC_TEST(channel));
  1256. }
  1257. void efx_nic_generate_fill_event(struct efx_rx_queue *rx_queue)
  1258. {
  1259. efx_magic_event(efx_rx_queue_channel(rx_queue),
  1260. EFX_CHANNEL_MAGIC_FILL(rx_queue));
  1261. }
  1262. /**************************************************************************
  1263. *
  1264. * Hardware interrupts
  1265. * The hardware interrupt handler does very little work; all the event
  1266. * queue processing is carried out by per-channel tasklets.
  1267. *
  1268. **************************************************************************/
  1269. /* Enable/disable/generate interrupts */
  1270. static inline void efx_nic_interrupts(struct efx_nic *efx,
  1271. bool enabled, bool force)
  1272. {
  1273. efx_oword_t int_en_reg_ker;
  1274. EFX_POPULATE_OWORD_3(int_en_reg_ker,
  1275. FRF_AZ_KER_INT_LEVE_SEL, efx->irq_level,
  1276. FRF_AZ_KER_INT_KER, force,
  1277. FRF_AZ_DRV_INT_EN_KER, enabled);
  1278. efx_writeo(efx, &int_en_reg_ker, FR_AZ_INT_EN_KER);
  1279. }
  1280. void efx_nic_enable_interrupts(struct efx_nic *efx)
  1281. {
  1282. EFX_ZERO_OWORD(*((efx_oword_t *) efx->irq_status.addr));
  1283. wmb(); /* Ensure interrupt vector is clear before interrupts enabled */
  1284. efx_nic_interrupts(efx, true, false);
  1285. }
  1286. void efx_nic_disable_interrupts(struct efx_nic *efx)
  1287. {
  1288. /* Disable interrupts */
  1289. efx_nic_interrupts(efx, false, false);
  1290. }
  1291. /* Generate a test interrupt
  1292. * Interrupt must already have been enabled, otherwise nasty things
  1293. * may happen.
  1294. */
  1295. void efx_nic_irq_test_start(struct efx_nic *efx)
  1296. {
  1297. efx->last_irq_cpu = -1;
  1298. smp_wmb();
  1299. efx_nic_interrupts(efx, true, true);
  1300. }
  1301. /* Process a fatal interrupt
  1302. * Disable bus mastering ASAP and schedule a reset
  1303. */
  1304. irqreturn_t efx_nic_fatal_interrupt(struct efx_nic *efx)
  1305. {
  1306. struct falcon_nic_data *nic_data = efx->nic_data;
  1307. efx_oword_t *int_ker = efx->irq_status.addr;
  1308. efx_oword_t fatal_intr;
  1309. int error, mem_perr;
  1310. efx_reado(efx, &fatal_intr, FR_AZ_FATAL_INTR_KER);
  1311. error = EFX_OWORD_FIELD(fatal_intr, FRF_AZ_FATAL_INTR);
  1312. netif_err(efx, hw, efx->net_dev, "SYSTEM ERROR "EFX_OWORD_FMT" status "
  1313. EFX_OWORD_FMT ": %s\n", EFX_OWORD_VAL(*int_ker),
  1314. EFX_OWORD_VAL(fatal_intr),
  1315. error ? "disabling bus mastering" : "no recognised error");
  1316. /* If this is a memory parity error dump which blocks are offending */
  1317. mem_perr = (EFX_OWORD_FIELD(fatal_intr, FRF_AZ_MEM_PERR_INT_KER) ||
  1318. EFX_OWORD_FIELD(fatal_intr, FRF_AZ_SRM_PERR_INT_KER));
  1319. if (mem_perr) {
  1320. efx_oword_t reg;
  1321. efx_reado(efx, &reg, FR_AZ_MEM_STAT);
  1322. netif_err(efx, hw, efx->net_dev,
  1323. "SYSTEM ERROR: memory parity error "EFX_OWORD_FMT"\n",
  1324. EFX_OWORD_VAL(reg));
  1325. }
  1326. /* Disable both devices */
  1327. pci_clear_master(efx->pci_dev);
  1328. if (efx_nic_is_dual_func(efx))
  1329. pci_clear_master(nic_data->pci_dev2);
  1330. efx_nic_disable_interrupts(efx);
  1331. /* Count errors and reset or disable the NIC accordingly */
  1332. if (efx->int_error_count == 0 ||
  1333. time_after(jiffies, efx->int_error_expire)) {
  1334. efx->int_error_count = 0;
  1335. efx->int_error_expire =
  1336. jiffies + EFX_INT_ERROR_EXPIRE * HZ;
  1337. }
  1338. if (++efx->int_error_count < EFX_MAX_INT_ERRORS) {
  1339. netif_err(efx, hw, efx->net_dev,
  1340. "SYSTEM ERROR - reset scheduled\n");
  1341. efx_schedule_reset(efx, RESET_TYPE_INT_ERROR);
  1342. } else {
  1343. netif_err(efx, hw, efx->net_dev,
  1344. "SYSTEM ERROR - max number of errors seen."
  1345. "NIC will be disabled\n");
  1346. efx_schedule_reset(efx, RESET_TYPE_DISABLE);
  1347. }
  1348. return IRQ_HANDLED;
  1349. }
  1350. /* Handle a legacy interrupt
  1351. * Acknowledges the interrupt and schedule event queue processing.
  1352. */
  1353. static irqreturn_t efx_legacy_interrupt(int irq, void *dev_id)
  1354. {
  1355. struct efx_nic *efx = dev_id;
  1356. bool soft_enabled = ACCESS_ONCE(efx->irq_soft_enabled);
  1357. efx_oword_t *int_ker = efx->irq_status.addr;
  1358. irqreturn_t result = IRQ_NONE;
  1359. struct efx_channel *channel;
  1360. efx_dword_t reg;
  1361. u32 queues;
  1362. int syserr;
  1363. /* Read the ISR which also ACKs the interrupts */
  1364. efx_readd(efx, &reg, FR_BZ_INT_ISR0);
  1365. queues = EFX_EXTRACT_DWORD(reg, 0, 31);
  1366. /* Legacy interrupts are disabled too late by the EEH kernel
  1367. * code. Disable them earlier.
  1368. * If an EEH error occurred, the read will have returned all ones.
  1369. */
  1370. if (EFX_DWORD_IS_ALL_ONES(reg) && efx_try_recovery(efx) &&
  1371. !efx->eeh_disabled_legacy_irq) {
  1372. disable_irq_nosync(efx->legacy_irq);
  1373. efx->eeh_disabled_legacy_irq = true;
  1374. }
  1375. /* Handle non-event-queue sources */
  1376. if (queues & (1U << efx->irq_level) && soft_enabled) {
  1377. syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
  1378. if (unlikely(syserr))
  1379. return efx_nic_fatal_interrupt(efx);
  1380. efx->last_irq_cpu = raw_smp_processor_id();
  1381. }
  1382. if (queues != 0) {
  1383. if (EFX_WORKAROUND_15783(efx))
  1384. efx->irq_zero_count = 0;
  1385. /* Schedule processing of any interrupting queues */
  1386. if (likely(soft_enabled)) {
  1387. efx_for_each_channel(channel, efx) {
  1388. if (queues & 1)
  1389. efx_schedule_channel_irq(channel);
  1390. queues >>= 1;
  1391. }
  1392. }
  1393. result = IRQ_HANDLED;
  1394. } else if (EFX_WORKAROUND_15783(efx)) {
  1395. efx_qword_t *event;
  1396. /* We can't return IRQ_HANDLED more than once on seeing ISR=0
  1397. * because this might be a shared interrupt. */
  1398. if (efx->irq_zero_count++ == 0)
  1399. result = IRQ_HANDLED;
  1400. /* Ensure we schedule or rearm all event queues */
  1401. if (likely(soft_enabled)) {
  1402. efx_for_each_channel(channel, efx) {
  1403. event = efx_event(channel,
  1404. channel->eventq_read_ptr);
  1405. if (efx_event_present(event))
  1406. efx_schedule_channel_irq(channel);
  1407. else
  1408. efx_nic_eventq_read_ack(channel);
  1409. }
  1410. }
  1411. }
  1412. if (result == IRQ_HANDLED)
  1413. netif_vdbg(efx, intr, efx->net_dev,
  1414. "IRQ %d on CPU %d status " EFX_DWORD_FMT "\n",
  1415. irq, raw_smp_processor_id(), EFX_DWORD_VAL(reg));
  1416. return result;
  1417. }
  1418. /* Handle an MSI interrupt
  1419. *
  1420. * Handle an MSI hardware interrupt. This routine schedules event
  1421. * queue processing. No interrupt acknowledgement cycle is necessary.
  1422. * Also, we never need to check that the interrupt is for us, since
  1423. * MSI interrupts cannot be shared.
  1424. */
  1425. static irqreturn_t efx_msi_interrupt(int irq, void *dev_id)
  1426. {
  1427. struct efx_msi_context *context = dev_id;
  1428. struct efx_nic *efx = context->efx;
  1429. efx_oword_t *int_ker = efx->irq_status.addr;
  1430. int syserr;
  1431. netif_vdbg(efx, intr, efx->net_dev,
  1432. "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
  1433. irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
  1434. if (!likely(ACCESS_ONCE(efx->irq_soft_enabled)))
  1435. return IRQ_HANDLED;
  1436. /* Handle non-event-queue sources */
  1437. if (context->index == efx->irq_level) {
  1438. syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
  1439. if (unlikely(syserr))
  1440. return efx_nic_fatal_interrupt(efx);
  1441. efx->last_irq_cpu = raw_smp_processor_id();
  1442. }
  1443. /* Schedule processing of the channel */
  1444. efx_schedule_channel_irq(efx->channel[context->index]);
  1445. return IRQ_HANDLED;
  1446. }
  1447. /* Setup RSS indirection table.
  1448. * This maps from the hash value of the packet to RXQ
  1449. */
  1450. void efx_nic_push_rx_indir_table(struct efx_nic *efx)
  1451. {
  1452. size_t i = 0;
  1453. efx_dword_t dword;
  1454. if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
  1455. return;
  1456. BUILD_BUG_ON(ARRAY_SIZE(efx->rx_indir_table) !=
  1457. FR_BZ_RX_INDIRECTION_TBL_ROWS);
  1458. for (i = 0; i < FR_BZ_RX_INDIRECTION_TBL_ROWS; i++) {
  1459. EFX_POPULATE_DWORD_1(dword, FRF_BZ_IT_QUEUE,
  1460. efx->rx_indir_table[i]);
  1461. efx_writed(efx, &dword,
  1462. FR_BZ_RX_INDIRECTION_TBL +
  1463. FR_BZ_RX_INDIRECTION_TBL_STEP * i);
  1464. }
  1465. }
  1466. /* Hook interrupt handler(s)
  1467. * Try MSI and then legacy interrupts.
  1468. */
  1469. int efx_nic_init_interrupt(struct efx_nic *efx)
  1470. {
  1471. struct efx_channel *channel;
  1472. unsigned int n_irqs;
  1473. int rc;
  1474. if (!EFX_INT_MODE_USE_MSI(efx)) {
  1475. irq_handler_t handler;
  1476. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
  1477. handler = efx_legacy_interrupt;
  1478. else
  1479. handler = falcon_legacy_interrupt_a1;
  1480. rc = request_irq(efx->legacy_irq, handler, IRQF_SHARED,
  1481. efx->name, efx);
  1482. if (rc) {
  1483. netif_err(efx, drv, efx->net_dev,
  1484. "failed to hook legacy IRQ %d\n",
  1485. efx->pci_dev->irq);
  1486. goto fail1;
  1487. }
  1488. return 0;
  1489. }
  1490. #ifdef CONFIG_RFS_ACCEL
  1491. if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
  1492. efx->net_dev->rx_cpu_rmap =
  1493. alloc_irq_cpu_rmap(efx->n_rx_channels);
  1494. if (!efx->net_dev->rx_cpu_rmap) {
  1495. rc = -ENOMEM;
  1496. goto fail1;
  1497. }
  1498. }
  1499. #endif
  1500. /* Hook MSI or MSI-X interrupt */
  1501. n_irqs = 0;
  1502. efx_for_each_channel(channel, efx) {
  1503. rc = request_irq(channel->irq, efx_msi_interrupt,
  1504. IRQF_PROBE_SHARED, /* Not shared */
  1505. efx->msi_context[channel->channel].name,
  1506. &efx->msi_context[channel->channel]);
  1507. if (rc) {
  1508. netif_err(efx, drv, efx->net_dev,
  1509. "failed to hook IRQ %d\n", channel->irq);
  1510. goto fail2;
  1511. }
  1512. ++n_irqs;
  1513. #ifdef CONFIG_RFS_ACCEL
  1514. if (efx->interrupt_mode == EFX_INT_MODE_MSIX &&
  1515. channel->channel < efx->n_rx_channels) {
  1516. rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
  1517. channel->irq);
  1518. if (rc)
  1519. goto fail2;
  1520. }
  1521. #endif
  1522. }
  1523. return 0;
  1524. fail2:
  1525. #ifdef CONFIG_RFS_ACCEL
  1526. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  1527. efx->net_dev->rx_cpu_rmap = NULL;
  1528. #endif
  1529. efx_for_each_channel(channel, efx) {
  1530. if (n_irqs-- == 0)
  1531. break;
  1532. free_irq(channel->irq, &efx->msi_context[channel->channel]);
  1533. }
  1534. fail1:
  1535. return rc;
  1536. }
  1537. void efx_nic_fini_interrupt(struct efx_nic *efx)
  1538. {
  1539. struct efx_channel *channel;
  1540. #ifdef CONFIG_RFS_ACCEL
  1541. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  1542. efx->net_dev->rx_cpu_rmap = NULL;
  1543. #endif
  1544. /* Disable MSI/MSI-X interrupts */
  1545. efx_for_each_channel(channel, efx)
  1546. free_irq(channel->irq, &efx->msi_context[channel->channel]);
  1547. /* Disable legacy interrupt */
  1548. if (efx->legacy_irq)
  1549. free_irq(efx->legacy_irq, efx);
  1550. }
  1551. /* Looks at available SRAM resources and works out how many queues we
  1552. * can support, and where things like descriptor caches should live.
  1553. *
  1554. * SRAM is split up as follows:
  1555. * 0 buftbl entries for channels
  1556. * efx->vf_buftbl_base buftbl entries for SR-IOV
  1557. * efx->rx_dc_base RX descriptor caches
  1558. * efx->tx_dc_base TX descriptor caches
  1559. */
  1560. void efx_nic_dimension_resources(struct efx_nic *efx, unsigned sram_lim_qw)
  1561. {
  1562. unsigned vi_count, buftbl_min;
  1563. /* Account for the buffer table entries backing the datapath channels
  1564. * and the descriptor caches for those channels.
  1565. */
  1566. buftbl_min = ((efx->n_rx_channels * EFX_MAX_DMAQ_SIZE +
  1567. efx->n_tx_channels * EFX_TXQ_TYPES * EFX_MAX_DMAQ_SIZE +
  1568. efx->n_channels * EFX_MAX_EVQ_SIZE)
  1569. * sizeof(efx_qword_t) / EFX_BUF_SIZE);
  1570. vi_count = max(efx->n_channels, efx->n_tx_channels * EFX_TXQ_TYPES);
  1571. #ifdef CONFIG_SFC_SRIOV
  1572. if (efx_sriov_wanted(efx)) {
  1573. unsigned vi_dc_entries, buftbl_free, entries_per_vf, vf_limit;
  1574. efx->vf_buftbl_base = buftbl_min;
  1575. vi_dc_entries = RX_DC_ENTRIES + TX_DC_ENTRIES;
  1576. vi_count = max(vi_count, EFX_VI_BASE);
  1577. buftbl_free = (sram_lim_qw - buftbl_min -
  1578. vi_count * vi_dc_entries);
  1579. entries_per_vf = ((vi_dc_entries + EFX_VF_BUFTBL_PER_VI) *
  1580. efx_vf_size(efx));
  1581. vf_limit = min(buftbl_free / entries_per_vf,
  1582. (1024U - EFX_VI_BASE) >> efx->vi_scale);
  1583. if (efx->vf_count > vf_limit) {
  1584. netif_err(efx, probe, efx->net_dev,
  1585. "Reducing VF count from from %d to %d\n",
  1586. efx->vf_count, vf_limit);
  1587. efx->vf_count = vf_limit;
  1588. }
  1589. vi_count += efx->vf_count * efx_vf_size(efx);
  1590. }
  1591. #endif
  1592. efx->tx_dc_base = sram_lim_qw - vi_count * TX_DC_ENTRIES;
  1593. efx->rx_dc_base = efx->tx_dc_base - vi_count * RX_DC_ENTRIES;
  1594. }
  1595. u32 efx_nic_fpga_ver(struct efx_nic *efx)
  1596. {
  1597. efx_oword_t altera_build;
  1598. efx_reado(efx, &altera_build, FR_AZ_ALTERA_BUILD);
  1599. return EFX_OWORD_FIELD(altera_build, FRF_AZ_ALTERA_BUILD_VER);
  1600. }
  1601. void efx_nic_init_common(struct efx_nic *efx)
  1602. {
  1603. efx_oword_t temp;
  1604. /* Set positions of descriptor caches in SRAM. */
  1605. EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_TX_DC_BASE_ADR, efx->tx_dc_base);
  1606. efx_writeo(efx, &temp, FR_AZ_SRM_TX_DC_CFG);
  1607. EFX_POPULATE_OWORD_1(temp, FRF_AZ_SRM_RX_DC_BASE_ADR, efx->rx_dc_base);
  1608. efx_writeo(efx, &temp, FR_AZ_SRM_RX_DC_CFG);
  1609. /* Set TX descriptor cache size. */
  1610. BUILD_BUG_ON(TX_DC_ENTRIES != (8 << TX_DC_ENTRIES_ORDER));
  1611. EFX_POPULATE_OWORD_1(temp, FRF_AZ_TX_DC_SIZE, TX_DC_ENTRIES_ORDER);
  1612. efx_writeo(efx, &temp, FR_AZ_TX_DC_CFG);
  1613. /* Set RX descriptor cache size. Set low watermark to size-8, as
  1614. * this allows most efficient prefetching.
  1615. */
  1616. BUILD_BUG_ON(RX_DC_ENTRIES != (8 << RX_DC_ENTRIES_ORDER));
  1617. EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_SIZE, RX_DC_ENTRIES_ORDER);
  1618. efx_writeo(efx, &temp, FR_AZ_RX_DC_CFG);
  1619. EFX_POPULATE_OWORD_1(temp, FRF_AZ_RX_DC_PF_LWM, RX_DC_ENTRIES - 8);
  1620. efx_writeo(efx, &temp, FR_AZ_RX_DC_PF_WM);
  1621. /* Program INT_KER address */
  1622. EFX_POPULATE_OWORD_2(temp,
  1623. FRF_AZ_NORM_INT_VEC_DIS_KER,
  1624. EFX_INT_MODE_USE_MSI(efx),
  1625. FRF_AZ_INT_ADR_KER, efx->irq_status.dma_addr);
  1626. efx_writeo(efx, &temp, FR_AZ_INT_ADR_KER);
  1627. if (EFX_WORKAROUND_17213(efx) && !EFX_INT_MODE_USE_MSI(efx))
  1628. /* Use an interrupt level unused by event queues */
  1629. efx->irq_level = 0x1f;
  1630. else
  1631. /* Use a valid MSI-X vector */
  1632. efx->irq_level = 0;
  1633. /* Enable all the genuinely fatal interrupts. (They are still
  1634. * masked by the overall interrupt mask, controlled by
  1635. * falcon_interrupts()).
  1636. *
  1637. * Note: All other fatal interrupts are enabled
  1638. */
  1639. EFX_POPULATE_OWORD_3(temp,
  1640. FRF_AZ_ILL_ADR_INT_KER_EN, 1,
  1641. FRF_AZ_RBUF_OWN_INT_KER_EN, 1,
  1642. FRF_AZ_TBUF_OWN_INT_KER_EN, 1);
  1643. if (efx_nic_rev(efx) >= EFX_REV_SIENA_A0)
  1644. EFX_SET_OWORD_FIELD(temp, FRF_CZ_SRAM_PERR_INT_P_KER_EN, 1);
  1645. EFX_INVERT_OWORD(temp);
  1646. efx_writeo(efx, &temp, FR_AZ_FATAL_INTR_KER);
  1647. efx_nic_push_rx_indir_table(efx);
  1648. /* Disable the ugly timer-based TX DMA backoff and allow TX DMA to be
  1649. * controlled by the RX FIFO fill level. Set arbitration to one pkt/Q.
  1650. */
  1651. efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
  1652. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER, 0xfe);
  1653. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_RX_SPACER_EN, 1);
  1654. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_ONE_PKT_PER_Q, 1);
  1655. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PUSH_EN, 1);
  1656. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_DIS_NON_IP_EV, 1);
  1657. /* Enable SW_EV to inherit in char driver - assume harmless here */
  1658. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_SOFT_EVT_EN, 1);
  1659. /* Prefetch threshold 2 => fetch when descriptor cache half empty */
  1660. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_THRESHOLD, 2);
  1661. /* Disable hardware watchdog which can misfire */
  1662. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_PREF_WD_TMR, 0x3fffff);
  1663. /* Squash TX of packets of 16 bytes or less */
  1664. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
  1665. EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
  1666. efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
  1667. if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
  1668. EFX_POPULATE_OWORD_4(temp,
  1669. /* Default values */
  1670. FRF_BZ_TX_PACE_SB_NOT_AF, 0x15,
  1671. FRF_BZ_TX_PACE_SB_AF, 0xb,
  1672. FRF_BZ_TX_PACE_FB_BASE, 0,
  1673. /* Allow large pace values in the
  1674. * fast bin. */
  1675. FRF_BZ_TX_PACE_BIN_TH,
  1676. FFE_BZ_TX_PACE_RESERVED);
  1677. efx_writeo(efx, &temp, FR_BZ_TX_PACE);
  1678. }
  1679. }
  1680. /* Register dump */
  1681. #define REGISTER_REVISION_A 1
  1682. #define REGISTER_REVISION_B 2
  1683. #define REGISTER_REVISION_C 3
  1684. #define REGISTER_REVISION_Z 3 /* latest revision */
  1685. struct efx_nic_reg {
  1686. u32 offset:24;
  1687. u32 min_revision:2, max_revision:2;
  1688. };
  1689. #define REGISTER(name, min_rev, max_rev) { \
  1690. FR_ ## min_rev ## max_rev ## _ ## name, \
  1691. REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev \
  1692. }
  1693. #define REGISTER_AA(name) REGISTER(name, A, A)
  1694. #define REGISTER_AB(name) REGISTER(name, A, B)
  1695. #define REGISTER_AZ(name) REGISTER(name, A, Z)
  1696. #define REGISTER_BB(name) REGISTER(name, B, B)
  1697. #define REGISTER_BZ(name) REGISTER(name, B, Z)
  1698. #define REGISTER_CZ(name) REGISTER(name, C, Z)
  1699. static const struct efx_nic_reg efx_nic_regs[] = {
  1700. REGISTER_AZ(ADR_REGION),
  1701. REGISTER_AZ(INT_EN_KER),
  1702. REGISTER_BZ(INT_EN_CHAR),
  1703. REGISTER_AZ(INT_ADR_KER),
  1704. REGISTER_BZ(INT_ADR_CHAR),
  1705. /* INT_ACK_KER is WO */
  1706. /* INT_ISR0 is RC */
  1707. REGISTER_AZ(HW_INIT),
  1708. REGISTER_CZ(USR_EV_CFG),
  1709. REGISTER_AB(EE_SPI_HCMD),
  1710. REGISTER_AB(EE_SPI_HADR),
  1711. REGISTER_AB(EE_SPI_HDATA),
  1712. REGISTER_AB(EE_BASE_PAGE),
  1713. REGISTER_AB(EE_VPD_CFG0),
  1714. /* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
  1715. /* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
  1716. /* PCIE_CORE_INDIRECT is indirect */
  1717. REGISTER_AB(NIC_STAT),
  1718. REGISTER_AB(GPIO_CTL),
  1719. REGISTER_AB(GLB_CTL),
  1720. /* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
  1721. REGISTER_BZ(DP_CTRL),
  1722. REGISTER_AZ(MEM_STAT),
  1723. REGISTER_AZ(CS_DEBUG),
  1724. REGISTER_AZ(ALTERA_BUILD),
  1725. REGISTER_AZ(CSR_SPARE),
  1726. REGISTER_AB(PCIE_SD_CTL0123),
  1727. REGISTER_AB(PCIE_SD_CTL45),
  1728. REGISTER_AB(PCIE_PCS_CTL_STAT),
  1729. /* DEBUG_DATA_OUT is not used */
  1730. /* DRV_EV is WO */
  1731. REGISTER_AZ(EVQ_CTL),
  1732. REGISTER_AZ(EVQ_CNT1),
  1733. REGISTER_AZ(EVQ_CNT2),
  1734. REGISTER_AZ(BUF_TBL_CFG),
  1735. REGISTER_AZ(SRM_RX_DC_CFG),
  1736. REGISTER_AZ(SRM_TX_DC_CFG),
  1737. REGISTER_AZ(SRM_CFG),
  1738. /* BUF_TBL_UPD is WO */
  1739. REGISTER_AZ(SRM_UPD_EVQ),
  1740. REGISTER_AZ(SRAM_PARITY),
  1741. REGISTER_AZ(RX_CFG),
  1742. REGISTER_BZ(RX_FILTER_CTL),
  1743. /* RX_FLUSH_DESCQ is WO */
  1744. REGISTER_AZ(RX_DC_CFG),
  1745. REGISTER_AZ(RX_DC_PF_WM),
  1746. REGISTER_BZ(RX_RSS_TKEY),
  1747. /* RX_NODESC_DROP is RC */
  1748. REGISTER_AA(RX_SELF_RST),
  1749. /* RX_DEBUG, RX_PUSH_DROP are not used */
  1750. REGISTER_CZ(RX_RSS_IPV6_REG1),
  1751. REGISTER_CZ(RX_RSS_IPV6_REG2),
  1752. REGISTER_CZ(RX_RSS_IPV6_REG3),
  1753. /* TX_FLUSH_DESCQ is WO */
  1754. REGISTER_AZ(TX_DC_CFG),
  1755. REGISTER_AA(TX_CHKSM_CFG),
  1756. REGISTER_AZ(TX_CFG),
  1757. /* TX_PUSH_DROP is not used */
  1758. REGISTER_AZ(TX_RESERVED),
  1759. REGISTER_BZ(TX_PACE),
  1760. /* TX_PACE_DROP_QID is RC */
  1761. REGISTER_BB(TX_VLAN),
  1762. REGISTER_BZ(TX_IPFIL_PORTEN),
  1763. REGISTER_AB(MD_TXD),
  1764. REGISTER_AB(MD_RXD),
  1765. REGISTER_AB(MD_CS),
  1766. REGISTER_AB(MD_PHY_ADR),
  1767. REGISTER_AB(MD_ID),
  1768. /* MD_STAT is RC */
  1769. REGISTER_AB(MAC_STAT_DMA),
  1770. REGISTER_AB(MAC_CTRL),
  1771. REGISTER_BB(GEN_MODE),
  1772. REGISTER_AB(MAC_MC_HASH_REG0),
  1773. REGISTER_AB(MAC_MC_HASH_REG1),
  1774. REGISTER_AB(GM_CFG1),
  1775. REGISTER_AB(GM_CFG2),
  1776. /* GM_IPG and GM_HD are not used */
  1777. REGISTER_AB(GM_MAX_FLEN),
  1778. /* GM_TEST is not used */
  1779. REGISTER_AB(GM_ADR1),
  1780. REGISTER_AB(GM_ADR2),
  1781. REGISTER_AB(GMF_CFG0),
  1782. REGISTER_AB(GMF_CFG1),
  1783. REGISTER_AB(GMF_CFG2),
  1784. REGISTER_AB(GMF_CFG3),
  1785. REGISTER_AB(GMF_CFG4),
  1786. REGISTER_AB(GMF_CFG5),
  1787. REGISTER_BB(TX_SRC_MAC_CTL),
  1788. REGISTER_AB(XM_ADR_LO),
  1789. REGISTER_AB(XM_ADR_HI),
  1790. REGISTER_AB(XM_GLB_CFG),
  1791. REGISTER_AB(XM_TX_CFG),
  1792. REGISTER_AB(XM_RX_CFG),
  1793. REGISTER_AB(XM_MGT_INT_MASK),
  1794. REGISTER_AB(XM_FC),
  1795. REGISTER_AB(XM_PAUSE_TIME),
  1796. REGISTER_AB(XM_TX_PARAM),
  1797. REGISTER_AB(XM_RX_PARAM),
  1798. /* XM_MGT_INT_MSK (note no 'A') is RC */
  1799. REGISTER_AB(XX_PWR_RST),
  1800. REGISTER_AB(XX_SD_CTL),
  1801. REGISTER_AB(XX_TXDRV_CTL),
  1802. /* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
  1803. /* XX_CORE_STAT is partly RC */
  1804. };
  1805. struct efx_nic_reg_table {
  1806. u32 offset:24;
  1807. u32 min_revision:2, max_revision:2;
  1808. u32 step:6, rows:21;
  1809. };
  1810. #define REGISTER_TABLE_DIMENSIONS(_, offset, min_rev, max_rev, step, rows) { \
  1811. offset, \
  1812. REGISTER_REVISION_ ## min_rev, REGISTER_REVISION_ ## max_rev, \
  1813. step, rows \
  1814. }
  1815. #define REGISTER_TABLE(name, min_rev, max_rev) \
  1816. REGISTER_TABLE_DIMENSIONS( \
  1817. name, FR_ ## min_rev ## max_rev ## _ ## name, \
  1818. min_rev, max_rev, \
  1819. FR_ ## min_rev ## max_rev ## _ ## name ## _STEP, \
  1820. FR_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
  1821. #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, A, A)
  1822. #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, A, Z)
  1823. #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, B, B)
  1824. #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, B, Z)
  1825. #define REGISTER_TABLE_BB_CZ(name) \
  1826. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, B, B, \
  1827. FR_BZ_ ## name ## _STEP, \
  1828. FR_BB_ ## name ## _ROWS), \
  1829. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, C, Z, \
  1830. FR_BZ_ ## name ## _STEP, \
  1831. FR_CZ_ ## name ## _ROWS)
  1832. #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, C, Z)
  1833. static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
  1834. /* DRIVER is not used */
  1835. /* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
  1836. REGISTER_TABLE_BB(TX_IPFIL_TBL),
  1837. REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
  1838. REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
  1839. REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
  1840. REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
  1841. REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
  1842. REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
  1843. REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
  1844. /* We can't reasonably read all of the buffer table (up to 8MB!).
  1845. * However this driver will only use a few entries. Reading
  1846. * 1K entries allows for some expansion of queue count and
  1847. * size before we need to change the version. */
  1848. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
  1849. A, A, 8, 1024),
  1850. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
  1851. B, Z, 8, 1024),
  1852. REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
  1853. REGISTER_TABLE_BB_CZ(TIMER_TBL),
  1854. REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
  1855. REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
  1856. /* TX_FILTER_TBL0 is huge and not used by this driver */
  1857. REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
  1858. REGISTER_TABLE_CZ(MC_TREG_SMEM),
  1859. /* MSIX_PBA_TABLE is not mapped */
  1860. /* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
  1861. REGISTER_TABLE_BZ(RX_FILTER_TBL0),
  1862. };
  1863. size_t efx_nic_get_regs_len(struct efx_nic *efx)
  1864. {
  1865. const struct efx_nic_reg *reg;
  1866. const struct efx_nic_reg_table *table;
  1867. size_t len = 0;
  1868. for (reg = efx_nic_regs;
  1869. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  1870. reg++)
  1871. if (efx->type->revision >= reg->min_revision &&
  1872. efx->type->revision <= reg->max_revision)
  1873. len += sizeof(efx_oword_t);
  1874. for (table = efx_nic_reg_tables;
  1875. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  1876. table++)
  1877. if (efx->type->revision >= table->min_revision &&
  1878. efx->type->revision <= table->max_revision)
  1879. len += table->rows * min_t(size_t, table->step, 16);
  1880. return len;
  1881. }
  1882. void efx_nic_get_regs(struct efx_nic *efx, void *buf)
  1883. {
  1884. const struct efx_nic_reg *reg;
  1885. const struct efx_nic_reg_table *table;
  1886. for (reg = efx_nic_regs;
  1887. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  1888. reg++) {
  1889. if (efx->type->revision >= reg->min_revision &&
  1890. efx->type->revision <= reg->max_revision) {
  1891. efx_reado(efx, (efx_oword_t *)buf, reg->offset);
  1892. buf += sizeof(efx_oword_t);
  1893. }
  1894. }
  1895. for (table = efx_nic_reg_tables;
  1896. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  1897. table++) {
  1898. size_t size, i;
  1899. if (!(efx->type->revision >= table->min_revision &&
  1900. efx->type->revision <= table->max_revision))
  1901. continue;
  1902. size = min_t(size_t, table->step, 16);
  1903. for (i = 0; i < table->rows; i++) {
  1904. switch (table->step) {
  1905. case 4: /* 32-bit SRAM */
  1906. efx_readd(efx, buf, table->offset + 4 * i);
  1907. break;
  1908. case 8: /* 64-bit SRAM */
  1909. efx_sram_readq(efx,
  1910. efx->membase + table->offset,
  1911. buf, i);
  1912. break;
  1913. case 16: /* 128-bit-readable register */
  1914. efx_reado_table(efx, buf, table->offset, i);
  1915. break;
  1916. case 32: /* 128-bit register, interleaved */
  1917. efx_reado_table(efx, buf, table->offset, 2 * i);
  1918. break;
  1919. default:
  1920. WARN_ON(1);
  1921. return;
  1922. }
  1923. buf += size;
  1924. }
  1925. }
  1926. }