skge.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/config.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/delay.h>
  37. #include <linux/crc32.h>
  38. #include <linux/dma-mapping.h>
  39. #include <asm/irq.h>
  40. #include "skge.h"
  41. #define DRV_NAME "skge"
  42. #define DRV_VERSION "0.7"
  43. #define PFX DRV_NAME " "
  44. #define DEFAULT_TX_RING_SIZE 128
  45. #define DEFAULT_RX_RING_SIZE 512
  46. #define MAX_TX_RING_SIZE 1024
  47. #define MAX_RX_RING_SIZE 4096
  48. #define RX_COPY_THRESHOLD 128
  49. #define RX_BUF_SIZE 1536
  50. #define PHY_RETRIES 1000
  51. #define ETH_JUMBO_MTU 9000
  52. #define TX_WATCHDOG (5 * HZ)
  53. #define NAPI_WEIGHT 64
  54. #define BLINK_HZ (HZ/4)
  55. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  56. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  57. MODULE_LICENSE("GPL");
  58. MODULE_VERSION(DRV_VERSION);
  59. static const u32 default_msg
  60. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  61. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  62. static int debug = -1; /* defaults above */
  63. module_param(debug, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  65. static const struct pci_device_id skge_id_table[] = {
  66. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  67. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  68. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
  71. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  73. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  74. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1032) },
  75. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  76. { 0 }
  77. };
  78. MODULE_DEVICE_TABLE(pci, skge_id_table);
  79. static int skge_up(struct net_device *dev);
  80. static int skge_down(struct net_device *dev);
  81. static void skge_tx_clean(struct skge_port *skge);
  82. static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  83. static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  84. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  85. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  86. static void yukon_init(struct skge_hw *hw, int port);
  87. static void yukon_reset(struct skge_hw *hw, int port);
  88. static void genesis_mac_init(struct skge_hw *hw, int port);
  89. static void genesis_reset(struct skge_hw *hw, int port);
  90. static void genesis_link_up(struct skge_port *skge);
  91. /* Avoid conditionals by using array */
  92. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  93. static const int rxqaddr[] = { Q_R1, Q_R2 };
  94. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  95. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  96. static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
  97. /* Don't need to look at whole 16K.
  98. * last interesting register is descriptor poll timer.
  99. */
  100. #define SKGE_REGS_LEN (29*128)
  101. static int skge_get_regs_len(struct net_device *dev)
  102. {
  103. return SKGE_REGS_LEN;
  104. }
  105. /*
  106. * Returns copy of control register region
  107. * I/O region is divided into banks and certain regions are unreadable
  108. */
  109. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  110. void *p)
  111. {
  112. const struct skge_port *skge = netdev_priv(dev);
  113. unsigned long offs;
  114. const void __iomem *io = skge->hw->regs;
  115. static const unsigned long bankmap
  116. = (1<<0) | (1<<2) | (1<<8) | (1<<9)
  117. | (1<<12) | (1<<13) | (1<<14) | (1<<15) | (1<<16)
  118. | (1<<17) | (1<<20) | (1<<21) | (1<<22) | (1<<23)
  119. | (1<<24) | (1<<25) | (1<<26) | (1<<27) | (1<<28);
  120. regs->version = 1;
  121. for (offs = 0; offs < regs->len; offs += 128) {
  122. u32 len = min_t(u32, 128, regs->len - offs);
  123. if (bankmap & (1<<(offs/128)))
  124. memcpy_fromio(p + offs, io + offs, len);
  125. else
  126. memset(p + offs, 0, len);
  127. }
  128. }
  129. /* Wake on Lan only supported on Yukon chps with rev 1 or above */
  130. static int wol_supported(const struct skge_hw *hw)
  131. {
  132. return !((hw->chip_id == CHIP_ID_GENESIS ||
  133. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
  134. }
  135. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  136. {
  137. struct skge_port *skge = netdev_priv(dev);
  138. wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
  139. wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
  140. }
  141. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  142. {
  143. struct skge_port *skge = netdev_priv(dev);
  144. struct skge_hw *hw = skge->hw;
  145. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  146. return -EOPNOTSUPP;
  147. if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
  148. return -EOPNOTSUPP;
  149. skge->wol = wol->wolopts == WAKE_MAGIC;
  150. if (skge->wol) {
  151. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  152. skge_write16(hw, WOL_CTRL_STAT,
  153. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  154. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  155. } else
  156. skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  157. return 0;
  158. }
  159. /* Determine supported/adverised modes based on hardware.
  160. * Note: ethtoool ADVERTISED_xxx == SUPPORTED_xxx
  161. */
  162. static u32 skge_supported_modes(const struct skge_hw *hw)
  163. {
  164. u32 supported;
  165. if (iscopper(hw)) {
  166. supported = SUPPORTED_10baseT_Half
  167. | SUPPORTED_10baseT_Full
  168. | SUPPORTED_100baseT_Half
  169. | SUPPORTED_100baseT_Full
  170. | SUPPORTED_1000baseT_Half
  171. | SUPPORTED_1000baseT_Full
  172. | SUPPORTED_Autoneg| SUPPORTED_TP;
  173. if (hw->chip_id == CHIP_ID_GENESIS)
  174. supported &= ~(SUPPORTED_10baseT_Half
  175. | SUPPORTED_10baseT_Full
  176. | SUPPORTED_100baseT_Half
  177. | SUPPORTED_100baseT_Full);
  178. else if (hw->chip_id == CHIP_ID_YUKON)
  179. supported &= ~SUPPORTED_1000baseT_Half;
  180. } else
  181. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  182. | SUPPORTED_Autoneg;
  183. return supported;
  184. }
  185. static int skge_get_settings(struct net_device *dev,
  186. struct ethtool_cmd *ecmd)
  187. {
  188. struct skge_port *skge = netdev_priv(dev);
  189. struct skge_hw *hw = skge->hw;
  190. ecmd->transceiver = XCVR_INTERNAL;
  191. ecmd->supported = skge_supported_modes(hw);
  192. if (iscopper(hw)) {
  193. ecmd->port = PORT_TP;
  194. ecmd->phy_address = hw->phy_addr;
  195. } else
  196. ecmd->port = PORT_FIBRE;
  197. ecmd->advertising = skge->advertising;
  198. ecmd->autoneg = skge->autoneg;
  199. ecmd->speed = skge->speed;
  200. ecmd->duplex = skge->duplex;
  201. return 0;
  202. }
  203. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  204. {
  205. struct skge_port *skge = netdev_priv(dev);
  206. const struct skge_hw *hw = skge->hw;
  207. u32 supported = skge_supported_modes(hw);
  208. if (ecmd->autoneg == AUTONEG_ENABLE) {
  209. ecmd->advertising = supported;
  210. skge->duplex = -1;
  211. skge->speed = -1;
  212. } else {
  213. u32 setting;
  214. switch (ecmd->speed) {
  215. case SPEED_1000:
  216. if (ecmd->duplex == DUPLEX_FULL)
  217. setting = SUPPORTED_1000baseT_Full;
  218. else if (ecmd->duplex == DUPLEX_HALF)
  219. setting = SUPPORTED_1000baseT_Half;
  220. else
  221. return -EINVAL;
  222. break;
  223. case SPEED_100:
  224. if (ecmd->duplex == DUPLEX_FULL)
  225. setting = SUPPORTED_100baseT_Full;
  226. else if (ecmd->duplex == DUPLEX_HALF)
  227. setting = SUPPORTED_100baseT_Half;
  228. else
  229. return -EINVAL;
  230. break;
  231. case SPEED_10:
  232. if (ecmd->duplex == DUPLEX_FULL)
  233. setting = SUPPORTED_10baseT_Full;
  234. else if (ecmd->duplex == DUPLEX_HALF)
  235. setting = SUPPORTED_10baseT_Half;
  236. else
  237. return -EINVAL;
  238. break;
  239. default:
  240. return -EINVAL;
  241. }
  242. if ((setting & supported) == 0)
  243. return -EINVAL;
  244. skge->speed = ecmd->speed;
  245. skge->duplex = ecmd->duplex;
  246. }
  247. skge->autoneg = ecmd->autoneg;
  248. skge->advertising = ecmd->advertising;
  249. if (netif_running(dev)) {
  250. skge_down(dev);
  251. skge_up(dev);
  252. }
  253. return (0);
  254. }
  255. static void skge_get_drvinfo(struct net_device *dev,
  256. struct ethtool_drvinfo *info)
  257. {
  258. struct skge_port *skge = netdev_priv(dev);
  259. strcpy(info->driver, DRV_NAME);
  260. strcpy(info->version, DRV_VERSION);
  261. strcpy(info->fw_version, "N/A");
  262. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  263. }
  264. static const struct skge_stat {
  265. char name[ETH_GSTRING_LEN];
  266. u16 xmac_offset;
  267. u16 gma_offset;
  268. } skge_stats[] = {
  269. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  270. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  271. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  272. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  273. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  274. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  275. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  276. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  277. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  278. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  279. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  280. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  281. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  282. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  283. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  284. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  285. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  286. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  287. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  288. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  289. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  290. };
  291. static int skge_get_stats_count(struct net_device *dev)
  292. {
  293. return ARRAY_SIZE(skge_stats);
  294. }
  295. static void skge_get_ethtool_stats(struct net_device *dev,
  296. struct ethtool_stats *stats, u64 *data)
  297. {
  298. struct skge_port *skge = netdev_priv(dev);
  299. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  300. genesis_get_stats(skge, data);
  301. else
  302. yukon_get_stats(skge, data);
  303. }
  304. /* Use hardware MIB variables for critical path statistics and
  305. * transmit feedback not reported at interrupt.
  306. * Other errors are accounted for in interrupt handler.
  307. */
  308. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  309. {
  310. struct skge_port *skge = netdev_priv(dev);
  311. u64 data[ARRAY_SIZE(skge_stats)];
  312. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  313. genesis_get_stats(skge, data);
  314. else
  315. yukon_get_stats(skge, data);
  316. skge->net_stats.tx_bytes = data[0];
  317. skge->net_stats.rx_bytes = data[1];
  318. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  319. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  320. skge->net_stats.multicast = data[5] + data[7];
  321. skge->net_stats.collisions = data[10];
  322. skge->net_stats.tx_aborted_errors = data[12];
  323. return &skge->net_stats;
  324. }
  325. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  326. {
  327. int i;
  328. switch (stringset) {
  329. case ETH_SS_STATS:
  330. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  331. memcpy(data + i * ETH_GSTRING_LEN,
  332. skge_stats[i].name, ETH_GSTRING_LEN);
  333. break;
  334. }
  335. }
  336. static void skge_get_ring_param(struct net_device *dev,
  337. struct ethtool_ringparam *p)
  338. {
  339. struct skge_port *skge = netdev_priv(dev);
  340. p->rx_max_pending = MAX_RX_RING_SIZE;
  341. p->tx_max_pending = MAX_TX_RING_SIZE;
  342. p->rx_mini_max_pending = 0;
  343. p->rx_jumbo_max_pending = 0;
  344. p->rx_pending = skge->rx_ring.count;
  345. p->tx_pending = skge->tx_ring.count;
  346. p->rx_mini_pending = 0;
  347. p->rx_jumbo_pending = 0;
  348. }
  349. static int skge_set_ring_param(struct net_device *dev,
  350. struct ethtool_ringparam *p)
  351. {
  352. struct skge_port *skge = netdev_priv(dev);
  353. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  354. p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
  355. return -EINVAL;
  356. skge->rx_ring.count = p->rx_pending;
  357. skge->tx_ring.count = p->tx_pending;
  358. if (netif_running(dev)) {
  359. skge_down(dev);
  360. skge_up(dev);
  361. }
  362. return 0;
  363. }
  364. static u32 skge_get_msglevel(struct net_device *netdev)
  365. {
  366. struct skge_port *skge = netdev_priv(netdev);
  367. return skge->msg_enable;
  368. }
  369. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  370. {
  371. struct skge_port *skge = netdev_priv(netdev);
  372. skge->msg_enable = value;
  373. }
  374. static int skge_nway_reset(struct net_device *dev)
  375. {
  376. struct skge_port *skge = netdev_priv(dev);
  377. struct skge_hw *hw = skge->hw;
  378. int port = skge->port;
  379. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  380. return -EINVAL;
  381. spin_lock_bh(&hw->phy_lock);
  382. if (hw->chip_id == CHIP_ID_GENESIS) {
  383. genesis_reset(hw, port);
  384. genesis_mac_init(hw, port);
  385. } else {
  386. yukon_reset(hw, port);
  387. yukon_init(hw, port);
  388. }
  389. spin_unlock_bh(&hw->phy_lock);
  390. return 0;
  391. }
  392. static int skge_set_sg(struct net_device *dev, u32 data)
  393. {
  394. struct skge_port *skge = netdev_priv(dev);
  395. struct skge_hw *hw = skge->hw;
  396. if (hw->chip_id == CHIP_ID_GENESIS && data)
  397. return -EOPNOTSUPP;
  398. return ethtool_op_set_sg(dev, data);
  399. }
  400. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  401. {
  402. struct skge_port *skge = netdev_priv(dev);
  403. struct skge_hw *hw = skge->hw;
  404. if (hw->chip_id == CHIP_ID_GENESIS && data)
  405. return -EOPNOTSUPP;
  406. return ethtool_op_set_tx_csum(dev, data);
  407. }
  408. static u32 skge_get_rx_csum(struct net_device *dev)
  409. {
  410. struct skge_port *skge = netdev_priv(dev);
  411. return skge->rx_csum;
  412. }
  413. /* Only Yukon supports checksum offload. */
  414. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  415. {
  416. struct skge_port *skge = netdev_priv(dev);
  417. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  418. return -EOPNOTSUPP;
  419. skge->rx_csum = data;
  420. return 0;
  421. }
  422. static void skge_get_pauseparam(struct net_device *dev,
  423. struct ethtool_pauseparam *ecmd)
  424. {
  425. struct skge_port *skge = netdev_priv(dev);
  426. ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
  427. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  428. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
  429. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  430. ecmd->autoneg = skge->autoneg;
  431. }
  432. static int skge_set_pauseparam(struct net_device *dev,
  433. struct ethtool_pauseparam *ecmd)
  434. {
  435. struct skge_port *skge = netdev_priv(dev);
  436. skge->autoneg = ecmd->autoneg;
  437. if (ecmd->rx_pause && ecmd->tx_pause)
  438. skge->flow_control = FLOW_MODE_SYMMETRIC;
  439. else if (ecmd->rx_pause && !ecmd->tx_pause)
  440. skge->flow_control = FLOW_MODE_REM_SEND;
  441. else if (!ecmd->rx_pause && ecmd->tx_pause)
  442. skge->flow_control = FLOW_MODE_LOC_SEND;
  443. else
  444. skge->flow_control = FLOW_MODE_NONE;
  445. if (netif_running(dev)) {
  446. skge_down(dev);
  447. skge_up(dev);
  448. }
  449. return 0;
  450. }
  451. /* Chip internal frequency for clock calculations */
  452. static inline u32 hwkhz(const struct skge_hw *hw)
  453. {
  454. if (hw->chip_id == CHIP_ID_GENESIS)
  455. return 53215; /* or: 53.125 MHz */
  456. else
  457. return 78215; /* or: 78.125 MHz */
  458. }
  459. /* Chip hz to microseconds */
  460. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  461. {
  462. return (ticks * 1000) / hwkhz(hw);
  463. }
  464. /* Microseconds to chip hz */
  465. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  466. {
  467. return hwkhz(hw) * usec / 1000;
  468. }
  469. static int skge_get_coalesce(struct net_device *dev,
  470. struct ethtool_coalesce *ecmd)
  471. {
  472. struct skge_port *skge = netdev_priv(dev);
  473. struct skge_hw *hw = skge->hw;
  474. int port = skge->port;
  475. ecmd->rx_coalesce_usecs = 0;
  476. ecmd->tx_coalesce_usecs = 0;
  477. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  478. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  479. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  480. if (msk & rxirqmask[port])
  481. ecmd->rx_coalesce_usecs = delay;
  482. if (msk & txirqmask[port])
  483. ecmd->tx_coalesce_usecs = delay;
  484. }
  485. return 0;
  486. }
  487. /* Note: interrupt timer is per board, but can turn on/off per port */
  488. static int skge_set_coalesce(struct net_device *dev,
  489. struct ethtool_coalesce *ecmd)
  490. {
  491. struct skge_port *skge = netdev_priv(dev);
  492. struct skge_hw *hw = skge->hw;
  493. int port = skge->port;
  494. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  495. u32 delay = 25;
  496. if (ecmd->rx_coalesce_usecs == 0)
  497. msk &= ~rxirqmask[port];
  498. else if (ecmd->rx_coalesce_usecs < 25 ||
  499. ecmd->rx_coalesce_usecs > 33333)
  500. return -EINVAL;
  501. else {
  502. msk |= rxirqmask[port];
  503. delay = ecmd->rx_coalesce_usecs;
  504. }
  505. if (ecmd->tx_coalesce_usecs == 0)
  506. msk &= ~txirqmask[port];
  507. else if (ecmd->tx_coalesce_usecs < 25 ||
  508. ecmd->tx_coalesce_usecs > 33333)
  509. return -EINVAL;
  510. else {
  511. msk |= txirqmask[port];
  512. delay = min(delay, ecmd->rx_coalesce_usecs);
  513. }
  514. skge_write32(hw, B2_IRQM_MSK, msk);
  515. if (msk == 0)
  516. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  517. else {
  518. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  519. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  520. }
  521. return 0;
  522. }
  523. static void skge_led_on(struct skge_hw *hw, int port)
  524. {
  525. if (hw->chip_id == CHIP_ID_GENESIS) {
  526. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  527. skge_write8(hw, B0_LED, LED_STAT_ON);
  528. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  529. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  530. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  531. /* For Broadcom Phy only */
  532. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  533. } else {
  534. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  535. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  536. PHY_M_LED_MO_DUP(MO_LED_ON) |
  537. PHY_M_LED_MO_10(MO_LED_ON) |
  538. PHY_M_LED_MO_100(MO_LED_ON) |
  539. PHY_M_LED_MO_1000(MO_LED_ON) |
  540. PHY_M_LED_MO_RX(MO_LED_ON));
  541. }
  542. }
  543. static void skge_led_off(struct skge_hw *hw, int port)
  544. {
  545. if (hw->chip_id == CHIP_ID_GENESIS) {
  546. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  547. skge_write8(hw, B0_LED, LED_STAT_OFF);
  548. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  549. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  550. /* Broadcom only */
  551. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  552. } else {
  553. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  554. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  555. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  556. PHY_M_LED_MO_10(MO_LED_OFF) |
  557. PHY_M_LED_MO_100(MO_LED_OFF) |
  558. PHY_M_LED_MO_1000(MO_LED_OFF) |
  559. PHY_M_LED_MO_RX(MO_LED_OFF));
  560. }
  561. }
  562. static void skge_blink_timer(unsigned long data)
  563. {
  564. struct skge_port *skge = (struct skge_port *) data;
  565. struct skge_hw *hw = skge->hw;
  566. spin_lock_bh(&hw->phy_lock);
  567. if (skge->blink_on)
  568. skge_led_on(hw, skge->port);
  569. else
  570. skge_led_off(hw, skge->port);
  571. spin_unlock_bh(&hw->phy_lock);
  572. skge->blink_on = !skge->blink_on;
  573. mod_timer(&skge->led_blink, jiffies + BLINK_HZ);
  574. }
  575. /* blink LED's for finding board */
  576. static int skge_phys_id(struct net_device *dev, u32 data)
  577. {
  578. struct skge_port *skge = netdev_priv(dev);
  579. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  580. data = (u32)(MAX_SCHEDULE_TIMEOUT / HZ);
  581. /* start blinking */
  582. skge->blink_on = 1;
  583. mod_timer(&skge->led_blink, jiffies+1);
  584. msleep_interruptible(data * 1000);
  585. del_timer_sync(&skge->led_blink);
  586. skge_led_off(skge->hw, skge->port);
  587. return 0;
  588. }
  589. static struct ethtool_ops skge_ethtool_ops = {
  590. .get_settings = skge_get_settings,
  591. .set_settings = skge_set_settings,
  592. .get_drvinfo = skge_get_drvinfo,
  593. .get_regs_len = skge_get_regs_len,
  594. .get_regs = skge_get_regs,
  595. .get_wol = skge_get_wol,
  596. .set_wol = skge_set_wol,
  597. .get_msglevel = skge_get_msglevel,
  598. .set_msglevel = skge_set_msglevel,
  599. .nway_reset = skge_nway_reset,
  600. .get_link = ethtool_op_get_link,
  601. .get_ringparam = skge_get_ring_param,
  602. .set_ringparam = skge_set_ring_param,
  603. .get_pauseparam = skge_get_pauseparam,
  604. .set_pauseparam = skge_set_pauseparam,
  605. .get_coalesce = skge_get_coalesce,
  606. .set_coalesce = skge_set_coalesce,
  607. .get_sg = ethtool_op_get_sg,
  608. .set_sg = skge_set_sg,
  609. .get_tx_csum = ethtool_op_get_tx_csum,
  610. .set_tx_csum = skge_set_tx_csum,
  611. .get_rx_csum = skge_get_rx_csum,
  612. .set_rx_csum = skge_set_rx_csum,
  613. .get_strings = skge_get_strings,
  614. .phys_id = skge_phys_id,
  615. .get_stats_count = skge_get_stats_count,
  616. .get_ethtool_stats = skge_get_ethtool_stats,
  617. };
  618. /*
  619. * Allocate ring elements and chain them together
  620. * One-to-one association of board descriptors with ring elements
  621. */
  622. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
  623. {
  624. struct skge_tx_desc *d;
  625. struct skge_element *e;
  626. int i;
  627. ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
  628. if (!ring->start)
  629. return -ENOMEM;
  630. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  631. e->desc = d;
  632. e->skb = NULL;
  633. if (i == ring->count - 1) {
  634. e->next = ring->start;
  635. d->next_offset = base;
  636. } else {
  637. e->next = e + 1;
  638. d->next_offset = base + (i+1) * sizeof(*d);
  639. }
  640. }
  641. ring->to_use = ring->to_clean = ring->start;
  642. return 0;
  643. }
  644. static struct sk_buff *skge_rx_alloc(struct net_device *dev, unsigned int size)
  645. {
  646. struct sk_buff *skb = dev_alloc_skb(size);
  647. if (likely(skb)) {
  648. skb->dev = dev;
  649. skb_reserve(skb, NET_IP_ALIGN);
  650. }
  651. return skb;
  652. }
  653. /* Allocate and setup a new buffer for receiving */
  654. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  655. struct sk_buff *skb, unsigned int bufsize)
  656. {
  657. struct skge_rx_desc *rd = e->desc;
  658. u64 map;
  659. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  660. PCI_DMA_FROMDEVICE);
  661. rd->dma_lo = map;
  662. rd->dma_hi = map >> 32;
  663. e->skb = skb;
  664. rd->csum1_start = ETH_HLEN;
  665. rd->csum2_start = ETH_HLEN;
  666. rd->csum1 = 0;
  667. rd->csum2 = 0;
  668. wmb();
  669. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  670. pci_unmap_addr_set(e, mapaddr, map);
  671. pci_unmap_len_set(e, maplen, bufsize);
  672. }
  673. /* Resume receiving using existing skb,
  674. * Note: DMA address is not changed by chip.
  675. * MTU not changed while receiver active.
  676. */
  677. static void skge_rx_reuse(struct skge_element *e, unsigned int size)
  678. {
  679. struct skge_rx_desc *rd = e->desc;
  680. rd->csum2 = 0;
  681. rd->csum2_start = ETH_HLEN;
  682. wmb();
  683. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  684. }
  685. /* Free all buffers in receive ring, assumes receiver stopped */
  686. static void skge_rx_clean(struct skge_port *skge)
  687. {
  688. struct skge_hw *hw = skge->hw;
  689. struct skge_ring *ring = &skge->rx_ring;
  690. struct skge_element *e;
  691. e = ring->start;
  692. do {
  693. struct skge_rx_desc *rd = e->desc;
  694. rd->control = 0;
  695. if (e->skb) {
  696. pci_unmap_single(hw->pdev,
  697. pci_unmap_addr(e, mapaddr),
  698. pci_unmap_len(e, maplen),
  699. PCI_DMA_FROMDEVICE);
  700. dev_kfree_skb(e->skb);
  701. e->skb = NULL;
  702. }
  703. } while ((e = e->next) != ring->start);
  704. }
  705. /* Allocate buffers for receive ring
  706. * For receive: to_clean is next received frame.
  707. */
  708. static int skge_rx_fill(struct skge_port *skge)
  709. {
  710. struct skge_ring *ring = &skge->rx_ring;
  711. struct skge_element *e;
  712. unsigned int bufsize = skge->rx_buf_size;
  713. e = ring->start;
  714. do {
  715. struct sk_buff *skb = skge_rx_alloc(skge->netdev, bufsize);
  716. if (!skb)
  717. return -ENOMEM;
  718. skge_rx_setup(skge, e, skb, bufsize);
  719. } while ( (e = e->next) != ring->start);
  720. ring->to_clean = ring->start;
  721. return 0;
  722. }
  723. static void skge_link_up(struct skge_port *skge)
  724. {
  725. netif_carrier_on(skge->netdev);
  726. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  727. netif_wake_queue(skge->netdev);
  728. if (netif_msg_link(skge))
  729. printk(KERN_INFO PFX
  730. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  731. skge->netdev->name, skge->speed,
  732. skge->duplex == DUPLEX_FULL ? "full" : "half",
  733. (skge->flow_control == FLOW_MODE_NONE) ? "none" :
  734. (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
  735. (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
  736. (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
  737. "unknown");
  738. }
  739. static void skge_link_down(struct skge_port *skge)
  740. {
  741. netif_carrier_off(skge->netdev);
  742. netif_stop_queue(skge->netdev);
  743. if (netif_msg_link(skge))
  744. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  745. }
  746. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  747. {
  748. int i;
  749. u16 v;
  750. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  751. v = xm_read16(hw, port, XM_PHY_DATA);
  752. /* Need to wait for external PHY */
  753. for (i = 0; i < PHY_RETRIES; i++) {
  754. udelay(1);
  755. if (xm_read16(hw, port, XM_MMU_CMD)
  756. & XM_MMU_PHY_RDY)
  757. goto ready;
  758. }
  759. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  760. hw->dev[port]->name);
  761. return 0;
  762. ready:
  763. v = xm_read16(hw, port, XM_PHY_DATA);
  764. return v;
  765. }
  766. static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  767. {
  768. int i;
  769. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  770. for (i = 0; i < PHY_RETRIES; i++) {
  771. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  772. goto ready;
  773. udelay(1);
  774. }
  775. printk(KERN_WARNING PFX "%s: phy write failed to come ready\n",
  776. hw->dev[port]->name);
  777. ready:
  778. xm_write16(hw, port, XM_PHY_DATA, val);
  779. for (i = 0; i < PHY_RETRIES; i++) {
  780. udelay(1);
  781. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  782. return;
  783. }
  784. printk(KERN_WARNING PFX "%s: phy write timed out\n",
  785. hw->dev[port]->name);
  786. }
  787. static void genesis_init(struct skge_hw *hw)
  788. {
  789. /* set blink source counter */
  790. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  791. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  792. /* configure mac arbiter */
  793. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  794. /* configure mac arbiter timeout values */
  795. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  796. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  797. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  798. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  799. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  800. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  801. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  802. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  803. /* configure packet arbiter timeout */
  804. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  805. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  806. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  807. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  808. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  809. }
  810. static void genesis_reset(struct skge_hw *hw, int port)
  811. {
  812. const u8 zero[8] = { 0 };
  813. /* reset the statistics module */
  814. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  815. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  816. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  817. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  818. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  819. /* disable Broadcom PHY IRQ */
  820. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  821. xm_outhash(hw, port, XM_HSM, zero);
  822. }
  823. /* Convert mode to MII values */
  824. static const u16 phy_pause_map[] = {
  825. [FLOW_MODE_NONE] = 0,
  826. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  827. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  828. [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  829. };
  830. /* Check status of Broadcom phy link */
  831. static void bcom_check_link(struct skge_hw *hw, int port)
  832. {
  833. struct net_device *dev = hw->dev[port];
  834. struct skge_port *skge = netdev_priv(dev);
  835. u16 status;
  836. /* read twice because of latch */
  837. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  838. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  839. pr_debug("bcom_check_link status=0x%x\n", status);
  840. if ((status & PHY_ST_LSYNC) == 0) {
  841. u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
  842. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  843. xm_write16(hw, port, XM_MMU_CMD, cmd);
  844. /* dummy read to ensure writing */
  845. (void) xm_read16(hw, port, XM_MMU_CMD);
  846. if (netif_carrier_ok(dev))
  847. skge_link_down(skge);
  848. } else {
  849. if (skge->autoneg == AUTONEG_ENABLE &&
  850. (status & PHY_ST_AN_OVER)) {
  851. u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
  852. u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  853. if (lpa & PHY_B_AN_RF) {
  854. printk(KERN_NOTICE PFX "%s: remote fault\n",
  855. dev->name);
  856. return;
  857. }
  858. /* Check Duplex mismatch */
  859. switch (aux & PHY_B_AS_AN_RES_MSK) {
  860. case PHY_B_RES_1000FD:
  861. skge->duplex = DUPLEX_FULL;
  862. break;
  863. case PHY_B_RES_1000HD:
  864. skge->duplex = DUPLEX_HALF;
  865. break;
  866. default:
  867. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  868. dev->name);
  869. return;
  870. }
  871. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  872. switch (aux & PHY_B_AS_PAUSE_MSK) {
  873. case PHY_B_AS_PAUSE_MSK:
  874. skge->flow_control = FLOW_MODE_SYMMETRIC;
  875. break;
  876. case PHY_B_AS_PRR:
  877. skge->flow_control = FLOW_MODE_REM_SEND;
  878. break;
  879. case PHY_B_AS_PRT:
  880. skge->flow_control = FLOW_MODE_LOC_SEND;
  881. break;
  882. default:
  883. skge->flow_control = FLOW_MODE_NONE;
  884. }
  885. skge->speed = SPEED_1000;
  886. }
  887. if (!netif_carrier_ok(dev))
  888. genesis_link_up(skge);
  889. }
  890. }
  891. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  892. * Phy on for 100 or 10Mbit operation
  893. */
  894. static void bcom_phy_init(struct skge_port *skge, int jumbo)
  895. {
  896. struct skge_hw *hw = skge->hw;
  897. int port = skge->port;
  898. int i;
  899. u16 id1, r, ext, ctl;
  900. /* magic workaround patterns for Broadcom */
  901. static const struct {
  902. u16 reg;
  903. u16 val;
  904. } A1hack[] = {
  905. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  906. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  907. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  908. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  909. }, C0hack[] = {
  910. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  911. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  912. };
  913. pr_debug("bcom_phy_init\n");
  914. /* read Id from external PHY (all have the same address) */
  915. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  916. /* Optimize MDIO transfer by suppressing preamble. */
  917. r = xm_read16(hw, port, XM_MMU_CMD);
  918. r |= XM_MMU_NO_PRE;
  919. xm_write16(hw, port, XM_MMU_CMD,r);
  920. switch (id1) {
  921. case PHY_BCOM_ID1_C0:
  922. /*
  923. * Workaround BCOM Errata for the C0 type.
  924. * Write magic patterns to reserved registers.
  925. */
  926. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  927. xm_phy_write(hw, port,
  928. C0hack[i].reg, C0hack[i].val);
  929. break;
  930. case PHY_BCOM_ID1_A1:
  931. /*
  932. * Workaround BCOM Errata for the A1 type.
  933. * Write magic patterns to reserved registers.
  934. */
  935. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  936. xm_phy_write(hw, port,
  937. A1hack[i].reg, A1hack[i].val);
  938. break;
  939. }
  940. /*
  941. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  942. * Disable Power Management after reset.
  943. */
  944. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  945. r |= PHY_B_AC_DIS_PM;
  946. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  947. /* Dummy read */
  948. xm_read16(hw, port, XM_ISRC);
  949. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  950. ctl = PHY_CT_SP1000; /* always 1000mbit */
  951. if (skge->autoneg == AUTONEG_ENABLE) {
  952. /*
  953. * Workaround BCOM Errata #1 for the C5 type.
  954. * 1000Base-T Link Acquisition Failure in Slave Mode
  955. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  956. */
  957. u16 adv = PHY_B_1000C_RD;
  958. if (skge->advertising & ADVERTISED_1000baseT_Half)
  959. adv |= PHY_B_1000C_AHD;
  960. if (skge->advertising & ADVERTISED_1000baseT_Full)
  961. adv |= PHY_B_1000C_AFD;
  962. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  963. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  964. } else {
  965. if (skge->duplex == DUPLEX_FULL)
  966. ctl |= PHY_CT_DUP_MD;
  967. /* Force to slave */
  968. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  969. }
  970. /* Set autonegotiation pause parameters */
  971. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  972. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  973. /* Handle Jumbo frames */
  974. if (jumbo) {
  975. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  976. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  977. ext |= PHY_B_PEC_HIGH_LA;
  978. }
  979. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  980. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  981. /* Use link status change interrrupt */
  982. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  983. bcom_check_link(hw, port);
  984. }
  985. static void genesis_mac_init(struct skge_hw *hw, int port)
  986. {
  987. struct net_device *dev = hw->dev[port];
  988. struct skge_port *skge = netdev_priv(dev);
  989. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  990. int i;
  991. u32 r;
  992. const u8 zero[6] = { 0 };
  993. /* Clear MIB counters */
  994. xm_write16(hw, port, XM_STAT_CMD,
  995. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  996. /* Clear two times according to Errata #3 */
  997. xm_write16(hw, port, XM_STAT_CMD,
  998. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  999. /* initialize Rx, Tx and Link LED */
  1000. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  1001. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  1002. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  1003. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  1004. /* Unreset the XMAC. */
  1005. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1006. /*
  1007. * Perform additional initialization for external PHYs,
  1008. * namely for the 1000baseTX cards that use the XMAC's
  1009. * GMII mode.
  1010. */
  1011. /* Take external Phy out of reset */
  1012. r = skge_read32(hw, B2_GP_IO);
  1013. if (port == 0)
  1014. r |= GP_DIR_0|GP_IO_0;
  1015. else
  1016. r |= GP_DIR_2|GP_IO_2;
  1017. skge_write32(hw, B2_GP_IO, r);
  1018. skge_read32(hw, B2_GP_IO);
  1019. /* Enable GMII interfac */
  1020. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1021. bcom_phy_init(skge, jumbo);
  1022. /* Set Station Address */
  1023. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1024. /* We don't use match addresses so clear */
  1025. for (i = 1; i < 16; i++)
  1026. xm_outaddr(hw, port, XM_EXM(i), zero);
  1027. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1028. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1029. /* We don't need the FCS appended to the packet. */
  1030. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1031. if (jumbo)
  1032. r |= XM_RX_BIG_PK_OK;
  1033. if (skge->duplex == DUPLEX_HALF) {
  1034. /*
  1035. * If in manual half duplex mode the other side might be in
  1036. * full duplex mode, so ignore if a carrier extension is not seen
  1037. * on frames received
  1038. */
  1039. r |= XM_RX_DIS_CEXT;
  1040. }
  1041. xm_write16(hw, port, XM_RX_CMD, r);
  1042. /* We want short frames padded to 60 bytes. */
  1043. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1044. /*
  1045. * Bump up the transmit threshold. This helps hold off transmit
  1046. * underruns when we're blasting traffic from both ports at once.
  1047. */
  1048. xm_write16(hw, port, XM_TX_THR, 512);
  1049. /*
  1050. * Enable the reception of all error frames. This is is
  1051. * a necessary evil due to the design of the XMAC. The
  1052. * XMAC's receive FIFO is only 8K in size, however jumbo
  1053. * frames can be up to 9000 bytes in length. When bad
  1054. * frame filtering is enabled, the XMAC's RX FIFO operates
  1055. * in 'store and forward' mode. For this to work, the
  1056. * entire frame has to fit into the FIFO, but that means
  1057. * that jumbo frames larger than 8192 bytes will be
  1058. * truncated. Disabling all bad frame filtering causes
  1059. * the RX FIFO to operate in streaming mode, in which
  1060. * case the XMAC will start transfering frames out of the
  1061. * RX FIFO as soon as the FIFO threshold is reached.
  1062. */
  1063. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1064. /*
  1065. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1066. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1067. * and 'Octets Rx OK Hi Cnt Ov'.
  1068. */
  1069. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1070. /*
  1071. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1072. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1073. * and 'Octets Tx OK Hi Cnt Ov'.
  1074. */
  1075. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1076. /* Configure MAC arbiter */
  1077. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1078. /* configure timeout values */
  1079. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1080. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1081. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1082. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1083. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1084. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1085. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1086. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1087. /* Configure Rx MAC FIFO */
  1088. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1089. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1090. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1091. /* Configure Tx MAC FIFO */
  1092. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1093. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1094. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1095. if (jumbo) {
  1096. /* Enable frame flushing if jumbo frames used */
  1097. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1098. } else {
  1099. /* enable timeout timers if normal frames */
  1100. skge_write16(hw, B3_PA_CTRL,
  1101. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1102. }
  1103. }
  1104. static void genesis_stop(struct skge_port *skge)
  1105. {
  1106. struct skge_hw *hw = skge->hw;
  1107. int port = skge->port;
  1108. u32 reg;
  1109. /* Clear Tx packet arbiter timeout IRQ */
  1110. skge_write16(hw, B3_PA_CTRL,
  1111. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1112. /*
  1113. * If the transfer stucks at the MAC the STOP command will not
  1114. * terminate if we don't flush the XMAC's transmit FIFO !
  1115. */
  1116. xm_write32(hw, port, XM_MODE,
  1117. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1118. /* Reset the MAC */
  1119. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1120. /* For external PHYs there must be special handling */
  1121. reg = skge_read32(hw, B2_GP_IO);
  1122. if (port == 0) {
  1123. reg |= GP_DIR_0;
  1124. reg &= ~GP_IO_0;
  1125. } else {
  1126. reg |= GP_DIR_2;
  1127. reg &= ~GP_IO_2;
  1128. }
  1129. skge_write32(hw, B2_GP_IO, reg);
  1130. skge_read32(hw, B2_GP_IO);
  1131. xm_write16(hw, port, XM_MMU_CMD,
  1132. xm_read16(hw, port, XM_MMU_CMD)
  1133. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1134. xm_read16(hw, port, XM_MMU_CMD);
  1135. }
  1136. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1137. {
  1138. struct skge_hw *hw = skge->hw;
  1139. int port = skge->port;
  1140. int i;
  1141. unsigned long timeout = jiffies + HZ;
  1142. xm_write16(hw, port,
  1143. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1144. /* wait for update to complete */
  1145. while (xm_read16(hw, port, XM_STAT_CMD)
  1146. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1147. if (time_after(jiffies, timeout))
  1148. break;
  1149. udelay(10);
  1150. }
  1151. /* special case for 64 bit octet counter */
  1152. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1153. | xm_read32(hw, port, XM_TXO_OK_LO);
  1154. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1155. | xm_read32(hw, port, XM_RXO_OK_LO);
  1156. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1157. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1158. }
  1159. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1160. {
  1161. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1162. u16 status = xm_read16(hw, port, XM_ISRC);
  1163. if (netif_msg_intr(skge))
  1164. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1165. skge->netdev->name, status);
  1166. if (status & XM_IS_TXF_UR) {
  1167. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1168. ++skge->net_stats.tx_fifo_errors;
  1169. }
  1170. if (status & XM_IS_RXF_OV) {
  1171. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1172. ++skge->net_stats.rx_fifo_errors;
  1173. }
  1174. }
  1175. static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1176. {
  1177. int i;
  1178. gma_write16(hw, port, GM_SMI_DATA, val);
  1179. gma_write16(hw, port, GM_SMI_CTRL,
  1180. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1181. for (i = 0; i < PHY_RETRIES; i++) {
  1182. udelay(1);
  1183. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1184. break;
  1185. }
  1186. }
  1187. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1188. {
  1189. int i;
  1190. gma_write16(hw, port, GM_SMI_CTRL,
  1191. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1192. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1193. for (i = 0; i < PHY_RETRIES; i++) {
  1194. udelay(1);
  1195. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1196. goto ready;
  1197. }
  1198. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1199. hw->dev[port]->name);
  1200. return 0;
  1201. ready:
  1202. return gma_read16(hw, port, GM_SMI_DATA);
  1203. }
  1204. static void genesis_link_up(struct skge_port *skge)
  1205. {
  1206. struct skge_hw *hw = skge->hw;
  1207. int port = skge->port;
  1208. u16 cmd;
  1209. u32 mode, msk;
  1210. pr_debug("genesis_link_up\n");
  1211. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1212. /*
  1213. * enabling pause frame reception is required for 1000BT
  1214. * because the XMAC is not reset if the link is going down
  1215. */
  1216. if (skge->flow_control == FLOW_MODE_NONE ||
  1217. skge->flow_control == FLOW_MODE_LOC_SEND)
  1218. /* Disable Pause Frame Reception */
  1219. cmd |= XM_MMU_IGN_PF;
  1220. else
  1221. /* Enable Pause Frame Reception */
  1222. cmd &= ~XM_MMU_IGN_PF;
  1223. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1224. mode = xm_read32(hw, port, XM_MODE);
  1225. if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1226. skge->flow_control == FLOW_MODE_LOC_SEND) {
  1227. /*
  1228. * Configure Pause Frame Generation
  1229. * Use internal and external Pause Frame Generation.
  1230. * Sending pause frames is edge triggered.
  1231. * Send a Pause frame with the maximum pause time if
  1232. * internal oder external FIFO full condition occurs.
  1233. * Send a zero pause time frame to re-start transmission.
  1234. */
  1235. /* XM_PAUSE_DA = '010000C28001' (default) */
  1236. /* XM_MAC_PTIME = 0xffff (maximum) */
  1237. /* remember this value is defined in big endian (!) */
  1238. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1239. mode |= XM_PAUSE_MODE;
  1240. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1241. } else {
  1242. /*
  1243. * disable pause frame generation is required for 1000BT
  1244. * because the XMAC is not reset if the link is going down
  1245. */
  1246. /* Disable Pause Mode in Mode Register */
  1247. mode &= ~XM_PAUSE_MODE;
  1248. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1249. }
  1250. xm_write32(hw, port, XM_MODE, mode);
  1251. msk = XM_DEF_MSK;
  1252. /* disable GP0 interrupt bit for external Phy */
  1253. msk |= XM_IS_INP_ASS;
  1254. xm_write16(hw, port, XM_IMSK, msk);
  1255. xm_read16(hw, port, XM_ISRC);
  1256. /* get MMU Command Reg. */
  1257. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1258. if (skge->duplex == DUPLEX_FULL)
  1259. cmd |= XM_MMU_GMII_FD;
  1260. /*
  1261. * Workaround BCOM Errata (#10523) for all BCom Phys
  1262. * Enable Power Management after link up
  1263. */
  1264. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1265. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1266. & ~PHY_B_AC_DIS_PM);
  1267. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1268. /* enable Rx/Tx */
  1269. xm_write16(hw, port, XM_MMU_CMD,
  1270. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1271. skge_link_up(skge);
  1272. }
  1273. static inline void bcom_phy_intr(struct skge_port *skge)
  1274. {
  1275. struct skge_hw *hw = skge->hw;
  1276. int port = skge->port;
  1277. u16 isrc;
  1278. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1279. if (netif_msg_intr(skge))
  1280. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1281. skge->netdev->name, isrc);
  1282. if (isrc & PHY_B_IS_PSE)
  1283. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1284. hw->dev[port]->name);
  1285. /* Workaround BCom Errata:
  1286. * enable and disable loopback mode if "NO HCD" occurs.
  1287. */
  1288. if (isrc & PHY_B_IS_NO_HDCL) {
  1289. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1290. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1291. ctrl | PHY_CT_LOOP);
  1292. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1293. ctrl & ~PHY_CT_LOOP);
  1294. }
  1295. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1296. bcom_check_link(hw, port);
  1297. }
  1298. /* Marvell Phy Initailization */
  1299. static void yukon_init(struct skge_hw *hw, int port)
  1300. {
  1301. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1302. u16 ctrl, ct1000, adv;
  1303. u16 ledctrl, ledover;
  1304. pr_debug("yukon_init\n");
  1305. if (skge->autoneg == AUTONEG_ENABLE) {
  1306. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1307. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1308. PHY_M_EC_MAC_S_MSK);
  1309. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1310. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1311. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1312. }
  1313. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1314. if (skge->autoneg == AUTONEG_DISABLE)
  1315. ctrl &= ~PHY_CT_ANE;
  1316. ctrl |= PHY_CT_RESET;
  1317. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1318. ctrl = 0;
  1319. ct1000 = 0;
  1320. adv = PHY_AN_CSMA;
  1321. if (skge->autoneg == AUTONEG_ENABLE) {
  1322. if (iscopper(hw)) {
  1323. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1324. ct1000 |= PHY_M_1000C_AFD;
  1325. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1326. ct1000 |= PHY_M_1000C_AHD;
  1327. if (skge->advertising & ADVERTISED_100baseT_Full)
  1328. adv |= PHY_M_AN_100_FD;
  1329. if (skge->advertising & ADVERTISED_100baseT_Half)
  1330. adv |= PHY_M_AN_100_HD;
  1331. if (skge->advertising & ADVERTISED_10baseT_Full)
  1332. adv |= PHY_M_AN_10_FD;
  1333. if (skge->advertising & ADVERTISED_10baseT_Half)
  1334. adv |= PHY_M_AN_10_HD;
  1335. } else /* special defines for FIBER (88E1011S only) */
  1336. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1337. /* Set Flow-control capabilities */
  1338. adv |= phy_pause_map[skge->flow_control];
  1339. /* Restart Auto-negotiation */
  1340. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1341. } else {
  1342. /* forced speed/duplex settings */
  1343. ct1000 = PHY_M_1000C_MSE;
  1344. if (skge->duplex == DUPLEX_FULL)
  1345. ctrl |= PHY_CT_DUP_MD;
  1346. switch (skge->speed) {
  1347. case SPEED_1000:
  1348. ctrl |= PHY_CT_SP1000;
  1349. break;
  1350. case SPEED_100:
  1351. ctrl |= PHY_CT_SP100;
  1352. break;
  1353. }
  1354. ctrl |= PHY_CT_RESET;
  1355. }
  1356. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1357. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1358. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1359. /* Setup Phy LED's */
  1360. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  1361. ledover = 0;
  1362. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  1363. /* turn off the Rx LED (LED_RX) */
  1364. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  1365. /* disable blink mode (LED_DUPLEX) on collisions */
  1366. ctrl |= PHY_M_LEDC_DP_CTRL;
  1367. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  1368. if (skge->autoneg == AUTONEG_DISABLE || skge->speed == SPEED_100) {
  1369. /* turn on 100 Mbps LED (LED_LINK100) */
  1370. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  1371. }
  1372. if (ledover)
  1373. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  1374. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1375. if (skge->autoneg == AUTONEG_ENABLE)
  1376. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  1377. else
  1378. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1379. }
  1380. static void yukon_reset(struct skge_hw *hw, int port)
  1381. {
  1382. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1383. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1384. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1385. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1386. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1387. gma_write16(hw, port, GM_RX_CTRL,
  1388. gma_read16(hw, port, GM_RX_CTRL)
  1389. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1390. }
  1391. static void yukon_mac_init(struct skge_hw *hw, int port)
  1392. {
  1393. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1394. int i;
  1395. u32 reg;
  1396. const u8 *addr = hw->dev[port]->dev_addr;
  1397. /* WA code for COMA mode -- set PHY reset */
  1398. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1399. hw->chip_rev >= CHIP_REV_YU_LITE_A3)
  1400. skge_write32(hw, B2_GP_IO,
  1401. (skge_read32(hw, B2_GP_IO) | GP_DIR_9 | GP_IO_9));
  1402. /* hard reset */
  1403. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1404. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1405. /* WA code for COMA mode -- clear PHY reset */
  1406. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1407. hw->chip_rev >= CHIP_REV_YU_LITE_A3)
  1408. skge_write32(hw, B2_GP_IO,
  1409. (skge_read32(hw, B2_GP_IO) | GP_DIR_9)
  1410. & ~GP_IO_9);
  1411. /* Set hardware config mode */
  1412. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1413. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1414. reg |= iscopper(hw) ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1415. /* Clear GMC reset */
  1416. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1417. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1418. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1419. if (skge->autoneg == AUTONEG_DISABLE) {
  1420. reg = GM_GPCR_AU_ALL_DIS;
  1421. gma_write16(hw, port, GM_GP_CTRL,
  1422. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1423. switch (skge->speed) {
  1424. case SPEED_1000:
  1425. reg |= GM_GPCR_SPEED_1000;
  1426. /* fallthru */
  1427. case SPEED_100:
  1428. reg |= GM_GPCR_SPEED_100;
  1429. }
  1430. if (skge->duplex == DUPLEX_FULL)
  1431. reg |= GM_GPCR_DUP_FULL;
  1432. } else
  1433. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1434. switch (skge->flow_control) {
  1435. case FLOW_MODE_NONE:
  1436. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1437. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1438. break;
  1439. case FLOW_MODE_LOC_SEND:
  1440. /* disable Rx flow-control */
  1441. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1442. }
  1443. gma_write16(hw, port, GM_GP_CTRL, reg);
  1444. skge_read16(hw, GMAC_IRQ_SRC);
  1445. yukon_init(hw, port);
  1446. /* MIB clear */
  1447. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1448. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1449. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1450. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1451. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1452. /* transmit control */
  1453. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1454. /* receive control reg: unicast + multicast + no FCS */
  1455. gma_write16(hw, port, GM_RX_CTRL,
  1456. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1457. /* transmit flow control */
  1458. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1459. /* transmit parameter */
  1460. gma_write16(hw, port, GM_TX_PARAM,
  1461. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1462. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1463. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1464. /* serial mode register */
  1465. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1466. if (hw->dev[port]->mtu > 1500)
  1467. reg |= GM_SMOD_JUMBO_ENA;
  1468. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1469. /* physical address: used for pause frames */
  1470. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1471. /* virtual address for data */
  1472. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1473. /* enable interrupt mask for counter overflows */
  1474. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1475. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1476. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1477. /* Initialize Mac Fifo */
  1478. /* Configure Rx MAC FIFO */
  1479. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1480. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1481. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1482. hw->chip_rev >= CHIP_REV_YU_LITE_A3)
  1483. reg &= ~GMF_RX_F_FL_ON;
  1484. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1485. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1486. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  1487. /* Configure Tx MAC FIFO */
  1488. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1489. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1490. }
  1491. static void yukon_stop(struct skge_port *skge)
  1492. {
  1493. struct skge_hw *hw = skge->hw;
  1494. int port = skge->port;
  1495. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1496. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1497. skge_write32(hw, B2_GP_IO,
  1498. skge_read32(hw, B2_GP_IO) | GP_DIR_9 | GP_IO_9);
  1499. }
  1500. gma_write16(hw, port, GM_GP_CTRL,
  1501. gma_read16(hw, port, GM_GP_CTRL)
  1502. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1503. gma_read16(hw, port, GM_GP_CTRL);
  1504. /* set GPHY Control reset */
  1505. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1506. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1507. }
  1508. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1509. {
  1510. struct skge_hw *hw = skge->hw;
  1511. int port = skge->port;
  1512. int i;
  1513. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1514. | gma_read32(hw, port, GM_TXO_OK_LO);
  1515. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1516. | gma_read32(hw, port, GM_RXO_OK_LO);
  1517. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1518. data[i] = gma_read32(hw, port,
  1519. skge_stats[i].gma_offset);
  1520. }
  1521. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1522. {
  1523. struct net_device *dev = hw->dev[port];
  1524. struct skge_port *skge = netdev_priv(dev);
  1525. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1526. if (netif_msg_intr(skge))
  1527. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1528. dev->name, status);
  1529. if (status & GM_IS_RX_FF_OR) {
  1530. ++skge->net_stats.rx_fifo_errors;
  1531. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1532. }
  1533. if (status & GM_IS_TX_FF_UR) {
  1534. ++skge->net_stats.tx_fifo_errors;
  1535. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1536. }
  1537. }
  1538. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1539. {
  1540. switch (aux & PHY_M_PS_SPEED_MSK) {
  1541. case PHY_M_PS_SPEED_1000:
  1542. return SPEED_1000;
  1543. case PHY_M_PS_SPEED_100:
  1544. return SPEED_100;
  1545. default:
  1546. return SPEED_10;
  1547. }
  1548. }
  1549. static void yukon_link_up(struct skge_port *skge)
  1550. {
  1551. struct skge_hw *hw = skge->hw;
  1552. int port = skge->port;
  1553. u16 reg;
  1554. pr_debug("yukon_link_up\n");
  1555. /* Enable Transmit FIFO Underrun */
  1556. skge_write8(hw, GMAC_IRQ_MSK, GMAC_DEF_MSK);
  1557. reg = gma_read16(hw, port, GM_GP_CTRL);
  1558. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1559. reg |= GM_GPCR_DUP_FULL;
  1560. /* enable Rx/Tx */
  1561. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1562. gma_write16(hw, port, GM_GP_CTRL, reg);
  1563. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1564. skge_link_up(skge);
  1565. }
  1566. static void yukon_link_down(struct skge_port *skge)
  1567. {
  1568. struct skge_hw *hw = skge->hw;
  1569. int port = skge->port;
  1570. u16 ctrl;
  1571. pr_debug("yukon_link_down\n");
  1572. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1573. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1574. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1575. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1576. if (skge->flow_control == FLOW_MODE_REM_SEND) {
  1577. /* restore Asymmetric Pause bit */
  1578. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1579. gm_phy_read(hw, port,
  1580. PHY_MARV_AUNE_ADV)
  1581. | PHY_M_AN_ASP);
  1582. }
  1583. yukon_reset(hw, port);
  1584. skge_link_down(skge);
  1585. yukon_init(hw, port);
  1586. }
  1587. static void yukon_phy_intr(struct skge_port *skge)
  1588. {
  1589. struct skge_hw *hw = skge->hw;
  1590. int port = skge->port;
  1591. const char *reason = NULL;
  1592. u16 istatus, phystat;
  1593. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1594. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1595. if (netif_msg_intr(skge))
  1596. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1597. skge->netdev->name, istatus, phystat);
  1598. if (istatus & PHY_M_IS_AN_COMPL) {
  1599. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1600. & PHY_M_AN_RF) {
  1601. reason = "remote fault";
  1602. goto failed;
  1603. }
  1604. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1605. reason = "master/slave fault";
  1606. goto failed;
  1607. }
  1608. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1609. reason = "speed/duplex";
  1610. goto failed;
  1611. }
  1612. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1613. ? DUPLEX_FULL : DUPLEX_HALF;
  1614. skge->speed = yukon_speed(hw, phystat);
  1615. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1616. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1617. case PHY_M_PS_PAUSE_MSK:
  1618. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1619. break;
  1620. case PHY_M_PS_RX_P_EN:
  1621. skge->flow_control = FLOW_MODE_REM_SEND;
  1622. break;
  1623. case PHY_M_PS_TX_P_EN:
  1624. skge->flow_control = FLOW_MODE_LOC_SEND;
  1625. break;
  1626. default:
  1627. skge->flow_control = FLOW_MODE_NONE;
  1628. }
  1629. if (skge->flow_control == FLOW_MODE_NONE ||
  1630. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1631. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1632. else
  1633. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1634. yukon_link_up(skge);
  1635. return;
  1636. }
  1637. if (istatus & PHY_M_IS_LSP_CHANGE)
  1638. skge->speed = yukon_speed(hw, phystat);
  1639. if (istatus & PHY_M_IS_DUP_CHANGE)
  1640. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1641. if (istatus & PHY_M_IS_LST_CHANGE) {
  1642. if (phystat & PHY_M_PS_LINK_UP)
  1643. yukon_link_up(skge);
  1644. else
  1645. yukon_link_down(skge);
  1646. }
  1647. return;
  1648. failed:
  1649. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1650. skge->netdev->name, reason);
  1651. /* XXX restart autonegotiation? */
  1652. }
  1653. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1654. {
  1655. u32 end;
  1656. start /= 8;
  1657. len /= 8;
  1658. end = start + len - 1;
  1659. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1660. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1661. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1662. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1663. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1664. if (q == Q_R1 || q == Q_R2) {
  1665. /* Set thresholds on receive queue's */
  1666. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1667. start + (2*len)/3);
  1668. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  1669. start + (len/3));
  1670. } else {
  1671. /* Enable store & forward on Tx queue's because
  1672. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  1673. */
  1674. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  1675. }
  1676. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  1677. }
  1678. /* Setup Bus Memory Interface */
  1679. static void skge_qset(struct skge_port *skge, u16 q,
  1680. const struct skge_element *e)
  1681. {
  1682. struct skge_hw *hw = skge->hw;
  1683. u32 watermark = 0x600;
  1684. u64 base = skge->dma + (e->desc - skge->mem);
  1685. /* optimization to reduce window on 32bit/33mhz */
  1686. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  1687. watermark /= 2;
  1688. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  1689. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  1690. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  1691. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  1692. }
  1693. static int skge_up(struct net_device *dev)
  1694. {
  1695. struct skge_port *skge = netdev_priv(dev);
  1696. struct skge_hw *hw = skge->hw;
  1697. int port = skge->port;
  1698. u32 chunk, ram_addr;
  1699. size_t rx_size, tx_size;
  1700. int err;
  1701. if (netif_msg_ifup(skge))
  1702. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1703. if (dev->mtu > RX_BUF_SIZE)
  1704. skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
  1705. else
  1706. skge->rx_buf_size = RX_BUF_SIZE;
  1707. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  1708. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  1709. skge->mem_size = tx_size + rx_size;
  1710. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  1711. if (!skge->mem)
  1712. return -ENOMEM;
  1713. memset(skge->mem, 0, skge->mem_size);
  1714. if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
  1715. goto free_pci_mem;
  1716. err = skge_rx_fill(skge);
  1717. if (err)
  1718. goto free_rx_ring;
  1719. if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  1720. skge->dma + rx_size)))
  1721. goto free_rx_ring;
  1722. skge->tx_avail = skge->tx_ring.count - 1;
  1723. /* Enable IRQ from port */
  1724. hw->intr_mask |= portirqmask[port];
  1725. skge_write32(hw, B0_IMSK, hw->intr_mask);
  1726. /* Initialze MAC */
  1727. spin_lock_bh(&hw->phy_lock);
  1728. if (hw->chip_id == CHIP_ID_GENESIS)
  1729. genesis_mac_init(hw, port);
  1730. else
  1731. yukon_mac_init(hw, port);
  1732. spin_unlock_bh(&hw->phy_lock);
  1733. /* Configure RAMbuffers */
  1734. chunk = hw->ram_size / ((hw->ports + 1)*2);
  1735. ram_addr = hw->ram_offset + 2 * chunk * port;
  1736. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  1737. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  1738. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  1739. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  1740. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  1741. /* Start receiver BMU */
  1742. wmb();
  1743. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  1744. pr_debug("skge_up completed\n");
  1745. return 0;
  1746. free_rx_ring:
  1747. skge_rx_clean(skge);
  1748. kfree(skge->rx_ring.start);
  1749. free_pci_mem:
  1750. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1751. return err;
  1752. }
  1753. static int skge_down(struct net_device *dev)
  1754. {
  1755. struct skge_port *skge = netdev_priv(dev);
  1756. struct skge_hw *hw = skge->hw;
  1757. int port = skge->port;
  1758. if (netif_msg_ifdown(skge))
  1759. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1760. netif_stop_queue(dev);
  1761. del_timer_sync(&skge->led_blink);
  1762. /* Stop transmitter */
  1763. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  1764. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1765. RB_RST_SET|RB_DIS_OP_MD);
  1766. if (hw->chip_id == CHIP_ID_GENESIS)
  1767. genesis_stop(skge);
  1768. else
  1769. yukon_stop(skge);
  1770. /* Disable Force Sync bit and Enable Alloc bit */
  1771. skge_write8(hw, SK_REG(port, TXA_CTRL),
  1772. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1773. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1774. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1775. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1776. /* Reset PCI FIFO */
  1777. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  1778. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1779. /* Reset the RAM Buffer async Tx queue */
  1780. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  1781. /* stop receiver */
  1782. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  1783. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  1784. RB_RST_SET|RB_DIS_OP_MD);
  1785. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  1786. if (hw->chip_id == CHIP_ID_GENESIS) {
  1787. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  1788. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  1789. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_STOP);
  1790. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_STOP);
  1791. } else {
  1792. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1793. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1794. }
  1795. /* turn off led's */
  1796. skge_write16(hw, B0_LED, LED_STAT_OFF);
  1797. skge_tx_clean(skge);
  1798. skge_rx_clean(skge);
  1799. kfree(skge->rx_ring.start);
  1800. kfree(skge->tx_ring.start);
  1801. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1802. return 0;
  1803. }
  1804. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1805. {
  1806. struct skge_port *skge = netdev_priv(dev);
  1807. struct skge_hw *hw = skge->hw;
  1808. struct skge_ring *ring = &skge->tx_ring;
  1809. struct skge_element *e;
  1810. struct skge_tx_desc *td;
  1811. int i;
  1812. u32 control, len;
  1813. u64 map;
  1814. unsigned long flags;
  1815. skb = skb_padto(skb, ETH_ZLEN);
  1816. if (!skb)
  1817. return NETDEV_TX_OK;
  1818. local_irq_save(flags);
  1819. if (!spin_trylock(&skge->tx_lock)) {
  1820. /* Collision - tell upper layer to requeue */
  1821. local_irq_restore(flags);
  1822. return NETDEV_TX_LOCKED;
  1823. }
  1824. if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
  1825. netif_stop_queue(dev);
  1826. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1827. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  1828. dev->name);
  1829. return NETDEV_TX_BUSY;
  1830. }
  1831. e = ring->to_use;
  1832. td = e->desc;
  1833. e->skb = skb;
  1834. len = skb_headlen(skb);
  1835. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1836. pci_unmap_addr_set(e, mapaddr, map);
  1837. pci_unmap_len_set(e, maplen, len);
  1838. td->dma_lo = map;
  1839. td->dma_hi = map >> 32;
  1840. if (skb->ip_summed == CHECKSUM_HW) {
  1841. const struct iphdr *ip
  1842. = (const struct iphdr *) (skb->data + ETH_HLEN);
  1843. int offset = skb->h.raw - skb->data;
  1844. /* This seems backwards, but it is what the sk98lin
  1845. * does. Looks like hardware is wrong?
  1846. */
  1847. if (ip->protocol == IPPROTO_UDP
  1848. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  1849. control = BMU_TCP_CHECK;
  1850. else
  1851. control = BMU_UDP_CHECK;
  1852. td->csum_offs = 0;
  1853. td->csum_start = offset;
  1854. td->csum_write = offset + skb->csum;
  1855. } else
  1856. control = BMU_CHECK;
  1857. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  1858. control |= BMU_EOF| BMU_IRQ_EOF;
  1859. else {
  1860. struct skge_tx_desc *tf = td;
  1861. control |= BMU_STFWD;
  1862. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1863. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1864. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1865. frag->size, PCI_DMA_TODEVICE);
  1866. e = e->next;
  1867. e->skb = NULL;
  1868. tf = e->desc;
  1869. tf->dma_lo = map;
  1870. tf->dma_hi = (u64) map >> 32;
  1871. pci_unmap_addr_set(e, mapaddr, map);
  1872. pci_unmap_len_set(e, maplen, frag->size);
  1873. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  1874. }
  1875. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  1876. }
  1877. /* Make sure all the descriptors written */
  1878. wmb();
  1879. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  1880. wmb();
  1881. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  1882. if (netif_msg_tx_queued(skge))
  1883. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  1884. dev->name, e - ring->start, skb->len);
  1885. ring->to_use = e->next;
  1886. skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
  1887. if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
  1888. pr_debug("%s: transmit queue full\n", dev->name);
  1889. netif_stop_queue(dev);
  1890. }
  1891. dev->trans_start = jiffies;
  1892. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1893. return NETDEV_TX_OK;
  1894. }
  1895. static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
  1896. {
  1897. /* This ring element can be skb or fragment */
  1898. if (e->skb) {
  1899. pci_unmap_single(hw->pdev,
  1900. pci_unmap_addr(e, mapaddr),
  1901. pci_unmap_len(e, maplen),
  1902. PCI_DMA_TODEVICE);
  1903. dev_kfree_skb_any(e->skb);
  1904. e->skb = NULL;
  1905. } else {
  1906. pci_unmap_page(hw->pdev,
  1907. pci_unmap_addr(e, mapaddr),
  1908. pci_unmap_len(e, maplen),
  1909. PCI_DMA_TODEVICE);
  1910. }
  1911. }
  1912. static void skge_tx_clean(struct skge_port *skge)
  1913. {
  1914. struct skge_ring *ring = &skge->tx_ring;
  1915. struct skge_element *e;
  1916. unsigned long flags;
  1917. spin_lock_irqsave(&skge->tx_lock, flags);
  1918. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  1919. ++skge->tx_avail;
  1920. skge_tx_free(skge->hw, e);
  1921. }
  1922. ring->to_clean = e;
  1923. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1924. }
  1925. static void skge_tx_timeout(struct net_device *dev)
  1926. {
  1927. struct skge_port *skge = netdev_priv(dev);
  1928. if (netif_msg_timer(skge))
  1929. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  1930. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  1931. skge_tx_clean(skge);
  1932. }
  1933. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  1934. {
  1935. int err = 0;
  1936. int running = netif_running(dev);
  1937. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1938. return -EINVAL;
  1939. if (running)
  1940. skge_down(dev);
  1941. dev->mtu = new_mtu;
  1942. if (running)
  1943. skge_up(dev);
  1944. return err;
  1945. }
  1946. static void genesis_set_multicast(struct net_device *dev)
  1947. {
  1948. struct skge_port *skge = netdev_priv(dev);
  1949. struct skge_hw *hw = skge->hw;
  1950. int port = skge->port;
  1951. int i, count = dev->mc_count;
  1952. struct dev_mc_list *list = dev->mc_list;
  1953. u32 mode;
  1954. u8 filter[8];
  1955. pr_debug("genesis_set_multicast flags=%x count=%d\n", dev->flags, dev->mc_count);
  1956. mode = xm_read32(hw, port, XM_MODE);
  1957. mode |= XM_MD_ENA_HASH;
  1958. if (dev->flags & IFF_PROMISC)
  1959. mode |= XM_MD_ENA_PROM;
  1960. else
  1961. mode &= ~XM_MD_ENA_PROM;
  1962. if (dev->flags & IFF_ALLMULTI)
  1963. memset(filter, 0xff, sizeof(filter));
  1964. else {
  1965. memset(filter, 0, sizeof(filter));
  1966. for (i = 0; list && i < count; i++, list = list->next) {
  1967. u32 crc, bit;
  1968. crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
  1969. bit = ~crc & 0x3f;
  1970. filter[bit/8] |= 1 << (bit%8);
  1971. }
  1972. }
  1973. xm_write32(hw, port, XM_MODE, mode);
  1974. xm_outhash(hw, port, XM_HSM, filter);
  1975. }
  1976. static void yukon_set_multicast(struct net_device *dev)
  1977. {
  1978. struct skge_port *skge = netdev_priv(dev);
  1979. struct skge_hw *hw = skge->hw;
  1980. int port = skge->port;
  1981. struct dev_mc_list *list = dev->mc_list;
  1982. u16 reg;
  1983. u8 filter[8];
  1984. memset(filter, 0, sizeof(filter));
  1985. reg = gma_read16(hw, port, GM_RX_CTRL);
  1986. reg |= GM_RXCR_UCF_ENA;
  1987. if (dev->flags & IFF_PROMISC) /* promiscious */
  1988. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1989. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  1990. memset(filter, 0xff, sizeof(filter));
  1991. else if (dev->mc_count == 0) /* no multicast */
  1992. reg &= ~GM_RXCR_MCF_ENA;
  1993. else {
  1994. int i;
  1995. reg |= GM_RXCR_MCF_ENA;
  1996. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  1997. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  1998. filter[bit/8] |= 1 << (bit%8);
  1999. }
  2000. }
  2001. gma_write16(hw, port, GM_MC_ADDR_H1,
  2002. (u16)filter[0] | ((u16)filter[1] << 8));
  2003. gma_write16(hw, port, GM_MC_ADDR_H2,
  2004. (u16)filter[2] | ((u16)filter[3] << 8));
  2005. gma_write16(hw, port, GM_MC_ADDR_H3,
  2006. (u16)filter[4] | ((u16)filter[5] << 8));
  2007. gma_write16(hw, port, GM_MC_ADDR_H4,
  2008. (u16)filter[6] | ((u16)filter[7] << 8));
  2009. gma_write16(hw, port, GM_RX_CTRL, reg);
  2010. }
  2011. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2012. {
  2013. if (hw->chip_id == CHIP_ID_GENESIS)
  2014. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2015. else
  2016. return (status & GMR_FS_ANY_ERR) ||
  2017. (status & GMR_FS_RX_OK) == 0;
  2018. }
  2019. static void skge_rx_error(struct skge_port *skge, int slot,
  2020. u32 control, u32 status)
  2021. {
  2022. if (netif_msg_rx_err(skge))
  2023. printk(KERN_DEBUG PFX "%s: rx err, slot %d control 0x%x status 0x%x\n",
  2024. skge->netdev->name, slot, control, status);
  2025. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2026. skge->net_stats.rx_length_errors++;
  2027. else if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2028. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2029. skge->net_stats.rx_length_errors++;
  2030. if (status & XMR_FS_FRA_ERR)
  2031. skge->net_stats.rx_frame_errors++;
  2032. if (status & XMR_FS_FCS_ERR)
  2033. skge->net_stats.rx_crc_errors++;
  2034. } else {
  2035. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2036. skge->net_stats.rx_length_errors++;
  2037. if (status & GMR_FS_FRAGMENT)
  2038. skge->net_stats.rx_frame_errors++;
  2039. if (status & GMR_FS_CRC_ERR)
  2040. skge->net_stats.rx_crc_errors++;
  2041. }
  2042. }
  2043. /* Get receive buffer from descriptor.
  2044. * Handles copy of small buffers and reallocation failures
  2045. */
  2046. static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
  2047. struct skge_element *e,
  2048. unsigned int len)
  2049. {
  2050. struct sk_buff *nskb, *skb;
  2051. if (len < RX_COPY_THRESHOLD) {
  2052. nskb = skge_rx_alloc(skge->netdev, len + NET_IP_ALIGN);
  2053. if (unlikely(!nskb))
  2054. return NULL;
  2055. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2056. pci_unmap_addr(e, mapaddr),
  2057. len, PCI_DMA_FROMDEVICE);
  2058. memcpy(nskb->data, e->skb->data, len);
  2059. pci_dma_sync_single_for_device(skge->hw->pdev,
  2060. pci_unmap_addr(e, mapaddr),
  2061. len, PCI_DMA_FROMDEVICE);
  2062. if (skge->rx_csum) {
  2063. struct skge_rx_desc *rd = e->desc;
  2064. nskb->csum = le16_to_cpu(rd->csum2);
  2065. nskb->ip_summed = CHECKSUM_HW;
  2066. }
  2067. skge_rx_reuse(e, skge->rx_buf_size);
  2068. return nskb;
  2069. } else {
  2070. nskb = skge_rx_alloc(skge->netdev, skge->rx_buf_size);
  2071. if (unlikely(!nskb))
  2072. return NULL;
  2073. pci_unmap_single(skge->hw->pdev,
  2074. pci_unmap_addr(e, mapaddr),
  2075. pci_unmap_len(e, maplen),
  2076. PCI_DMA_FROMDEVICE);
  2077. skb = e->skb;
  2078. if (skge->rx_csum) {
  2079. struct skge_rx_desc *rd = e->desc;
  2080. skb->csum = le16_to_cpu(rd->csum2);
  2081. skb->ip_summed = CHECKSUM_HW;
  2082. }
  2083. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2084. return skb;
  2085. }
  2086. }
  2087. static int skge_poll(struct net_device *dev, int *budget)
  2088. {
  2089. struct skge_port *skge = netdev_priv(dev);
  2090. struct skge_hw *hw = skge->hw;
  2091. struct skge_ring *ring = &skge->rx_ring;
  2092. struct skge_element *e;
  2093. unsigned int to_do = min(dev->quota, *budget);
  2094. unsigned int work_done = 0;
  2095. pr_debug("skge_poll\n");
  2096. for (e = ring->to_clean; work_done < to_do; e = e->next) {
  2097. struct skge_rx_desc *rd = e->desc;
  2098. struct sk_buff *skb;
  2099. u32 control, len, status;
  2100. rmb();
  2101. control = rd->control;
  2102. if (control & BMU_OWN)
  2103. break;
  2104. len = control & BMU_BBC;
  2105. status = rd->status;
  2106. if (unlikely((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF)
  2107. || bad_phy_status(hw, status))) {
  2108. skge_rx_error(skge, e - ring->start, control, status);
  2109. skge_rx_reuse(e, skge->rx_buf_size);
  2110. continue;
  2111. }
  2112. if (netif_msg_rx_status(skge))
  2113. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2114. dev->name, e - ring->start, rd->status, len);
  2115. skb = skge_rx_get(skge, e, len);
  2116. if (likely(skb)) {
  2117. skb_put(skb, len);
  2118. skb->protocol = eth_type_trans(skb, dev);
  2119. dev->last_rx = jiffies;
  2120. netif_receive_skb(skb);
  2121. ++work_done;
  2122. } else
  2123. skge_rx_reuse(e, skge->rx_buf_size);
  2124. }
  2125. ring->to_clean = e;
  2126. /* restart receiver */
  2127. wmb();
  2128. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
  2129. CSR_START | CSR_IRQ_CL_F);
  2130. *budget -= work_done;
  2131. dev->quota -= work_done;
  2132. if (work_done >= to_do)
  2133. return 1; /* not done */
  2134. local_irq_disable();
  2135. __netif_rx_complete(dev);
  2136. hw->intr_mask |= portirqmask[skge->port];
  2137. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2138. local_irq_enable();
  2139. return 0;
  2140. }
  2141. static inline void skge_tx_intr(struct net_device *dev)
  2142. {
  2143. struct skge_port *skge = netdev_priv(dev);
  2144. struct skge_hw *hw = skge->hw;
  2145. struct skge_ring *ring = &skge->tx_ring;
  2146. struct skge_element *e;
  2147. spin_lock(&skge->tx_lock);
  2148. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2149. struct skge_tx_desc *td = e->desc;
  2150. u32 control;
  2151. rmb();
  2152. control = td->control;
  2153. if (control & BMU_OWN)
  2154. break;
  2155. if (unlikely(netif_msg_tx_done(skge)))
  2156. printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
  2157. dev->name, e - ring->start, td->status);
  2158. skge_tx_free(hw, e);
  2159. e->skb = NULL;
  2160. ++skge->tx_avail;
  2161. }
  2162. ring->to_clean = e;
  2163. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2164. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  2165. netif_wake_queue(dev);
  2166. spin_unlock(&skge->tx_lock);
  2167. }
  2168. /* Parity errors seem to happen when Genesis is connected to a switch
  2169. * with no other ports present. Heartbeat error??
  2170. */
  2171. static void skge_mac_parity(struct skge_hw *hw, int port)
  2172. {
  2173. struct net_device *dev = hw->dev[port];
  2174. if (dev) {
  2175. struct skge_port *skge = netdev_priv(dev);
  2176. ++skge->net_stats.tx_heartbeat_errors;
  2177. }
  2178. if (hw->chip_id == CHIP_ID_GENESIS)
  2179. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2180. MFF_CLR_PERR);
  2181. else
  2182. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2183. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2184. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2185. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2186. }
  2187. static void skge_pci_clear(struct skge_hw *hw)
  2188. {
  2189. u16 status;
  2190. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  2191. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2192. pci_write_config_word(hw->pdev, PCI_STATUS,
  2193. status | PCI_STATUS_ERROR_BITS);
  2194. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2195. }
  2196. static void skge_mac_intr(struct skge_hw *hw, int port)
  2197. {
  2198. if (hw->chip_id == CHIP_ID_GENESIS)
  2199. genesis_mac_intr(hw, port);
  2200. else
  2201. yukon_mac_intr(hw, port);
  2202. }
  2203. /* Handle device specific framing and timeout interrupts */
  2204. static void skge_error_irq(struct skge_hw *hw)
  2205. {
  2206. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2207. if (hw->chip_id == CHIP_ID_GENESIS) {
  2208. /* clear xmac errors */
  2209. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2210. skge_write16(hw, SK_REG(0, RX_MFF_CTRL1), MFF_CLR_INSTAT);
  2211. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2212. skge_write16(hw, SK_REG(0, RX_MFF_CTRL2), MFF_CLR_INSTAT);
  2213. } else {
  2214. /* Timestamp (unused) overflow */
  2215. if (hwstatus & IS_IRQ_TIST_OV)
  2216. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2217. if (hwstatus & IS_IRQ_SENSOR) {
  2218. /* no sensors on 32-bit Yukon */
  2219. if (!(skge_read16(hw, B0_CTST) & CS_BUS_SLOT_SZ)) {
  2220. printk(KERN_ERR PFX "ignoring bogus sensor interrups\n");
  2221. skge_write32(hw, B0_HWE_IMSK,
  2222. IS_ERR_MSK & ~IS_IRQ_SENSOR);
  2223. } else
  2224. printk(KERN_WARNING PFX "sensor interrupt\n");
  2225. }
  2226. }
  2227. if (hwstatus & IS_RAM_RD_PAR) {
  2228. printk(KERN_ERR PFX "Ram read data parity error\n");
  2229. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2230. }
  2231. if (hwstatus & IS_RAM_WR_PAR) {
  2232. printk(KERN_ERR PFX "Ram write data parity error\n");
  2233. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2234. }
  2235. if (hwstatus & IS_M1_PAR_ERR)
  2236. skge_mac_parity(hw, 0);
  2237. if (hwstatus & IS_M2_PAR_ERR)
  2238. skge_mac_parity(hw, 1);
  2239. if (hwstatus & IS_R1_PAR_ERR)
  2240. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2241. if (hwstatus & IS_R2_PAR_ERR)
  2242. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2243. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2244. printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
  2245. hwstatus);
  2246. skge_pci_clear(hw);
  2247. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2248. if (hwstatus & IS_IRQ_STAT) {
  2249. printk(KERN_WARNING PFX "IRQ status %x: still set ignoring hardware errors\n",
  2250. hwstatus);
  2251. hw->intr_mask &= ~IS_HW_ERR;
  2252. }
  2253. }
  2254. }
  2255. /*
  2256. * Interrrupt from PHY are handled in tasklet (soft irq)
  2257. * because accessing phy registers requires spin wait which might
  2258. * cause excess interrupt latency.
  2259. */
  2260. static void skge_extirq(unsigned long data)
  2261. {
  2262. struct skge_hw *hw = (struct skge_hw *) data;
  2263. int port;
  2264. spin_lock(&hw->phy_lock);
  2265. for (port = 0; port < 2; port++) {
  2266. struct net_device *dev = hw->dev[port];
  2267. if (dev && netif_running(dev)) {
  2268. struct skge_port *skge = netdev_priv(dev);
  2269. if (hw->chip_id != CHIP_ID_GENESIS)
  2270. yukon_phy_intr(skge);
  2271. else
  2272. bcom_phy_intr(skge);
  2273. }
  2274. }
  2275. spin_unlock(&hw->phy_lock);
  2276. local_irq_disable();
  2277. hw->intr_mask |= IS_EXT_REG;
  2278. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2279. local_irq_enable();
  2280. }
  2281. static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
  2282. {
  2283. struct skge_hw *hw = dev_id;
  2284. u32 status = skge_read32(hw, B0_SP_ISRC);
  2285. if (status == 0 || status == ~0) /* hotplug or shared irq */
  2286. return IRQ_NONE;
  2287. status &= hw->intr_mask;
  2288. if (status & IS_R1_F) {
  2289. hw->intr_mask &= ~IS_R1_F;
  2290. netif_rx_schedule(hw->dev[0]);
  2291. }
  2292. if (status & IS_R2_F) {
  2293. hw->intr_mask &= ~IS_R2_F;
  2294. netif_rx_schedule(hw->dev[1]);
  2295. }
  2296. if (status & IS_XA1_F)
  2297. skge_tx_intr(hw->dev[0]);
  2298. if (status & IS_XA2_F)
  2299. skge_tx_intr(hw->dev[1]);
  2300. if (status & IS_PA_TO_RX1) {
  2301. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2302. ++skge->net_stats.rx_over_errors;
  2303. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2304. }
  2305. if (status & IS_PA_TO_RX2) {
  2306. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2307. ++skge->net_stats.rx_over_errors;
  2308. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2309. }
  2310. if (status & IS_PA_TO_TX1)
  2311. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2312. if (status & IS_PA_TO_TX2)
  2313. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2314. if (status & IS_MAC1)
  2315. skge_mac_intr(hw, 0);
  2316. if (status & IS_MAC2)
  2317. skge_mac_intr(hw, 1);
  2318. if (status & IS_HW_ERR)
  2319. skge_error_irq(hw);
  2320. if (status & IS_EXT_REG) {
  2321. hw->intr_mask &= ~IS_EXT_REG;
  2322. tasklet_schedule(&hw->ext_tasklet);
  2323. }
  2324. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2325. return IRQ_HANDLED;
  2326. }
  2327. #ifdef CONFIG_NET_POLL_CONTROLLER
  2328. static void skge_netpoll(struct net_device *dev)
  2329. {
  2330. struct skge_port *skge = netdev_priv(dev);
  2331. disable_irq(dev->irq);
  2332. skge_intr(dev->irq, skge->hw, NULL);
  2333. enable_irq(dev->irq);
  2334. }
  2335. #endif
  2336. static int skge_set_mac_address(struct net_device *dev, void *p)
  2337. {
  2338. struct skge_port *skge = netdev_priv(dev);
  2339. struct sockaddr *addr = p;
  2340. int err = 0;
  2341. if (!is_valid_ether_addr(addr->sa_data))
  2342. return -EADDRNOTAVAIL;
  2343. skge_down(dev);
  2344. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2345. memcpy_toio(skge->hw->regs + B2_MAC_1 + skge->port*8,
  2346. dev->dev_addr, ETH_ALEN);
  2347. memcpy_toio(skge->hw->regs + B2_MAC_2 + skge->port*8,
  2348. dev->dev_addr, ETH_ALEN);
  2349. if (dev->flags & IFF_UP)
  2350. err = skge_up(dev);
  2351. return err;
  2352. }
  2353. static const struct {
  2354. u8 id;
  2355. const char *name;
  2356. } skge_chips[] = {
  2357. { CHIP_ID_GENESIS, "Genesis" },
  2358. { CHIP_ID_YUKON, "Yukon" },
  2359. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2360. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2361. };
  2362. static const char *skge_board_name(const struct skge_hw *hw)
  2363. {
  2364. int i;
  2365. static char buf[16];
  2366. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2367. if (skge_chips[i].id == hw->chip_id)
  2368. return skge_chips[i].name;
  2369. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2370. return buf;
  2371. }
  2372. /*
  2373. * Setup the board data structure, but don't bring up
  2374. * the port(s)
  2375. */
  2376. static int skge_reset(struct skge_hw *hw)
  2377. {
  2378. u16 ctst;
  2379. u8 t8, mac_cfg;
  2380. int i;
  2381. ctst = skge_read16(hw, B0_CTST);
  2382. /* do a SW reset */
  2383. skge_write8(hw, B0_CTST, CS_RST_SET);
  2384. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2385. /* clear PCI errors, if any */
  2386. skge_pci_clear(hw);
  2387. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2388. /* restore CLK_RUN bits (for Yukon-Lite) */
  2389. skge_write16(hw, B0_CTST,
  2390. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2391. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2392. hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2393. hw->pmd_type = skge_read8(hw, B2_PMD_TYP);
  2394. switch (hw->chip_id) {
  2395. case CHIP_ID_GENESIS:
  2396. switch (hw->phy_type) {
  2397. case SK_PHY_BCOM:
  2398. hw->phy_addr = PHY_ADDR_BCOM;
  2399. break;
  2400. default:
  2401. printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
  2402. pci_name(hw->pdev), hw->phy_type);
  2403. return -EOPNOTSUPP;
  2404. }
  2405. break;
  2406. case CHIP_ID_YUKON:
  2407. case CHIP_ID_YUKON_LITE:
  2408. case CHIP_ID_YUKON_LP:
  2409. if (hw->phy_type < SK_PHY_MARV_COPPER && hw->pmd_type != 'S')
  2410. hw->phy_type = SK_PHY_MARV_COPPER;
  2411. hw->phy_addr = PHY_ADDR_MARV;
  2412. if (!iscopper(hw))
  2413. hw->phy_type = SK_PHY_MARV_FIBER;
  2414. break;
  2415. default:
  2416. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  2417. pci_name(hw->pdev), hw->chip_id);
  2418. return -EOPNOTSUPP;
  2419. }
  2420. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2421. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2422. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2423. /* read the adapters RAM size */
  2424. t8 = skge_read8(hw, B2_E_0);
  2425. if (hw->chip_id == CHIP_ID_GENESIS) {
  2426. if (t8 == 3) {
  2427. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2428. hw->ram_size = 0x100000;
  2429. hw->ram_offset = 0x80000;
  2430. } else
  2431. hw->ram_size = t8 * 512;
  2432. }
  2433. else if (t8 == 0)
  2434. hw->ram_size = 0x20000;
  2435. else
  2436. hw->ram_size = t8 * 4096;
  2437. if (hw->chip_id == CHIP_ID_GENESIS)
  2438. genesis_init(hw);
  2439. else {
  2440. /* switch power to VCC (WA for VAUX problem) */
  2441. skge_write8(hw, B0_POWER_CTRL,
  2442. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2443. for (i = 0; i < hw->ports; i++) {
  2444. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2445. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2446. }
  2447. }
  2448. /* turn off hardware timer (unused) */
  2449. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2450. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2451. skge_write8(hw, B0_LED, LED_STAT_ON);
  2452. /* enable the Tx Arbiters */
  2453. for (i = 0; i < hw->ports; i++)
  2454. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2455. /* Initialize ram interface */
  2456. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2457. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2458. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2459. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2460. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2461. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2462. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2463. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2464. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2465. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2466. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2467. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2468. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2469. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2470. /* Set interrupt moderation for Transmit only
  2471. * Receive interrupts avoided by NAPI
  2472. */
  2473. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2474. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2475. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2476. hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
  2477. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2478. if (hw->chip_id != CHIP_ID_GENESIS)
  2479. skge_write8(hw, GMAC_IRQ_MSK, 0);
  2480. spin_lock_bh(&hw->phy_lock);
  2481. for (i = 0; i < hw->ports; i++) {
  2482. if (hw->chip_id == CHIP_ID_GENESIS)
  2483. genesis_reset(hw, i);
  2484. else
  2485. yukon_reset(hw, i);
  2486. }
  2487. spin_unlock_bh(&hw->phy_lock);
  2488. return 0;
  2489. }
  2490. /* Initialize network device */
  2491. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2492. int highmem)
  2493. {
  2494. struct skge_port *skge;
  2495. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2496. if (!dev) {
  2497. printk(KERN_ERR "skge etherdev alloc failed");
  2498. return NULL;
  2499. }
  2500. SET_MODULE_OWNER(dev);
  2501. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2502. dev->open = skge_up;
  2503. dev->stop = skge_down;
  2504. dev->hard_start_xmit = skge_xmit_frame;
  2505. dev->get_stats = skge_get_stats;
  2506. if (hw->chip_id == CHIP_ID_GENESIS)
  2507. dev->set_multicast_list = genesis_set_multicast;
  2508. else
  2509. dev->set_multicast_list = yukon_set_multicast;
  2510. dev->set_mac_address = skge_set_mac_address;
  2511. dev->change_mtu = skge_change_mtu;
  2512. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2513. dev->tx_timeout = skge_tx_timeout;
  2514. dev->watchdog_timeo = TX_WATCHDOG;
  2515. dev->poll = skge_poll;
  2516. dev->weight = NAPI_WEIGHT;
  2517. #ifdef CONFIG_NET_POLL_CONTROLLER
  2518. dev->poll_controller = skge_netpoll;
  2519. #endif
  2520. dev->irq = hw->pdev->irq;
  2521. dev->features = NETIF_F_LLTX;
  2522. if (highmem)
  2523. dev->features |= NETIF_F_HIGHDMA;
  2524. skge = netdev_priv(dev);
  2525. skge->netdev = dev;
  2526. skge->hw = hw;
  2527. skge->msg_enable = netif_msg_init(debug, default_msg);
  2528. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2529. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2530. /* Auto speed and flow control */
  2531. skge->autoneg = AUTONEG_ENABLE;
  2532. skge->flow_control = FLOW_MODE_SYMMETRIC;
  2533. skge->duplex = -1;
  2534. skge->speed = -1;
  2535. skge->advertising = skge_supported_modes(hw);
  2536. hw->dev[port] = dev;
  2537. skge->port = port;
  2538. spin_lock_init(&skge->tx_lock);
  2539. init_timer(&skge->led_blink);
  2540. skge->led_blink.function = skge_blink_timer;
  2541. skge->led_blink.data = (unsigned long) skge;
  2542. if (hw->chip_id != CHIP_ID_GENESIS) {
  2543. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2544. skge->rx_csum = 1;
  2545. }
  2546. /* read the mac address */
  2547. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2548. /* device is off until link detection */
  2549. netif_carrier_off(dev);
  2550. netif_stop_queue(dev);
  2551. return dev;
  2552. }
  2553. static void __devinit skge_show_addr(struct net_device *dev)
  2554. {
  2555. const struct skge_port *skge = netdev_priv(dev);
  2556. if (netif_msg_probe(skge))
  2557. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2558. dev->name,
  2559. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2560. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2561. }
  2562. static int __devinit skge_probe(struct pci_dev *pdev,
  2563. const struct pci_device_id *ent)
  2564. {
  2565. struct net_device *dev, *dev1;
  2566. struct skge_hw *hw;
  2567. int err, using_dac = 0;
  2568. if ((err = pci_enable_device(pdev))) {
  2569. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2570. pci_name(pdev));
  2571. goto err_out;
  2572. }
  2573. if ((err = pci_request_regions(pdev, DRV_NAME))) {
  2574. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2575. pci_name(pdev));
  2576. goto err_out_disable_pdev;
  2577. }
  2578. pci_set_master(pdev);
  2579. if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
  2580. using_dac = 1;
  2581. else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2582. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2583. pci_name(pdev));
  2584. goto err_out_free_regions;
  2585. }
  2586. #ifdef __BIG_ENDIAN
  2587. /* byte swap decriptors in hardware */
  2588. {
  2589. u32 reg;
  2590. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2591. reg |= PCI_REV_DESC;
  2592. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2593. }
  2594. #endif
  2595. err = -ENOMEM;
  2596. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2597. if (!hw) {
  2598. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2599. pci_name(pdev));
  2600. goto err_out_free_regions;
  2601. }
  2602. memset(hw, 0, sizeof(*hw));
  2603. hw->pdev = pdev;
  2604. spin_lock_init(&hw->phy_lock);
  2605. tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
  2606. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2607. if (!hw->regs) {
  2608. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2609. pci_name(pdev));
  2610. goto err_out_free_hw;
  2611. }
  2612. if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
  2613. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2614. pci_name(pdev), pdev->irq);
  2615. goto err_out_iounmap;
  2616. }
  2617. pci_set_drvdata(pdev, hw);
  2618. err = skge_reset(hw);
  2619. if (err)
  2620. goto err_out_free_irq;
  2621. printk(KERN_INFO PFX "addr 0x%lx irq %d chip %s rev %d\n",
  2622. pci_resource_start(pdev, 0), pdev->irq,
  2623. skge_board_name(hw), hw->chip_rev);
  2624. if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
  2625. goto err_out_led_off;
  2626. if ((err = register_netdev(dev))) {
  2627. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2628. pci_name(pdev));
  2629. goto err_out_free_netdev;
  2630. }
  2631. skge_show_addr(dev);
  2632. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  2633. if (register_netdev(dev1) == 0)
  2634. skge_show_addr(dev1);
  2635. else {
  2636. /* Failure to register second port need not be fatal */
  2637. printk(KERN_WARNING PFX "register of second port failed\n");
  2638. hw->dev[1] = NULL;
  2639. free_netdev(dev1);
  2640. }
  2641. }
  2642. return 0;
  2643. err_out_free_netdev:
  2644. free_netdev(dev);
  2645. err_out_led_off:
  2646. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2647. err_out_free_irq:
  2648. free_irq(pdev->irq, hw);
  2649. err_out_iounmap:
  2650. iounmap(hw->regs);
  2651. err_out_free_hw:
  2652. kfree(hw);
  2653. err_out_free_regions:
  2654. pci_release_regions(pdev);
  2655. err_out_disable_pdev:
  2656. pci_disable_device(pdev);
  2657. pci_set_drvdata(pdev, NULL);
  2658. err_out:
  2659. return err;
  2660. }
  2661. static void __devexit skge_remove(struct pci_dev *pdev)
  2662. {
  2663. struct skge_hw *hw = pci_get_drvdata(pdev);
  2664. struct net_device *dev0, *dev1;
  2665. if (!hw)
  2666. return;
  2667. if ((dev1 = hw->dev[1]))
  2668. unregister_netdev(dev1);
  2669. dev0 = hw->dev[0];
  2670. unregister_netdev(dev0);
  2671. tasklet_kill(&hw->ext_tasklet);
  2672. free_irq(pdev->irq, hw);
  2673. pci_release_regions(pdev);
  2674. pci_disable_device(pdev);
  2675. if (dev1)
  2676. free_netdev(dev1);
  2677. free_netdev(dev0);
  2678. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2679. iounmap(hw->regs);
  2680. kfree(hw);
  2681. pci_set_drvdata(pdev, NULL);
  2682. }
  2683. #ifdef CONFIG_PM
  2684. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  2685. {
  2686. struct skge_hw *hw = pci_get_drvdata(pdev);
  2687. int i, wol = 0;
  2688. for (i = 0; i < 2; i++) {
  2689. struct net_device *dev = hw->dev[i];
  2690. if (dev) {
  2691. struct skge_port *skge = netdev_priv(dev);
  2692. if (netif_running(dev)) {
  2693. netif_carrier_off(dev);
  2694. skge_down(dev);
  2695. }
  2696. netif_device_detach(dev);
  2697. wol |= skge->wol;
  2698. }
  2699. }
  2700. pci_save_state(pdev);
  2701. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2702. pci_disable_device(pdev);
  2703. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2704. return 0;
  2705. }
  2706. static int skge_resume(struct pci_dev *pdev)
  2707. {
  2708. struct skge_hw *hw = pci_get_drvdata(pdev);
  2709. int i;
  2710. pci_set_power_state(pdev, PCI_D0);
  2711. pci_restore_state(pdev);
  2712. pci_enable_wake(pdev, PCI_D0, 0);
  2713. skge_reset(hw);
  2714. for (i = 0; i < 2; i++) {
  2715. struct net_device *dev = hw->dev[i];
  2716. if (dev) {
  2717. netif_device_attach(dev);
  2718. if (netif_running(dev))
  2719. skge_up(dev);
  2720. }
  2721. }
  2722. return 0;
  2723. }
  2724. #endif
  2725. static struct pci_driver skge_driver = {
  2726. .name = DRV_NAME,
  2727. .id_table = skge_id_table,
  2728. .probe = skge_probe,
  2729. .remove = __devexit_p(skge_remove),
  2730. #ifdef CONFIG_PM
  2731. .suspend = skge_suspend,
  2732. .resume = skge_resume,
  2733. #endif
  2734. };
  2735. static int __init skge_init_module(void)
  2736. {
  2737. return pci_module_init(&skge_driver);
  2738. }
  2739. static void __exit skge_cleanup_module(void)
  2740. {
  2741. pci_unregister_driver(&skge_driver);
  2742. }
  2743. module_init(skge_init_module);
  2744. module_exit(skge_cleanup_module);