pch_gbe_main.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #ifdef CONFIG_PCH_PTP
  24. #include <linux/net_tstamp.h>
  25. #include <linux/ptp_classify.h>
  26. #endif
  27. #define DRV_VERSION "1.00"
  28. const char pch_driver_version[] = DRV_VERSION;
  29. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  30. #define PCH_GBE_MAR_ENTRIES 16
  31. #define PCH_GBE_SHORT_PKT 64
  32. #define DSC_INIT16 0xC000
  33. #define PCH_GBE_DMA_ALIGN 0
  34. #define PCH_GBE_DMA_PADDING 2
  35. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  36. #define PCH_GBE_COPYBREAK_DEFAULT 256
  37. #define PCH_GBE_PCI_BAR 1
  38. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  39. /* Macros for ML7223 */
  40. #define PCI_VENDOR_ID_ROHM 0x10db
  41. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  42. /* Macros for ML7831 */
  43. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  44. #define PCH_GBE_TX_WEIGHT 64
  45. #define PCH_GBE_RX_WEIGHT 64
  46. #define PCH_GBE_RX_BUFFER_WRITE 16
  47. /* Initialize the wake-on-LAN settings */
  48. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  49. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  50. PCH_GBE_CHIP_TYPE_INTERNAL | \
  51. PCH_GBE_RGMII_MODE_RGMII \
  52. )
  53. /* Ethertype field values */
  54. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  55. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  56. #define PCH_GBE_FRAME_SIZE_2048 2048
  57. #define PCH_GBE_FRAME_SIZE_4096 4096
  58. #define PCH_GBE_FRAME_SIZE_8192 8192
  59. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  60. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  61. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  62. #define PCH_GBE_DESC_UNUSED(R) \
  63. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  64. (R)->next_to_clean - (R)->next_to_use - 1)
  65. /* Pause packet value */
  66. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  67. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  68. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  69. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  70. /* This defines the bits that are set in the Interrupt Mask
  71. * Set/Read Register. Each bit is documented below:
  72. * o RXT0 = Receiver Timer Interrupt (ring 0)
  73. * o TXDW = Transmit Descriptor Written Back
  74. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  75. * o RXSEQ = Receive Sequence Error
  76. * o LSC = Link Status Change
  77. */
  78. #define PCH_GBE_INT_ENABLE_MASK ( \
  79. PCH_GBE_INT_RX_DMA_CMPLT | \
  80. PCH_GBE_INT_RX_DSC_EMP | \
  81. PCH_GBE_INT_RX_FIFO_ERR | \
  82. PCH_GBE_INT_WOL_DET | \
  83. PCH_GBE_INT_TX_CMPLT \
  84. )
  85. #define PCH_GBE_INT_DISABLE_ALL 0
  86. #ifdef CONFIG_PCH_PTP
  87. /* Macros for ieee1588 */
  88. /* 0x40 Time Synchronization Channel Control Register Bits */
  89. #define MASTER_MODE (1<<0)
  90. #define SLAVE_MODE (0)
  91. #define V2_MODE (1<<31)
  92. #define CAP_MODE0 (0)
  93. #define CAP_MODE2 (1<<17)
  94. /* 0x44 Time Synchronization Channel Event Register Bits */
  95. #define TX_SNAPSHOT_LOCKED (1<<0)
  96. #define RX_SNAPSHOT_LOCKED (1<<1)
  97. #define PTP_L4_MULTICAST_SA "01:00:5e:00:01:81"
  98. #define PTP_L2_MULTICAST_SA "01:1b:19:00:00:00"
  99. #endif
  100. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  101. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  102. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  103. int data);
  104. #ifdef CONFIG_PCH_PTP
  105. static struct sock_filter ptp_filter[] = {
  106. PTP_FILTER
  107. };
  108. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  109. {
  110. u8 *data = skb->data;
  111. unsigned int offset;
  112. u16 *hi, *id;
  113. u32 lo;
  114. if (sk_run_filter(skb, ptp_filter) == PTP_CLASS_NONE)
  115. return 0;
  116. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  117. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  118. return 0;
  119. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  120. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  121. memcpy(&lo, &hi[1], sizeof(lo));
  122. return (uid_hi == *hi &&
  123. uid_lo == lo &&
  124. seqid == *id);
  125. }
  126. static void
  127. pch_rx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  128. {
  129. struct skb_shared_hwtstamps *shhwtstamps;
  130. struct pci_dev *pdev;
  131. u64 ns;
  132. u32 hi, lo, val;
  133. u16 uid, seq;
  134. if (!adapter->hwts_rx_en)
  135. return;
  136. /* Get ieee1588's dev information */
  137. pdev = adapter->ptp_pdev;
  138. val = pch_ch_event_read(pdev);
  139. if (!(val & RX_SNAPSHOT_LOCKED))
  140. return;
  141. lo = pch_src_uuid_lo_read(pdev);
  142. hi = pch_src_uuid_hi_read(pdev);
  143. uid = hi & 0xffff;
  144. seq = (hi >> 16) & 0xffff;
  145. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  146. goto out;
  147. ns = pch_rx_snap_read(pdev);
  148. shhwtstamps = skb_hwtstamps(skb);
  149. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  150. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  151. out:
  152. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  153. }
  154. static void
  155. pch_tx_timestamp(struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  156. {
  157. struct skb_shared_hwtstamps shhwtstamps;
  158. struct pci_dev *pdev;
  159. struct skb_shared_info *shtx;
  160. u64 ns;
  161. u32 cnt, val;
  162. shtx = skb_shinfo(skb);
  163. if (likely(!(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en)))
  164. return;
  165. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  166. /* Get ieee1588's dev information */
  167. pdev = adapter->ptp_pdev;
  168. /*
  169. * This really stinks, but we have to poll for the Tx time stamp.
  170. */
  171. for (cnt = 0; cnt < 100; cnt++) {
  172. val = pch_ch_event_read(pdev);
  173. if (val & TX_SNAPSHOT_LOCKED)
  174. break;
  175. udelay(1);
  176. }
  177. if (!(val & TX_SNAPSHOT_LOCKED)) {
  178. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  179. return;
  180. }
  181. ns = pch_tx_snap_read(pdev);
  182. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  183. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  184. skb_tstamp_tx(skb, &shhwtstamps);
  185. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  186. }
  187. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  188. {
  189. struct hwtstamp_config cfg;
  190. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  191. struct pci_dev *pdev;
  192. u8 station[20];
  193. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  194. return -EFAULT;
  195. if (cfg.flags) /* reserved for future extensions */
  196. return -EINVAL;
  197. /* Get ieee1588's dev information */
  198. pdev = adapter->ptp_pdev;
  199. switch (cfg.tx_type) {
  200. case HWTSTAMP_TX_OFF:
  201. adapter->hwts_tx_en = 0;
  202. break;
  203. case HWTSTAMP_TX_ON:
  204. adapter->hwts_tx_en = 1;
  205. break;
  206. default:
  207. return -ERANGE;
  208. }
  209. switch (cfg.rx_filter) {
  210. case HWTSTAMP_FILTER_NONE:
  211. adapter->hwts_rx_en = 0;
  212. break;
  213. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  214. adapter->hwts_rx_en = 0;
  215. pch_ch_control_write(pdev, SLAVE_MODE | CAP_MODE0);
  216. break;
  217. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  218. adapter->hwts_rx_en = 1;
  219. pch_ch_control_write(pdev, MASTER_MODE | CAP_MODE0);
  220. break;
  221. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  222. adapter->hwts_rx_en = 1;
  223. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  224. strcpy(station, PTP_L4_MULTICAST_SA);
  225. pch_set_station_address(station, pdev);
  226. break;
  227. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  228. adapter->hwts_rx_en = 1;
  229. pch_ch_control_write(pdev, V2_MODE | CAP_MODE2);
  230. strcpy(station, PTP_L2_MULTICAST_SA);
  231. pch_set_station_address(station, pdev);
  232. break;
  233. default:
  234. return -ERANGE;
  235. }
  236. /* Clear out any old time stamps. */
  237. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  238. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  239. }
  240. #endif
  241. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  242. {
  243. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  244. }
  245. /**
  246. * pch_gbe_mac_read_mac_addr - Read MAC address
  247. * @hw: Pointer to the HW structure
  248. * Returns
  249. * 0: Successful.
  250. */
  251. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  252. {
  253. u32 adr1a, adr1b;
  254. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  255. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  256. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  257. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  258. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  259. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  260. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  261. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  262. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  263. return 0;
  264. }
  265. /**
  266. * pch_gbe_wait_clr_bit - Wait to clear a bit
  267. * @reg: Pointer of register
  268. * @busy: Busy bit
  269. */
  270. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  271. {
  272. u32 tmp;
  273. /* wait busy */
  274. tmp = 1000;
  275. while ((ioread32(reg) & bit) && --tmp)
  276. cpu_relax();
  277. if (!tmp)
  278. pr_err("Error: busy bit is not cleared\n");
  279. }
  280. /**
  281. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  282. * @reg: Pointer of register
  283. * @busy: Busy bit
  284. */
  285. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  286. {
  287. u32 tmp;
  288. int ret = -1;
  289. /* wait busy */
  290. tmp = 20;
  291. while ((ioread32(reg) & bit) && --tmp)
  292. udelay(5);
  293. if (!tmp)
  294. pr_err("Error: busy bit is not cleared\n");
  295. else
  296. ret = 0;
  297. return ret;
  298. }
  299. /**
  300. * pch_gbe_mac_mar_set - Set MAC address register
  301. * @hw: Pointer to the HW structure
  302. * @addr: Pointer to the MAC address
  303. * @index: MAC address array register
  304. */
  305. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  306. {
  307. u32 mar_low, mar_high, adrmask;
  308. pr_debug("index : 0x%x\n", index);
  309. /*
  310. * HW expects these in little endian so we reverse the byte order
  311. * from network order (big endian) to little endian
  312. */
  313. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  314. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  315. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  316. /* Stop the MAC Address of index. */
  317. adrmask = ioread32(&hw->reg->ADDR_MASK);
  318. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  319. /* wait busy */
  320. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  321. /* Set the MAC address to the MAC address 1A/1B register */
  322. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  323. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  324. /* Start the MAC address of index */
  325. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  326. /* wait busy */
  327. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  328. }
  329. /**
  330. * pch_gbe_mac_save_mac_addr_regs - Save MAC addresse registers
  331. * @hw: Pointer to the HW structure
  332. * @addr: Pointer to the MAC address
  333. * @index: MAC address array register
  334. */
  335. static void
  336. pch_gbe_mac_save_mac_addr_regs(struct pch_gbe_hw *hw,
  337. struct pch_gbe_regs_mac_adr *mac_adr, u32 index)
  338. {
  339. mac_adr->high = ioread32(&hw->reg->mac_adr[index].high);
  340. mac_adr->low = ioread32(&hw->reg->mac_adr[index].low);
  341. }
  342. /**
  343. * pch_gbe_mac_store_mac_addr_regs - Store MAC addresse registers
  344. * @hw: Pointer to the HW structure
  345. * @addr: Pointer to the MAC address
  346. * @index: MAC address array register
  347. */
  348. static void
  349. pch_gbe_mac_store_mac_addr_regs(struct pch_gbe_hw *hw,
  350. struct pch_gbe_regs_mac_adr *mac_adr, u32 index)
  351. {
  352. u32 adrmask;
  353. adrmask = ioread32(&hw->reg->ADDR_MASK);
  354. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  355. /* wait busy */
  356. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  357. /* Set the MAC address to the MAC address xA/xB register */
  358. iowrite32(mac_adr->high, &hw->reg->mac_adr[index].high);
  359. iowrite32(mac_adr->low, &hw->reg->mac_adr[index].low);
  360. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  361. /* wait busy */
  362. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  363. }
  364. #define MAC_ADDR_LIST_NUM 16
  365. /**
  366. * pch_gbe_mac_reset_hw - Reset hardware
  367. * @hw: Pointer to the HW structure
  368. */
  369. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  370. {
  371. struct pch_gbe_regs_mac_adr mac_addr_list[MAC_ADDR_LIST_NUM];
  372. int i;
  373. /* Read the MAC address. and store to the private data */
  374. pch_gbe_mac_read_mac_addr(hw);
  375. /* Read other MAC addresses */
  376. for (i = 1; i < MAC_ADDR_LIST_NUM; i++)
  377. pch_gbe_mac_save_mac_addr_regs(hw, &mac_addr_list[i], i);
  378. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  379. #ifdef PCH_GBE_MAC_IFOP_RGMII
  380. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  381. #endif
  382. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  383. /* Setup the receive addresses */
  384. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  385. for (i = 1; i < MAC_ADDR_LIST_NUM; i++)
  386. pch_gbe_mac_store_mac_addr_regs(hw, &mac_addr_list[i], i);
  387. return;
  388. }
  389. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  390. {
  391. struct pch_gbe_regs_mac_adr mac_addr_list[MAC_ADDR_LIST_NUM];
  392. int i;
  393. /* Read the MAC addresses. and store to the private data */
  394. pch_gbe_mac_read_mac_addr(hw);
  395. for (i = 1; i < MAC_ADDR_LIST_NUM; i++)
  396. pch_gbe_mac_save_mac_addr_regs(hw, &mac_addr_list[i], i);
  397. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  398. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  399. /* Setup the MAC addresses */
  400. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  401. for (i = 1; i < MAC_ADDR_LIST_NUM; i++)
  402. pch_gbe_mac_store_mac_addr_regs(hw, &mac_addr_list[i], i);
  403. return;
  404. }
  405. /**
  406. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  407. * @hw: Pointer to the HW structure
  408. * @mar_count: Receive address registers
  409. */
  410. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  411. {
  412. u32 i;
  413. /* Setup the receive address */
  414. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  415. /* Zero out the other receive addresses */
  416. for (i = 1; i < mar_count; i++) {
  417. iowrite32(0, &hw->reg->mac_adr[i].high);
  418. iowrite32(0, &hw->reg->mac_adr[i].low);
  419. }
  420. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  421. /* wait busy */
  422. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  423. }
  424. /**
  425. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  426. * @hw: Pointer to the HW structure
  427. * @mc_addr_list: Array of multicast addresses to program
  428. * @mc_addr_count: Number of multicast addresses to program
  429. * @mar_used_count: The first MAC Address register free to program
  430. * @mar_total_num: Total number of supported MAC Address Registers
  431. */
  432. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  433. u8 *mc_addr_list, u32 mc_addr_count,
  434. u32 mar_used_count, u32 mar_total_num)
  435. {
  436. u32 i, adrmask;
  437. /* Load the first set of multicast addresses into the exact
  438. * filters (RAR). If there are not enough to fill the RAR
  439. * array, clear the filters.
  440. */
  441. for (i = mar_used_count; i < mar_total_num; i++) {
  442. if (mc_addr_count) {
  443. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  444. mc_addr_count--;
  445. mc_addr_list += ETH_ALEN;
  446. } else {
  447. /* Clear MAC address mask */
  448. adrmask = ioread32(&hw->reg->ADDR_MASK);
  449. iowrite32((adrmask | (0x0001 << i)),
  450. &hw->reg->ADDR_MASK);
  451. /* wait busy */
  452. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  453. /* Clear MAC address */
  454. iowrite32(0, &hw->reg->mac_adr[i].high);
  455. iowrite32(0, &hw->reg->mac_adr[i].low);
  456. }
  457. }
  458. }
  459. /**
  460. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  461. * @hw: Pointer to the HW structure
  462. * Returns
  463. * 0: Successful.
  464. * Negative value: Failed.
  465. */
  466. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  467. {
  468. struct pch_gbe_mac_info *mac = &hw->mac;
  469. u32 rx_fctrl;
  470. pr_debug("mac->fc = %u\n", mac->fc);
  471. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  472. switch (mac->fc) {
  473. case PCH_GBE_FC_NONE:
  474. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  475. mac->tx_fc_enable = false;
  476. break;
  477. case PCH_GBE_FC_RX_PAUSE:
  478. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  479. mac->tx_fc_enable = false;
  480. break;
  481. case PCH_GBE_FC_TX_PAUSE:
  482. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  483. mac->tx_fc_enable = true;
  484. break;
  485. case PCH_GBE_FC_FULL:
  486. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  487. mac->tx_fc_enable = true;
  488. break;
  489. default:
  490. pr_err("Flow control param set incorrectly\n");
  491. return -EINVAL;
  492. }
  493. if (mac->link_duplex == DUPLEX_HALF)
  494. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  495. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  496. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  497. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  498. return 0;
  499. }
  500. /**
  501. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  502. * @hw: Pointer to the HW structure
  503. * @wu_evt: Wake up event
  504. */
  505. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  506. {
  507. u32 addr_mask;
  508. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  509. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  510. if (wu_evt) {
  511. /* Set Wake-On-Lan address mask */
  512. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  513. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  514. /* wait busy */
  515. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  516. iowrite32(0, &hw->reg->WOL_ST);
  517. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  518. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  519. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  520. } else {
  521. iowrite32(0, &hw->reg->WOL_CTRL);
  522. iowrite32(0, &hw->reg->WOL_ST);
  523. }
  524. return;
  525. }
  526. /**
  527. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  528. * @hw: Pointer to the HW structure
  529. * @addr: Address of PHY
  530. * @dir: Operetion. (Write or Read)
  531. * @reg: Access register of PHY
  532. * @data: Write data.
  533. *
  534. * Returns: Read date.
  535. */
  536. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  537. u16 data)
  538. {
  539. u32 data_out = 0;
  540. unsigned int i;
  541. unsigned long flags;
  542. spin_lock_irqsave(&hw->miim_lock, flags);
  543. for (i = 100; i; --i) {
  544. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  545. break;
  546. udelay(20);
  547. }
  548. if (i == 0) {
  549. pr_err("pch-gbe.miim won't go Ready\n");
  550. spin_unlock_irqrestore(&hw->miim_lock, flags);
  551. return 0; /* No way to indicate timeout error */
  552. }
  553. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  554. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  555. dir | data), &hw->reg->MIIM);
  556. for (i = 0; i < 100; i++) {
  557. udelay(20);
  558. data_out = ioread32(&hw->reg->MIIM);
  559. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  560. break;
  561. }
  562. spin_unlock_irqrestore(&hw->miim_lock, flags);
  563. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  564. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  565. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  566. return (u16) data_out;
  567. }
  568. /**
  569. * pch_gbe_mac_set_pause_packet - Set pause packet
  570. * @hw: Pointer to the HW structure
  571. */
  572. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  573. {
  574. unsigned long tmp2, tmp3;
  575. /* Set Pause packet */
  576. tmp2 = hw->mac.addr[1];
  577. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  578. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  579. tmp3 = hw->mac.addr[5];
  580. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  581. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  582. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  583. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  584. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  585. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  586. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  587. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  588. /* Transmit Pause Packet */
  589. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  590. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  591. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  592. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  593. ioread32(&hw->reg->PAUSE_PKT5));
  594. return;
  595. }
  596. /**
  597. * pch_gbe_alloc_queues - Allocate memory for all rings
  598. * @adapter: Board private structure to initialize
  599. * Returns
  600. * 0: Successfully
  601. * Negative value: Failed
  602. */
  603. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  604. {
  605. int size;
  606. size = (int)sizeof(struct pch_gbe_tx_ring);
  607. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  608. if (!adapter->tx_ring)
  609. return -ENOMEM;
  610. size = (int)sizeof(struct pch_gbe_rx_ring);
  611. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  612. if (!adapter->rx_ring) {
  613. kfree(adapter->tx_ring);
  614. return -ENOMEM;
  615. }
  616. return 0;
  617. }
  618. /**
  619. * pch_gbe_init_stats - Initialize status
  620. * @adapter: Board private structure to initialize
  621. */
  622. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  623. {
  624. memset(&adapter->stats, 0, sizeof(adapter->stats));
  625. return;
  626. }
  627. /**
  628. * pch_gbe_init_phy - Initialize PHY
  629. * @adapter: Board private structure to initialize
  630. * Returns
  631. * 0: Successfully
  632. * Negative value: Failed
  633. */
  634. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  635. {
  636. struct net_device *netdev = adapter->netdev;
  637. u32 addr;
  638. u16 bmcr, stat;
  639. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  640. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  641. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  642. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  643. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  644. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  645. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  646. break;
  647. }
  648. adapter->hw.phy.addr = adapter->mii.phy_id;
  649. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  650. if (addr == 32)
  651. return -EAGAIN;
  652. /* Selected the phy and isolate the rest */
  653. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  654. if (addr != adapter->mii.phy_id) {
  655. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  656. BMCR_ISOLATE);
  657. } else {
  658. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  659. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  660. bmcr & ~BMCR_ISOLATE);
  661. }
  662. }
  663. /* MII setup */
  664. adapter->mii.phy_id_mask = 0x1F;
  665. adapter->mii.reg_num_mask = 0x1F;
  666. adapter->mii.dev = adapter->netdev;
  667. adapter->mii.mdio_read = pch_gbe_mdio_read;
  668. adapter->mii.mdio_write = pch_gbe_mdio_write;
  669. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  670. return 0;
  671. }
  672. /**
  673. * pch_gbe_mdio_read - The read function for mii
  674. * @netdev: Network interface device structure
  675. * @addr: Phy ID
  676. * @reg: Access location
  677. * Returns
  678. * 0: Successfully
  679. * Negative value: Failed
  680. */
  681. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  682. {
  683. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  684. struct pch_gbe_hw *hw = &adapter->hw;
  685. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  686. (u16) 0);
  687. }
  688. /**
  689. * pch_gbe_mdio_write - The write function for mii
  690. * @netdev: Network interface device structure
  691. * @addr: Phy ID (not used)
  692. * @reg: Access location
  693. * @data: Write data
  694. */
  695. static void pch_gbe_mdio_write(struct net_device *netdev,
  696. int addr, int reg, int data)
  697. {
  698. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  699. struct pch_gbe_hw *hw = &adapter->hw;
  700. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  701. }
  702. /**
  703. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  704. * @work: Pointer of board private structure
  705. */
  706. static void pch_gbe_reset_task(struct work_struct *work)
  707. {
  708. struct pch_gbe_adapter *adapter;
  709. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  710. rtnl_lock();
  711. pch_gbe_reinit_locked(adapter);
  712. rtnl_unlock();
  713. }
  714. /**
  715. * pch_gbe_reinit_locked- Re-initialization
  716. * @adapter: Board private structure
  717. */
  718. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  719. {
  720. pch_gbe_down(adapter);
  721. pch_gbe_up(adapter);
  722. }
  723. /**
  724. * pch_gbe_reset - Reset GbE
  725. * @adapter: Board private structure
  726. */
  727. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  728. {
  729. pch_gbe_mac_reset_hw(&adapter->hw);
  730. /* Setup the receive address. */
  731. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  732. if (pch_gbe_hal_init_hw(&adapter->hw))
  733. pr_err("Hardware Error\n");
  734. }
  735. /**
  736. * pch_gbe_free_irq - Free an interrupt
  737. * @adapter: Board private structure
  738. */
  739. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  740. {
  741. struct net_device *netdev = adapter->netdev;
  742. free_irq(adapter->pdev->irq, netdev);
  743. if (adapter->have_msi) {
  744. pci_disable_msi(adapter->pdev);
  745. pr_debug("call pci_disable_msi\n");
  746. }
  747. }
  748. /**
  749. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  750. * @adapter: Board private structure
  751. */
  752. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  753. {
  754. struct pch_gbe_hw *hw = &adapter->hw;
  755. atomic_inc(&adapter->irq_sem);
  756. iowrite32(0, &hw->reg->INT_EN);
  757. ioread32(&hw->reg->INT_ST);
  758. synchronize_irq(adapter->pdev->irq);
  759. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  760. }
  761. /**
  762. * pch_gbe_irq_enable - Enable default interrupt generation settings
  763. * @adapter: Board private structure
  764. */
  765. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  766. {
  767. struct pch_gbe_hw *hw = &adapter->hw;
  768. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  769. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  770. ioread32(&hw->reg->INT_ST);
  771. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  772. }
  773. /**
  774. * pch_gbe_setup_tctl - configure the Transmit control registers
  775. * @adapter: Board private structure
  776. */
  777. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  778. {
  779. struct pch_gbe_hw *hw = &adapter->hw;
  780. u32 tx_mode, tcpip;
  781. tx_mode = PCH_GBE_TM_LONG_PKT |
  782. PCH_GBE_TM_ST_AND_FD |
  783. PCH_GBE_TM_SHORT_PKT |
  784. PCH_GBE_TM_TH_TX_STRT_8 |
  785. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  786. iowrite32(tx_mode, &hw->reg->TX_MODE);
  787. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  788. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  789. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  790. return;
  791. }
  792. /**
  793. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  794. * @adapter: Board private structure
  795. */
  796. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  797. {
  798. struct pch_gbe_hw *hw = &adapter->hw;
  799. u32 tdba, tdlen, dctrl;
  800. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  801. (unsigned long long)adapter->tx_ring->dma,
  802. adapter->tx_ring->size);
  803. /* Setup the HW Tx Head and Tail descriptor pointers */
  804. tdba = adapter->tx_ring->dma;
  805. tdlen = adapter->tx_ring->size - 0x10;
  806. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  807. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  808. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  809. /* Enables Transmission DMA */
  810. dctrl = ioread32(&hw->reg->DMA_CTRL);
  811. dctrl |= PCH_GBE_TX_DMA_EN;
  812. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  813. }
  814. /**
  815. * pch_gbe_setup_rctl - Configure the receive control registers
  816. * @adapter: Board private structure
  817. */
  818. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  819. {
  820. struct pch_gbe_hw *hw = &adapter->hw;
  821. u32 rx_mode, tcpip;
  822. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  823. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  824. iowrite32(rx_mode, &hw->reg->RX_MODE);
  825. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  826. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  827. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  828. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  829. return;
  830. }
  831. /**
  832. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  833. * @adapter: Board private structure
  834. */
  835. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  836. {
  837. struct pch_gbe_hw *hw = &adapter->hw;
  838. u32 rdba, rdlen, rctl, rxdma;
  839. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  840. (unsigned long long)adapter->rx_ring->dma,
  841. adapter->rx_ring->size);
  842. pch_gbe_mac_force_mac_fc(hw);
  843. /* Disables Receive MAC */
  844. rctl = ioread32(&hw->reg->MAC_RX_EN);
  845. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  846. /* Disables Receive DMA */
  847. rxdma = ioread32(&hw->reg->DMA_CTRL);
  848. rxdma &= ~PCH_GBE_RX_DMA_EN;
  849. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  850. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  851. ioread32(&hw->reg->MAC_RX_EN),
  852. ioread32(&hw->reg->DMA_CTRL));
  853. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  854. * the Base and Length of the Rx Descriptor Ring */
  855. rdba = adapter->rx_ring->dma;
  856. rdlen = adapter->rx_ring->size - 0x10;
  857. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  858. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  859. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  860. }
  861. /**
  862. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  863. * @adapter: Board private structure
  864. * @buffer_info: Buffer information structure
  865. */
  866. static void pch_gbe_unmap_and_free_tx_resource(
  867. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  868. {
  869. if (buffer_info->mapped) {
  870. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  871. buffer_info->length, DMA_TO_DEVICE);
  872. buffer_info->mapped = false;
  873. }
  874. if (buffer_info->skb) {
  875. dev_kfree_skb_any(buffer_info->skb);
  876. buffer_info->skb = NULL;
  877. }
  878. }
  879. /**
  880. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  881. * @adapter: Board private structure
  882. * @buffer_info: Buffer information structure
  883. */
  884. static void pch_gbe_unmap_and_free_rx_resource(
  885. struct pch_gbe_adapter *adapter,
  886. struct pch_gbe_buffer *buffer_info)
  887. {
  888. if (buffer_info->mapped) {
  889. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  890. buffer_info->length, DMA_FROM_DEVICE);
  891. buffer_info->mapped = false;
  892. }
  893. if (buffer_info->skb) {
  894. dev_kfree_skb_any(buffer_info->skb);
  895. buffer_info->skb = NULL;
  896. }
  897. }
  898. /**
  899. * pch_gbe_clean_tx_ring - Free Tx Buffers
  900. * @adapter: Board private structure
  901. * @tx_ring: Ring to be cleaned
  902. */
  903. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  904. struct pch_gbe_tx_ring *tx_ring)
  905. {
  906. struct pch_gbe_hw *hw = &adapter->hw;
  907. struct pch_gbe_buffer *buffer_info;
  908. unsigned long size;
  909. unsigned int i;
  910. /* Free all the Tx ring sk_buffs */
  911. for (i = 0; i < tx_ring->count; i++) {
  912. buffer_info = &tx_ring->buffer_info[i];
  913. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  914. }
  915. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  916. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  917. memset(tx_ring->buffer_info, 0, size);
  918. /* Zero out the descriptor ring */
  919. memset(tx_ring->desc, 0, tx_ring->size);
  920. tx_ring->next_to_use = 0;
  921. tx_ring->next_to_clean = 0;
  922. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  923. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  924. }
  925. /**
  926. * pch_gbe_clean_rx_ring - Free Rx Buffers
  927. * @adapter: Board private structure
  928. * @rx_ring: Ring to free buffers from
  929. */
  930. static void
  931. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  932. struct pch_gbe_rx_ring *rx_ring)
  933. {
  934. struct pch_gbe_hw *hw = &adapter->hw;
  935. struct pch_gbe_buffer *buffer_info;
  936. unsigned long size;
  937. unsigned int i;
  938. /* Free all the Rx ring sk_buffs */
  939. for (i = 0; i < rx_ring->count; i++) {
  940. buffer_info = &rx_ring->buffer_info[i];
  941. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  942. }
  943. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  944. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  945. memset(rx_ring->buffer_info, 0, size);
  946. /* Zero out the descriptor ring */
  947. memset(rx_ring->desc, 0, rx_ring->size);
  948. rx_ring->next_to_clean = 0;
  949. rx_ring->next_to_use = 0;
  950. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  951. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  952. }
  953. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  954. u16 duplex)
  955. {
  956. struct pch_gbe_hw *hw = &adapter->hw;
  957. unsigned long rgmii = 0;
  958. /* Set the RGMII control. */
  959. #ifdef PCH_GBE_MAC_IFOP_RGMII
  960. switch (speed) {
  961. case SPEED_10:
  962. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  963. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  964. break;
  965. case SPEED_100:
  966. rgmii = (PCH_GBE_RGMII_RATE_25M |
  967. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  968. break;
  969. case SPEED_1000:
  970. rgmii = (PCH_GBE_RGMII_RATE_125M |
  971. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  972. break;
  973. }
  974. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  975. #else /* GMII */
  976. rgmii = 0;
  977. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  978. #endif
  979. }
  980. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  981. u16 duplex)
  982. {
  983. struct net_device *netdev = adapter->netdev;
  984. struct pch_gbe_hw *hw = &adapter->hw;
  985. unsigned long mode = 0;
  986. /* Set the communication mode */
  987. switch (speed) {
  988. case SPEED_10:
  989. mode = PCH_GBE_MODE_MII_ETHER;
  990. netdev->tx_queue_len = 10;
  991. break;
  992. case SPEED_100:
  993. mode = PCH_GBE_MODE_MII_ETHER;
  994. netdev->tx_queue_len = 100;
  995. break;
  996. case SPEED_1000:
  997. mode = PCH_GBE_MODE_GMII_ETHER;
  998. break;
  999. }
  1000. if (duplex == DUPLEX_FULL)
  1001. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  1002. else
  1003. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  1004. iowrite32(mode, &hw->reg->MODE);
  1005. }
  1006. /**
  1007. * pch_gbe_watchdog - Watchdog process
  1008. * @data: Board private structure
  1009. */
  1010. static void pch_gbe_watchdog(unsigned long data)
  1011. {
  1012. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  1013. struct net_device *netdev = adapter->netdev;
  1014. struct pch_gbe_hw *hw = &adapter->hw;
  1015. pr_debug("right now = %ld\n", jiffies);
  1016. pch_gbe_update_stats(adapter);
  1017. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  1018. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  1019. netdev->tx_queue_len = adapter->tx_queue_len;
  1020. /* mii library handles link maintenance tasks */
  1021. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  1022. pr_err("ethtool get setting Error\n");
  1023. mod_timer(&adapter->watchdog_timer,
  1024. round_jiffies(jiffies +
  1025. PCH_GBE_WATCHDOG_PERIOD));
  1026. return;
  1027. }
  1028. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  1029. hw->mac.link_duplex = cmd.duplex;
  1030. /* Set the RGMII control. */
  1031. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  1032. hw->mac.link_duplex);
  1033. /* Set the communication mode */
  1034. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  1035. hw->mac.link_duplex);
  1036. netdev_dbg(netdev,
  1037. "Link is Up %d Mbps %s-Duplex\n",
  1038. hw->mac.link_speed,
  1039. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  1040. netif_carrier_on(netdev);
  1041. netif_wake_queue(netdev);
  1042. } else if ((!mii_link_ok(&adapter->mii)) &&
  1043. (netif_carrier_ok(netdev))) {
  1044. netdev_dbg(netdev, "NIC Link is Down\n");
  1045. hw->mac.link_speed = SPEED_10;
  1046. hw->mac.link_duplex = DUPLEX_HALF;
  1047. netif_carrier_off(netdev);
  1048. netif_stop_queue(netdev);
  1049. }
  1050. mod_timer(&adapter->watchdog_timer,
  1051. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  1052. }
  1053. /**
  1054. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1055. * @adapter: Board private structure
  1056. * @tx_ring: Tx descriptor ring structure
  1057. * @skb: Sockt buffer structure
  1058. */
  1059. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1060. struct pch_gbe_tx_ring *tx_ring,
  1061. struct sk_buff *skb)
  1062. {
  1063. struct pch_gbe_hw *hw = &adapter->hw;
  1064. struct pch_gbe_tx_desc *tx_desc;
  1065. struct pch_gbe_buffer *buffer_info;
  1066. struct sk_buff *tmp_skb;
  1067. unsigned int frame_ctrl;
  1068. unsigned int ring_num;
  1069. unsigned long flags;
  1070. /*-- Set frame control --*/
  1071. frame_ctrl = 0;
  1072. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1073. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1074. if (skb->ip_summed == CHECKSUM_NONE)
  1075. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1076. /* Performs checksum processing */
  1077. /*
  1078. * It is because the hardware accelerator does not support a checksum,
  1079. * when the received data size is less than 64 bytes.
  1080. */
  1081. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1082. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1083. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1084. if (skb->protocol == htons(ETH_P_IP)) {
  1085. struct iphdr *iph = ip_hdr(skb);
  1086. unsigned int offset;
  1087. iph->check = 0;
  1088. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  1089. offset = skb_transport_offset(skb);
  1090. if (iph->protocol == IPPROTO_TCP) {
  1091. skb->csum = 0;
  1092. tcp_hdr(skb)->check = 0;
  1093. skb->csum = skb_checksum(skb, offset,
  1094. skb->len - offset, 0);
  1095. tcp_hdr(skb)->check =
  1096. csum_tcpudp_magic(iph->saddr,
  1097. iph->daddr,
  1098. skb->len - offset,
  1099. IPPROTO_TCP,
  1100. skb->csum);
  1101. } else if (iph->protocol == IPPROTO_UDP) {
  1102. skb->csum = 0;
  1103. udp_hdr(skb)->check = 0;
  1104. skb->csum =
  1105. skb_checksum(skb, offset,
  1106. skb->len - offset, 0);
  1107. udp_hdr(skb)->check =
  1108. csum_tcpudp_magic(iph->saddr,
  1109. iph->daddr,
  1110. skb->len - offset,
  1111. IPPROTO_UDP,
  1112. skb->csum);
  1113. }
  1114. }
  1115. }
  1116. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  1117. ring_num = tx_ring->next_to_use;
  1118. if (unlikely((ring_num + 1) == tx_ring->count))
  1119. tx_ring->next_to_use = 0;
  1120. else
  1121. tx_ring->next_to_use = ring_num + 1;
  1122. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1123. buffer_info = &tx_ring->buffer_info[ring_num];
  1124. tmp_skb = buffer_info->skb;
  1125. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1126. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1127. tmp_skb->data[ETH_HLEN] = 0x00;
  1128. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1129. tmp_skb->len = skb->len;
  1130. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1131. (skb->len - ETH_HLEN));
  1132. /*-- Set Buffer information --*/
  1133. buffer_info->length = tmp_skb->len;
  1134. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1135. buffer_info->length,
  1136. DMA_TO_DEVICE);
  1137. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1138. pr_err("TX DMA map failed\n");
  1139. buffer_info->dma = 0;
  1140. buffer_info->time_stamp = 0;
  1141. tx_ring->next_to_use = ring_num;
  1142. return;
  1143. }
  1144. buffer_info->mapped = true;
  1145. buffer_info->time_stamp = jiffies;
  1146. /*-- Set Tx descriptor --*/
  1147. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1148. tx_desc->buffer_addr = (buffer_info->dma);
  1149. tx_desc->length = (tmp_skb->len);
  1150. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1151. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1152. tx_desc->gbec_status = (DSC_INIT16);
  1153. if (unlikely(++ring_num == tx_ring->count))
  1154. ring_num = 0;
  1155. /* Update software pointer of TX descriptor */
  1156. iowrite32(tx_ring->dma +
  1157. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1158. &hw->reg->TX_DSC_SW_P);
  1159. #ifdef CONFIG_PCH_PTP
  1160. pch_tx_timestamp(adapter, skb);
  1161. #endif
  1162. dev_kfree_skb_any(skb);
  1163. }
  1164. /**
  1165. * pch_gbe_update_stats - Update the board statistics counters
  1166. * @adapter: Board private structure
  1167. */
  1168. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1169. {
  1170. struct net_device *netdev = adapter->netdev;
  1171. struct pci_dev *pdev = adapter->pdev;
  1172. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1173. unsigned long flags;
  1174. /*
  1175. * Prevent stats update while adapter is being reset, or if the pci
  1176. * connection is down.
  1177. */
  1178. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1179. return;
  1180. spin_lock_irqsave(&adapter->stats_lock, flags);
  1181. /* Update device status "adapter->stats" */
  1182. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1183. stats->tx_errors = stats->tx_length_errors +
  1184. stats->tx_aborted_errors +
  1185. stats->tx_carrier_errors + stats->tx_timeout_count;
  1186. /* Update network device status "adapter->net_stats" */
  1187. netdev->stats.rx_packets = stats->rx_packets;
  1188. netdev->stats.rx_bytes = stats->rx_bytes;
  1189. netdev->stats.rx_dropped = stats->rx_dropped;
  1190. netdev->stats.tx_packets = stats->tx_packets;
  1191. netdev->stats.tx_bytes = stats->tx_bytes;
  1192. netdev->stats.tx_dropped = stats->tx_dropped;
  1193. /* Fill out the OS statistics structure */
  1194. netdev->stats.multicast = stats->multicast;
  1195. netdev->stats.collisions = stats->collisions;
  1196. /* Rx Errors */
  1197. netdev->stats.rx_errors = stats->rx_errors;
  1198. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1199. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1200. /* Tx Errors */
  1201. netdev->stats.tx_errors = stats->tx_errors;
  1202. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1203. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1204. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1205. }
  1206. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1207. {
  1208. struct pch_gbe_hw *hw = &adapter->hw;
  1209. u32 rxdma;
  1210. u16 value;
  1211. int ret;
  1212. /* Disable Receive DMA */
  1213. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1214. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1215. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1216. /* Wait Rx DMA BUS is IDLE */
  1217. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1218. if (ret) {
  1219. /* Disable Bus master */
  1220. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1221. value &= ~PCI_COMMAND_MASTER;
  1222. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1223. /* Stop Receive */
  1224. pch_gbe_mac_reset_rx(hw);
  1225. /* Enable Bus master */
  1226. value |= PCI_COMMAND_MASTER;
  1227. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1228. } else {
  1229. /* Stop Receive */
  1230. pch_gbe_mac_reset_rx(hw);
  1231. }
  1232. }
  1233. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1234. {
  1235. u32 rxdma;
  1236. /* Enables Receive DMA */
  1237. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1238. rxdma |= PCH_GBE_RX_DMA_EN;
  1239. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1240. /* Enables Receive */
  1241. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1242. return;
  1243. }
  1244. /**
  1245. * pch_gbe_intr - Interrupt Handler
  1246. * @irq: Interrupt number
  1247. * @data: Pointer to a network interface device structure
  1248. * Returns
  1249. * - IRQ_HANDLED: Our interrupt
  1250. * - IRQ_NONE: Not our interrupt
  1251. */
  1252. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1253. {
  1254. struct net_device *netdev = data;
  1255. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1256. struct pch_gbe_hw *hw = &adapter->hw;
  1257. u32 int_st;
  1258. u32 int_en;
  1259. /* Check request status */
  1260. int_st = ioread32(&hw->reg->INT_ST);
  1261. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1262. /* When request status is no interruption factor */
  1263. if (unlikely(!int_st))
  1264. return IRQ_NONE; /* Not our interrupt. End processing. */
  1265. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1266. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1267. adapter->stats.intr_rx_frame_err_count++;
  1268. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1269. if (!adapter->rx_stop_flag) {
  1270. adapter->stats.intr_rx_fifo_err_count++;
  1271. pr_debug("Rx fifo over run\n");
  1272. adapter->rx_stop_flag = true;
  1273. int_en = ioread32(&hw->reg->INT_EN);
  1274. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1275. &hw->reg->INT_EN);
  1276. pch_gbe_stop_receive(adapter);
  1277. int_st |= ioread32(&hw->reg->INT_ST);
  1278. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1279. }
  1280. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1281. adapter->stats.intr_rx_dma_err_count++;
  1282. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1283. adapter->stats.intr_tx_fifo_err_count++;
  1284. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1285. adapter->stats.intr_tx_dma_err_count++;
  1286. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1287. adapter->stats.intr_tcpip_err_count++;
  1288. /* When Rx descriptor is empty */
  1289. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1290. adapter->stats.intr_rx_dsc_empty_count++;
  1291. pr_debug("Rx descriptor is empty\n");
  1292. int_en = ioread32(&hw->reg->INT_EN);
  1293. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1294. if (hw->mac.tx_fc_enable) {
  1295. /* Set Pause packet */
  1296. pch_gbe_mac_set_pause_packet(hw);
  1297. }
  1298. }
  1299. /* When request status is Receive interruption */
  1300. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1301. (adapter->rx_stop_flag)) {
  1302. if (likely(napi_schedule_prep(&adapter->napi))) {
  1303. /* Enable only Rx Descriptor empty */
  1304. atomic_inc(&adapter->irq_sem);
  1305. int_en = ioread32(&hw->reg->INT_EN);
  1306. int_en &=
  1307. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1308. iowrite32(int_en, &hw->reg->INT_EN);
  1309. /* Start polling for NAPI */
  1310. __napi_schedule(&adapter->napi);
  1311. }
  1312. }
  1313. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1314. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1315. return IRQ_HANDLED;
  1316. }
  1317. /**
  1318. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1319. * @adapter: Board private structure
  1320. * @rx_ring: Rx descriptor ring
  1321. * @cleaned_count: Cleaned count
  1322. */
  1323. static void
  1324. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1325. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1326. {
  1327. struct net_device *netdev = adapter->netdev;
  1328. struct pci_dev *pdev = adapter->pdev;
  1329. struct pch_gbe_hw *hw = &adapter->hw;
  1330. struct pch_gbe_rx_desc *rx_desc;
  1331. struct pch_gbe_buffer *buffer_info;
  1332. struct sk_buff *skb;
  1333. unsigned int i;
  1334. unsigned int bufsz;
  1335. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1336. i = rx_ring->next_to_use;
  1337. while ((cleaned_count--)) {
  1338. buffer_info = &rx_ring->buffer_info[i];
  1339. skb = netdev_alloc_skb(netdev, bufsz);
  1340. if (unlikely(!skb)) {
  1341. /* Better luck next round */
  1342. adapter->stats.rx_alloc_buff_failed++;
  1343. break;
  1344. }
  1345. /* align */
  1346. skb_reserve(skb, NET_IP_ALIGN);
  1347. buffer_info->skb = skb;
  1348. buffer_info->dma = dma_map_single(&pdev->dev,
  1349. buffer_info->rx_buffer,
  1350. buffer_info->length,
  1351. DMA_FROM_DEVICE);
  1352. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1353. dev_kfree_skb(skb);
  1354. buffer_info->skb = NULL;
  1355. buffer_info->dma = 0;
  1356. adapter->stats.rx_alloc_buff_failed++;
  1357. break; /* while !buffer_info->skb */
  1358. }
  1359. buffer_info->mapped = true;
  1360. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1361. rx_desc->buffer_addr = (buffer_info->dma);
  1362. rx_desc->gbec_status = DSC_INIT16;
  1363. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1364. i, (unsigned long long)buffer_info->dma,
  1365. buffer_info->length);
  1366. if (unlikely(++i == rx_ring->count))
  1367. i = 0;
  1368. }
  1369. if (likely(rx_ring->next_to_use != i)) {
  1370. rx_ring->next_to_use = i;
  1371. if (unlikely(i-- == 0))
  1372. i = (rx_ring->count - 1);
  1373. iowrite32(rx_ring->dma +
  1374. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1375. &hw->reg->RX_DSC_SW_P);
  1376. }
  1377. return;
  1378. }
  1379. static int
  1380. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1381. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1382. {
  1383. struct pci_dev *pdev = adapter->pdev;
  1384. struct pch_gbe_buffer *buffer_info;
  1385. unsigned int i;
  1386. unsigned int bufsz;
  1387. unsigned int size;
  1388. bufsz = adapter->rx_buffer_len;
  1389. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1390. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1391. &rx_ring->rx_buff_pool_logic,
  1392. GFP_KERNEL);
  1393. if (!rx_ring->rx_buff_pool) {
  1394. pr_err("Unable to allocate memory for the receive poll buffer\n");
  1395. return -ENOMEM;
  1396. }
  1397. memset(rx_ring->rx_buff_pool, 0, size);
  1398. rx_ring->rx_buff_pool_size = size;
  1399. for (i = 0; i < rx_ring->count; i++) {
  1400. buffer_info = &rx_ring->buffer_info[i];
  1401. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1402. buffer_info->length = bufsz;
  1403. }
  1404. return 0;
  1405. }
  1406. /**
  1407. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1408. * @adapter: Board private structure
  1409. * @tx_ring: Tx descriptor ring
  1410. */
  1411. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1412. struct pch_gbe_tx_ring *tx_ring)
  1413. {
  1414. struct pch_gbe_buffer *buffer_info;
  1415. struct sk_buff *skb;
  1416. unsigned int i;
  1417. unsigned int bufsz;
  1418. struct pch_gbe_tx_desc *tx_desc;
  1419. bufsz =
  1420. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1421. for (i = 0; i < tx_ring->count; i++) {
  1422. buffer_info = &tx_ring->buffer_info[i];
  1423. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1424. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1425. buffer_info->skb = skb;
  1426. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1427. tx_desc->gbec_status = (DSC_INIT16);
  1428. }
  1429. return;
  1430. }
  1431. /**
  1432. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1433. * @adapter: Board private structure
  1434. * @tx_ring: Tx descriptor ring
  1435. * Returns
  1436. * true: Cleaned the descriptor
  1437. * false: Not cleaned the descriptor
  1438. */
  1439. static bool
  1440. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1441. struct pch_gbe_tx_ring *tx_ring)
  1442. {
  1443. struct pch_gbe_tx_desc *tx_desc;
  1444. struct pch_gbe_buffer *buffer_info;
  1445. struct sk_buff *skb;
  1446. unsigned int i;
  1447. unsigned int cleaned_count = 0;
  1448. bool cleaned = true;
  1449. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1450. i = tx_ring->next_to_clean;
  1451. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1452. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1453. tx_desc->gbec_status, tx_desc->dma_status);
  1454. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1455. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1456. buffer_info = &tx_ring->buffer_info[i];
  1457. skb = buffer_info->skb;
  1458. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1459. adapter->stats.tx_aborted_errors++;
  1460. pr_err("Transfer Abort Error\n");
  1461. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1462. ) {
  1463. adapter->stats.tx_carrier_errors++;
  1464. pr_err("Transfer Carrier Sense Error\n");
  1465. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1466. ) {
  1467. adapter->stats.tx_aborted_errors++;
  1468. pr_err("Transfer Collision Abort Error\n");
  1469. } else if ((tx_desc->gbec_status &
  1470. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1471. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1472. adapter->stats.collisions++;
  1473. adapter->stats.tx_packets++;
  1474. adapter->stats.tx_bytes += skb->len;
  1475. pr_debug("Transfer Collision\n");
  1476. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1477. ) {
  1478. adapter->stats.tx_packets++;
  1479. adapter->stats.tx_bytes += skb->len;
  1480. }
  1481. if (buffer_info->mapped) {
  1482. pr_debug("unmap buffer_info->dma : %d\n", i);
  1483. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1484. buffer_info->length, DMA_TO_DEVICE);
  1485. buffer_info->mapped = false;
  1486. }
  1487. if (buffer_info->skb) {
  1488. pr_debug("trim buffer_info->skb : %d\n", i);
  1489. skb_trim(buffer_info->skb, 0);
  1490. }
  1491. tx_desc->gbec_status = DSC_INIT16;
  1492. if (unlikely(++i == tx_ring->count))
  1493. i = 0;
  1494. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1495. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1496. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1497. cleaned = false;
  1498. break;
  1499. }
  1500. }
  1501. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1502. cleaned_count);
  1503. /* Recover from running out of Tx resources in xmit_frame */
  1504. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1505. netif_wake_queue(adapter->netdev);
  1506. adapter->stats.tx_restart_count++;
  1507. pr_debug("Tx wake queue\n");
  1508. }
  1509. spin_lock(&adapter->tx_queue_lock);
  1510. tx_ring->next_to_clean = i;
  1511. spin_unlock(&adapter->tx_queue_lock);
  1512. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1513. return cleaned;
  1514. }
  1515. /**
  1516. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1517. * @adapter: Board private structure
  1518. * @rx_ring: Rx descriptor ring
  1519. * @work_done: Completed count
  1520. * @work_to_do: Request count
  1521. * Returns
  1522. * true: Cleaned the descriptor
  1523. * false: Not cleaned the descriptor
  1524. */
  1525. static bool
  1526. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1527. struct pch_gbe_rx_ring *rx_ring,
  1528. int *work_done, int work_to_do)
  1529. {
  1530. struct net_device *netdev = adapter->netdev;
  1531. struct pci_dev *pdev = adapter->pdev;
  1532. struct pch_gbe_buffer *buffer_info;
  1533. struct pch_gbe_rx_desc *rx_desc;
  1534. u32 length;
  1535. unsigned int i;
  1536. unsigned int cleaned_count = 0;
  1537. bool cleaned = false;
  1538. struct sk_buff *skb;
  1539. u8 dma_status;
  1540. u16 gbec_status;
  1541. u32 tcp_ip_status;
  1542. i = rx_ring->next_to_clean;
  1543. while (*work_done < work_to_do) {
  1544. /* Check Rx descriptor status */
  1545. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1546. if (rx_desc->gbec_status == DSC_INIT16)
  1547. break;
  1548. cleaned = true;
  1549. cleaned_count++;
  1550. dma_status = rx_desc->dma_status;
  1551. gbec_status = rx_desc->gbec_status;
  1552. tcp_ip_status = rx_desc->tcp_ip_status;
  1553. rx_desc->gbec_status = DSC_INIT16;
  1554. buffer_info = &rx_ring->buffer_info[i];
  1555. skb = buffer_info->skb;
  1556. buffer_info->skb = NULL;
  1557. /* unmap dma */
  1558. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1559. buffer_info->length, DMA_FROM_DEVICE);
  1560. buffer_info->mapped = false;
  1561. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1562. "TCP:0x%08x] BufInf = 0x%p\n",
  1563. i, dma_status, gbec_status, tcp_ip_status,
  1564. buffer_info);
  1565. /* Error check */
  1566. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1567. adapter->stats.rx_frame_errors++;
  1568. pr_err("Receive Not Octal Error\n");
  1569. } else if (unlikely(gbec_status &
  1570. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1571. adapter->stats.rx_frame_errors++;
  1572. pr_err("Receive Nibble Error\n");
  1573. } else if (unlikely(gbec_status &
  1574. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1575. adapter->stats.rx_crc_errors++;
  1576. pr_err("Receive CRC Error\n");
  1577. } else {
  1578. /* get receive length */
  1579. /* length convert[-3], length includes FCS length */
  1580. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1581. if (rx_desc->rx_words_eob & 0x02)
  1582. length = length - 4;
  1583. /*
  1584. * buffer_info->rx_buffer: [Header:14][payload]
  1585. * skb->data: [Reserve:2][Header:14][payload]
  1586. */
  1587. memcpy(skb->data, buffer_info->rx_buffer, length);
  1588. /* update status of driver */
  1589. adapter->stats.rx_bytes += length;
  1590. adapter->stats.rx_packets++;
  1591. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1592. adapter->stats.multicast++;
  1593. /* Write meta date of skb */
  1594. skb_put(skb, length);
  1595. #ifdef CONFIG_PCH_PTP
  1596. pch_rx_timestamp(adapter, skb);
  1597. #endif
  1598. skb->protocol = eth_type_trans(skb, netdev);
  1599. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1600. skb->ip_summed = CHECKSUM_NONE;
  1601. else
  1602. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1603. napi_gro_receive(&adapter->napi, skb);
  1604. (*work_done)++;
  1605. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1606. skb->ip_summed, length);
  1607. }
  1608. /* return some buffers to hardware, one at a time is too slow */
  1609. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1610. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1611. cleaned_count);
  1612. cleaned_count = 0;
  1613. }
  1614. if (++i == rx_ring->count)
  1615. i = 0;
  1616. }
  1617. rx_ring->next_to_clean = i;
  1618. if (cleaned_count)
  1619. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1620. return cleaned;
  1621. }
  1622. /**
  1623. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1624. * @adapter: Board private structure
  1625. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1626. * Returns
  1627. * 0: Successfully
  1628. * Negative value: Failed
  1629. */
  1630. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1631. struct pch_gbe_tx_ring *tx_ring)
  1632. {
  1633. struct pci_dev *pdev = adapter->pdev;
  1634. struct pch_gbe_tx_desc *tx_desc;
  1635. int size;
  1636. int desNo;
  1637. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1638. tx_ring->buffer_info = vzalloc(size);
  1639. if (!tx_ring->buffer_info)
  1640. return -ENOMEM;
  1641. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1642. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1643. &tx_ring->dma, GFP_KERNEL);
  1644. if (!tx_ring->desc) {
  1645. vfree(tx_ring->buffer_info);
  1646. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1647. return -ENOMEM;
  1648. }
  1649. memset(tx_ring->desc, 0, tx_ring->size);
  1650. tx_ring->next_to_use = 0;
  1651. tx_ring->next_to_clean = 0;
  1652. spin_lock_init(&tx_ring->tx_lock);
  1653. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1654. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1655. tx_desc->gbec_status = DSC_INIT16;
  1656. }
  1657. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1658. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1659. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1660. tx_ring->next_to_clean, tx_ring->next_to_use);
  1661. return 0;
  1662. }
  1663. /**
  1664. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1665. * @adapter: Board private structure
  1666. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1667. * Returns
  1668. * 0: Successfully
  1669. * Negative value: Failed
  1670. */
  1671. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1672. struct pch_gbe_rx_ring *rx_ring)
  1673. {
  1674. struct pci_dev *pdev = adapter->pdev;
  1675. struct pch_gbe_rx_desc *rx_desc;
  1676. int size;
  1677. int desNo;
  1678. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1679. rx_ring->buffer_info = vzalloc(size);
  1680. if (!rx_ring->buffer_info)
  1681. return -ENOMEM;
  1682. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1683. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1684. &rx_ring->dma, GFP_KERNEL);
  1685. if (!rx_ring->desc) {
  1686. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1687. vfree(rx_ring->buffer_info);
  1688. return -ENOMEM;
  1689. }
  1690. memset(rx_ring->desc, 0, rx_ring->size);
  1691. rx_ring->next_to_clean = 0;
  1692. rx_ring->next_to_use = 0;
  1693. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1694. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1695. rx_desc->gbec_status = DSC_INIT16;
  1696. }
  1697. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1698. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1699. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1700. rx_ring->next_to_clean, rx_ring->next_to_use);
  1701. return 0;
  1702. }
  1703. /**
  1704. * pch_gbe_free_tx_resources - Free Tx Resources
  1705. * @adapter: Board private structure
  1706. * @tx_ring: Tx descriptor ring for a specific queue
  1707. */
  1708. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1709. struct pch_gbe_tx_ring *tx_ring)
  1710. {
  1711. struct pci_dev *pdev = adapter->pdev;
  1712. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1713. vfree(tx_ring->buffer_info);
  1714. tx_ring->buffer_info = NULL;
  1715. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1716. tx_ring->desc = NULL;
  1717. }
  1718. /**
  1719. * pch_gbe_free_rx_resources - Free Rx Resources
  1720. * @adapter: Board private structure
  1721. * @rx_ring: Ring to clean the resources from
  1722. */
  1723. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1724. struct pch_gbe_rx_ring *rx_ring)
  1725. {
  1726. struct pci_dev *pdev = adapter->pdev;
  1727. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1728. vfree(rx_ring->buffer_info);
  1729. rx_ring->buffer_info = NULL;
  1730. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1731. rx_ring->desc = NULL;
  1732. }
  1733. /**
  1734. * pch_gbe_request_irq - Allocate an interrupt line
  1735. * @adapter: Board private structure
  1736. * Returns
  1737. * 0: Successfully
  1738. * Negative value: Failed
  1739. */
  1740. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1741. {
  1742. struct net_device *netdev = adapter->netdev;
  1743. int err;
  1744. int flags;
  1745. flags = IRQF_SHARED;
  1746. adapter->have_msi = false;
  1747. err = pci_enable_msi(adapter->pdev);
  1748. pr_debug("call pci_enable_msi\n");
  1749. if (err) {
  1750. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1751. } else {
  1752. flags = 0;
  1753. adapter->have_msi = true;
  1754. }
  1755. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1756. flags, netdev->name, netdev);
  1757. if (err)
  1758. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1759. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1760. adapter->have_msi, flags, err);
  1761. return err;
  1762. }
  1763. static void pch_gbe_set_multi(struct net_device *netdev);
  1764. /**
  1765. * pch_gbe_up - Up GbE network device
  1766. * @adapter: Board private structure
  1767. * Returns
  1768. * 0: Successfully
  1769. * Negative value: Failed
  1770. */
  1771. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1772. {
  1773. struct net_device *netdev = adapter->netdev;
  1774. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1775. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1776. int err;
  1777. /* Ensure we have a valid MAC */
  1778. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1779. pr_err("Error: Invalid MAC address\n");
  1780. return -EINVAL;
  1781. }
  1782. /* hardware has been reset, we need to reload some things */
  1783. pch_gbe_set_multi(netdev);
  1784. pch_gbe_setup_tctl(adapter);
  1785. pch_gbe_configure_tx(adapter);
  1786. pch_gbe_setup_rctl(adapter);
  1787. pch_gbe_configure_rx(adapter);
  1788. err = pch_gbe_request_irq(adapter);
  1789. if (err) {
  1790. pr_err("Error: can't bring device up\n");
  1791. return err;
  1792. }
  1793. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1794. if (err) {
  1795. pr_err("Error: can't bring device up\n");
  1796. return err;
  1797. }
  1798. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1799. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1800. adapter->tx_queue_len = netdev->tx_queue_len;
  1801. pch_gbe_start_receive(&adapter->hw);
  1802. mod_timer(&adapter->watchdog_timer, jiffies);
  1803. napi_enable(&adapter->napi);
  1804. pch_gbe_irq_enable(adapter);
  1805. netif_start_queue(adapter->netdev);
  1806. return 0;
  1807. }
  1808. /**
  1809. * pch_gbe_down - Down GbE network device
  1810. * @adapter: Board private structure
  1811. */
  1812. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1813. {
  1814. struct net_device *netdev = adapter->netdev;
  1815. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1816. /* signal that we're down so the interrupt handler does not
  1817. * reschedule our watchdog timer */
  1818. napi_disable(&adapter->napi);
  1819. atomic_set(&adapter->irq_sem, 0);
  1820. pch_gbe_irq_disable(adapter);
  1821. pch_gbe_free_irq(adapter);
  1822. del_timer_sync(&adapter->watchdog_timer);
  1823. netdev->tx_queue_len = adapter->tx_queue_len;
  1824. netif_carrier_off(netdev);
  1825. netif_stop_queue(netdev);
  1826. pch_gbe_reset(adapter);
  1827. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1828. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1829. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1830. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1831. rx_ring->rx_buff_pool_logic = 0;
  1832. rx_ring->rx_buff_pool_size = 0;
  1833. rx_ring->rx_buff_pool = NULL;
  1834. }
  1835. /**
  1836. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1837. * @adapter: Board private structure to initialize
  1838. * Returns
  1839. * 0: Successfully
  1840. * Negative value: Failed
  1841. */
  1842. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1843. {
  1844. struct pch_gbe_hw *hw = &adapter->hw;
  1845. struct net_device *netdev = adapter->netdev;
  1846. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1847. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1848. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1849. /* Initialize the hardware-specific values */
  1850. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1851. pr_err("Hardware Initialization Failure\n");
  1852. return -EIO;
  1853. }
  1854. if (pch_gbe_alloc_queues(adapter)) {
  1855. pr_err("Unable to allocate memory for queues\n");
  1856. return -ENOMEM;
  1857. }
  1858. spin_lock_init(&adapter->hw.miim_lock);
  1859. spin_lock_init(&adapter->tx_queue_lock);
  1860. spin_lock_init(&adapter->stats_lock);
  1861. spin_lock_init(&adapter->ethtool_lock);
  1862. atomic_set(&adapter->irq_sem, 0);
  1863. pch_gbe_irq_disable(adapter);
  1864. pch_gbe_init_stats(adapter);
  1865. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1866. (u32) adapter->rx_buffer_len,
  1867. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1868. return 0;
  1869. }
  1870. /**
  1871. * pch_gbe_open - Called when a network interface is made active
  1872. * @netdev: Network interface device structure
  1873. * Returns
  1874. * 0: Successfully
  1875. * Negative value: Failed
  1876. */
  1877. static int pch_gbe_open(struct net_device *netdev)
  1878. {
  1879. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1880. struct pch_gbe_hw *hw = &adapter->hw;
  1881. int err;
  1882. /* allocate transmit descriptors */
  1883. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1884. if (err)
  1885. goto err_setup_tx;
  1886. /* allocate receive descriptors */
  1887. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1888. if (err)
  1889. goto err_setup_rx;
  1890. pch_gbe_hal_power_up_phy(hw);
  1891. err = pch_gbe_up(adapter);
  1892. if (err)
  1893. goto err_up;
  1894. pr_debug("Success End\n");
  1895. return 0;
  1896. err_up:
  1897. if (!adapter->wake_up_evt)
  1898. pch_gbe_hal_power_down_phy(hw);
  1899. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1900. err_setup_rx:
  1901. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1902. err_setup_tx:
  1903. pch_gbe_reset(adapter);
  1904. pr_err("Error End\n");
  1905. return err;
  1906. }
  1907. /**
  1908. * pch_gbe_stop - Disables a network interface
  1909. * @netdev: Network interface device structure
  1910. * Returns
  1911. * 0: Successfully
  1912. */
  1913. static int pch_gbe_stop(struct net_device *netdev)
  1914. {
  1915. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1916. struct pch_gbe_hw *hw = &adapter->hw;
  1917. pch_gbe_down(adapter);
  1918. if (!adapter->wake_up_evt)
  1919. pch_gbe_hal_power_down_phy(hw);
  1920. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1921. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1922. return 0;
  1923. }
  1924. /**
  1925. * pch_gbe_xmit_frame - Packet transmitting start
  1926. * @skb: Socket buffer structure
  1927. * @netdev: Network interface device structure
  1928. * Returns
  1929. * - NETDEV_TX_OK: Normal end
  1930. * - NETDEV_TX_BUSY: Error end
  1931. */
  1932. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1933. {
  1934. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1935. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1936. unsigned long flags;
  1937. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1938. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1939. skb->len, adapter->hw.mac.max_frame_size);
  1940. dev_kfree_skb_any(skb);
  1941. adapter->stats.tx_length_errors++;
  1942. return NETDEV_TX_OK;
  1943. }
  1944. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1945. /* Collision - tell upper layer to requeue */
  1946. return NETDEV_TX_LOCKED;
  1947. }
  1948. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1949. netif_stop_queue(netdev);
  1950. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1951. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1952. tx_ring->next_to_use, tx_ring->next_to_clean);
  1953. return NETDEV_TX_BUSY;
  1954. }
  1955. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1956. /* CRC,ITAG no support */
  1957. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1958. return NETDEV_TX_OK;
  1959. }
  1960. /**
  1961. * pch_gbe_get_stats - Get System Network Statistics
  1962. * @netdev: Network interface device structure
  1963. * Returns: The current stats
  1964. */
  1965. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1966. {
  1967. /* only return the current stats */
  1968. return &netdev->stats;
  1969. }
  1970. /**
  1971. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1972. * @netdev: Network interface device structure
  1973. */
  1974. static void pch_gbe_set_multi(struct net_device *netdev)
  1975. {
  1976. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1977. struct pch_gbe_hw *hw = &adapter->hw;
  1978. struct netdev_hw_addr *ha;
  1979. u8 *mta_list;
  1980. u32 rctl;
  1981. int i;
  1982. int mc_count;
  1983. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1984. /* Check for Promiscuous and All Multicast modes */
  1985. rctl = ioread32(&hw->reg->RX_MODE);
  1986. mc_count = netdev_mc_count(netdev);
  1987. if ((netdev->flags & IFF_PROMISC)) {
  1988. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1989. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1990. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1991. /* all the multicasting receive permissions */
  1992. rctl |= PCH_GBE_ADD_FIL_EN;
  1993. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1994. } else {
  1995. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1996. /* all the multicasting receive permissions */
  1997. rctl |= PCH_GBE_ADD_FIL_EN;
  1998. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1999. } else {
  2000. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  2001. }
  2002. }
  2003. iowrite32(rctl, &hw->reg->RX_MODE);
  2004. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  2005. return;
  2006. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  2007. if (!mta_list)
  2008. return;
  2009. /* The shared function expects a packed array of only addresses. */
  2010. i = 0;
  2011. netdev_for_each_mc_addr(ha, netdev) {
  2012. if (i == mc_count)
  2013. break;
  2014. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  2015. }
  2016. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  2017. PCH_GBE_MAR_ENTRIES);
  2018. kfree(mta_list);
  2019. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  2020. ioread32(&hw->reg->RX_MODE), mc_count);
  2021. }
  2022. /**
  2023. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  2024. * @netdev: Network interface device structure
  2025. * @addr: Pointer to an address structure
  2026. * Returns
  2027. * 0: Successfully
  2028. * -EADDRNOTAVAIL: Failed
  2029. */
  2030. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  2031. {
  2032. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2033. struct sockaddr *skaddr = addr;
  2034. int ret_val;
  2035. if (!is_valid_ether_addr(skaddr->sa_data)) {
  2036. ret_val = -EADDRNOTAVAIL;
  2037. } else {
  2038. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  2039. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  2040. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  2041. ret_val = 0;
  2042. }
  2043. pr_debug("ret_val : 0x%08x\n", ret_val);
  2044. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  2045. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  2046. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  2047. ioread32(&adapter->hw.reg->mac_adr[0].high),
  2048. ioread32(&adapter->hw.reg->mac_adr[0].low));
  2049. return ret_val;
  2050. }
  2051. /**
  2052. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  2053. * @netdev: Network interface device structure
  2054. * @new_mtu: New value for maximum frame size
  2055. * Returns
  2056. * 0: Successfully
  2057. * -EINVAL: Failed
  2058. */
  2059. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2060. {
  2061. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2062. int max_frame;
  2063. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2064. int err;
  2065. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2066. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2067. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2068. pr_err("Invalid MTU setting\n");
  2069. return -EINVAL;
  2070. }
  2071. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2072. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2073. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2074. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2075. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2076. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2077. else
  2078. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2079. if (netif_running(netdev)) {
  2080. pch_gbe_down(adapter);
  2081. err = pch_gbe_up(adapter);
  2082. if (err) {
  2083. adapter->rx_buffer_len = old_rx_buffer_len;
  2084. pch_gbe_up(adapter);
  2085. return -ENOMEM;
  2086. } else {
  2087. netdev->mtu = new_mtu;
  2088. adapter->hw.mac.max_frame_size = max_frame;
  2089. }
  2090. } else {
  2091. pch_gbe_reset(adapter);
  2092. netdev->mtu = new_mtu;
  2093. adapter->hw.mac.max_frame_size = max_frame;
  2094. }
  2095. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2096. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2097. adapter->hw.mac.max_frame_size);
  2098. return 0;
  2099. }
  2100. /**
  2101. * pch_gbe_set_features - Reset device after features changed
  2102. * @netdev: Network interface device structure
  2103. * @features: New features
  2104. * Returns
  2105. * 0: HW state updated successfully
  2106. */
  2107. static int pch_gbe_set_features(struct net_device *netdev,
  2108. netdev_features_t features)
  2109. {
  2110. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2111. netdev_features_t changed = features ^ netdev->features;
  2112. if (!(changed & NETIF_F_RXCSUM))
  2113. return 0;
  2114. if (netif_running(netdev))
  2115. pch_gbe_reinit_locked(adapter);
  2116. else
  2117. pch_gbe_reset(adapter);
  2118. return 0;
  2119. }
  2120. /**
  2121. * pch_gbe_ioctl - Controls register through a MII interface
  2122. * @netdev: Network interface device structure
  2123. * @ifr: Pointer to ifr structure
  2124. * @cmd: Control command
  2125. * Returns
  2126. * 0: Successfully
  2127. * Negative value: Failed
  2128. */
  2129. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2130. {
  2131. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2132. pr_debug("cmd : 0x%04x\n", cmd);
  2133. #ifdef CONFIG_PCH_PTP
  2134. if (cmd == SIOCSHWTSTAMP)
  2135. return hwtstamp_ioctl(netdev, ifr, cmd);
  2136. #endif
  2137. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2138. }
  2139. /**
  2140. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2141. * @netdev: Network interface device structure
  2142. */
  2143. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2144. {
  2145. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2146. /* Do the reset outside of interrupt context */
  2147. adapter->stats.tx_timeout_count++;
  2148. schedule_work(&adapter->reset_task);
  2149. }
  2150. /**
  2151. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2152. * @napi: Pointer of polling device struct
  2153. * @budget: The maximum number of a packet
  2154. * Returns
  2155. * false: Exit the polling mode
  2156. * true: Continue the polling mode
  2157. */
  2158. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2159. {
  2160. struct pch_gbe_adapter *adapter =
  2161. container_of(napi, struct pch_gbe_adapter, napi);
  2162. int work_done = 0;
  2163. bool poll_end_flag = false;
  2164. bool cleaned = false;
  2165. u32 int_en;
  2166. pr_debug("budget : %d\n", budget);
  2167. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2168. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2169. if (!cleaned)
  2170. work_done = budget;
  2171. /* If no Tx and not enough Rx work done,
  2172. * exit the polling mode
  2173. */
  2174. if (work_done < budget)
  2175. poll_end_flag = true;
  2176. if (poll_end_flag) {
  2177. napi_complete(napi);
  2178. if (adapter->rx_stop_flag) {
  2179. adapter->rx_stop_flag = false;
  2180. pch_gbe_start_receive(&adapter->hw);
  2181. }
  2182. pch_gbe_irq_enable(adapter);
  2183. } else
  2184. if (adapter->rx_stop_flag) {
  2185. adapter->rx_stop_flag = false;
  2186. pch_gbe_start_receive(&adapter->hw);
  2187. int_en = ioread32(&adapter->hw.reg->INT_EN);
  2188. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  2189. &adapter->hw.reg->INT_EN);
  2190. }
  2191. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2192. poll_end_flag, work_done, budget);
  2193. return work_done;
  2194. }
  2195. #ifdef CONFIG_NET_POLL_CONTROLLER
  2196. /**
  2197. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2198. * @netdev: Network interface device structure
  2199. */
  2200. static void pch_gbe_netpoll(struct net_device *netdev)
  2201. {
  2202. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2203. disable_irq(adapter->pdev->irq);
  2204. pch_gbe_intr(adapter->pdev->irq, netdev);
  2205. enable_irq(adapter->pdev->irq);
  2206. }
  2207. #endif
  2208. static const struct net_device_ops pch_gbe_netdev_ops = {
  2209. .ndo_open = pch_gbe_open,
  2210. .ndo_stop = pch_gbe_stop,
  2211. .ndo_start_xmit = pch_gbe_xmit_frame,
  2212. .ndo_get_stats = pch_gbe_get_stats,
  2213. .ndo_set_mac_address = pch_gbe_set_mac,
  2214. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2215. .ndo_change_mtu = pch_gbe_change_mtu,
  2216. .ndo_set_features = pch_gbe_set_features,
  2217. .ndo_do_ioctl = pch_gbe_ioctl,
  2218. .ndo_set_rx_mode = pch_gbe_set_multi,
  2219. #ifdef CONFIG_NET_POLL_CONTROLLER
  2220. .ndo_poll_controller = pch_gbe_netpoll,
  2221. #endif
  2222. };
  2223. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2224. pci_channel_state_t state)
  2225. {
  2226. struct net_device *netdev = pci_get_drvdata(pdev);
  2227. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2228. netif_device_detach(netdev);
  2229. if (netif_running(netdev))
  2230. pch_gbe_down(adapter);
  2231. pci_disable_device(pdev);
  2232. /* Request a slot slot reset. */
  2233. return PCI_ERS_RESULT_NEED_RESET;
  2234. }
  2235. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2236. {
  2237. struct net_device *netdev = pci_get_drvdata(pdev);
  2238. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2239. struct pch_gbe_hw *hw = &adapter->hw;
  2240. if (pci_enable_device(pdev)) {
  2241. pr_err("Cannot re-enable PCI device after reset\n");
  2242. return PCI_ERS_RESULT_DISCONNECT;
  2243. }
  2244. pci_set_master(pdev);
  2245. pci_enable_wake(pdev, PCI_D0, 0);
  2246. pch_gbe_hal_power_up_phy(hw);
  2247. pch_gbe_reset(adapter);
  2248. /* Clear wake up status */
  2249. pch_gbe_mac_set_wol_event(hw, 0);
  2250. return PCI_ERS_RESULT_RECOVERED;
  2251. }
  2252. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2253. {
  2254. struct net_device *netdev = pci_get_drvdata(pdev);
  2255. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2256. if (netif_running(netdev)) {
  2257. if (pch_gbe_up(adapter)) {
  2258. pr_debug("can't bring device back up after reset\n");
  2259. return;
  2260. }
  2261. }
  2262. netif_device_attach(netdev);
  2263. }
  2264. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2265. {
  2266. struct net_device *netdev = pci_get_drvdata(pdev);
  2267. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2268. struct pch_gbe_hw *hw = &adapter->hw;
  2269. u32 wufc = adapter->wake_up_evt;
  2270. int retval = 0;
  2271. netif_device_detach(netdev);
  2272. if (netif_running(netdev))
  2273. pch_gbe_down(adapter);
  2274. if (wufc) {
  2275. pch_gbe_set_multi(netdev);
  2276. pch_gbe_setup_rctl(adapter);
  2277. pch_gbe_configure_rx(adapter);
  2278. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2279. hw->mac.link_duplex);
  2280. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2281. hw->mac.link_duplex);
  2282. pch_gbe_mac_set_wol_event(hw, wufc);
  2283. pci_disable_device(pdev);
  2284. } else {
  2285. pch_gbe_hal_power_down_phy(hw);
  2286. pch_gbe_mac_set_wol_event(hw, wufc);
  2287. pci_disable_device(pdev);
  2288. }
  2289. return retval;
  2290. }
  2291. #ifdef CONFIG_PM
  2292. static int pch_gbe_suspend(struct device *device)
  2293. {
  2294. struct pci_dev *pdev = to_pci_dev(device);
  2295. return __pch_gbe_suspend(pdev);
  2296. }
  2297. static int pch_gbe_resume(struct device *device)
  2298. {
  2299. struct pci_dev *pdev = to_pci_dev(device);
  2300. struct net_device *netdev = pci_get_drvdata(pdev);
  2301. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2302. struct pch_gbe_hw *hw = &adapter->hw;
  2303. u32 err;
  2304. err = pci_enable_device(pdev);
  2305. if (err) {
  2306. pr_err("Cannot enable PCI device from suspend\n");
  2307. return err;
  2308. }
  2309. pci_set_master(pdev);
  2310. pch_gbe_hal_power_up_phy(hw);
  2311. pch_gbe_reset(adapter);
  2312. /* Clear wake on lan control and status */
  2313. pch_gbe_mac_set_wol_event(hw, 0);
  2314. if (netif_running(netdev))
  2315. pch_gbe_up(adapter);
  2316. netif_device_attach(netdev);
  2317. return 0;
  2318. }
  2319. #endif /* CONFIG_PM */
  2320. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2321. {
  2322. __pch_gbe_suspend(pdev);
  2323. if (system_state == SYSTEM_POWER_OFF) {
  2324. pci_wake_from_d3(pdev, true);
  2325. pci_set_power_state(pdev, PCI_D3hot);
  2326. }
  2327. }
  2328. static void pch_gbe_remove(struct pci_dev *pdev)
  2329. {
  2330. struct net_device *netdev = pci_get_drvdata(pdev);
  2331. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2332. cancel_work_sync(&adapter->reset_task);
  2333. unregister_netdev(netdev);
  2334. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2335. kfree(adapter->tx_ring);
  2336. kfree(adapter->rx_ring);
  2337. iounmap(adapter->hw.reg);
  2338. pci_release_regions(pdev);
  2339. free_netdev(netdev);
  2340. pci_disable_device(pdev);
  2341. }
  2342. static int pch_gbe_probe(struct pci_dev *pdev,
  2343. const struct pci_device_id *pci_id)
  2344. {
  2345. struct net_device *netdev;
  2346. struct pch_gbe_adapter *adapter;
  2347. int ret;
  2348. ret = pci_enable_device(pdev);
  2349. if (ret)
  2350. return ret;
  2351. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2352. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2353. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2354. if (ret) {
  2355. ret = pci_set_consistent_dma_mask(pdev,
  2356. DMA_BIT_MASK(32));
  2357. if (ret) {
  2358. dev_err(&pdev->dev, "ERR: No usable DMA "
  2359. "configuration, aborting\n");
  2360. goto err_disable_device;
  2361. }
  2362. }
  2363. }
  2364. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2365. if (ret) {
  2366. dev_err(&pdev->dev,
  2367. "ERR: Can't reserve PCI I/O and memory resources\n");
  2368. goto err_disable_device;
  2369. }
  2370. pci_set_master(pdev);
  2371. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2372. if (!netdev) {
  2373. ret = -ENOMEM;
  2374. goto err_release_pci;
  2375. }
  2376. SET_NETDEV_DEV(netdev, &pdev->dev);
  2377. pci_set_drvdata(pdev, netdev);
  2378. adapter = netdev_priv(netdev);
  2379. adapter->netdev = netdev;
  2380. adapter->pdev = pdev;
  2381. adapter->hw.back = adapter;
  2382. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2383. if (!adapter->hw.reg) {
  2384. ret = -EIO;
  2385. dev_err(&pdev->dev, "Can't ioremap\n");
  2386. goto err_free_netdev;
  2387. }
  2388. #ifdef CONFIG_PCH_PTP
  2389. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2390. PCI_DEVFN(12, 4));
  2391. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2392. pr_err("Bad ptp filter\n");
  2393. return -EINVAL;
  2394. }
  2395. #endif
  2396. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2397. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2398. netif_napi_add(netdev, &adapter->napi,
  2399. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2400. netdev->hw_features = NETIF_F_RXCSUM |
  2401. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2402. netdev->features = netdev->hw_features;
  2403. pch_gbe_set_ethtool_ops(netdev);
  2404. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2405. pch_gbe_mac_reset_hw(&adapter->hw);
  2406. /* setup the private structure */
  2407. ret = pch_gbe_sw_init(adapter);
  2408. if (ret)
  2409. goto err_iounmap;
  2410. /* Initialize PHY */
  2411. ret = pch_gbe_init_phy(adapter);
  2412. if (ret) {
  2413. dev_err(&pdev->dev, "PHY initialize error\n");
  2414. goto err_free_adapter;
  2415. }
  2416. pch_gbe_hal_get_bus_info(&adapter->hw);
  2417. /* Read the MAC address. and store to the private data */
  2418. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2419. if (ret) {
  2420. dev_err(&pdev->dev, "MAC address Read Error\n");
  2421. goto err_free_adapter;
  2422. }
  2423. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2424. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2425. /*
  2426. * If the MAC is invalid (or just missing), display a warning
  2427. * but do not abort setting up the device. pch_gbe_up will
  2428. * prevent the interface from being brought up until a valid MAC
  2429. * is set.
  2430. */
  2431. dev_err(&pdev->dev, "Invalid MAC address, "
  2432. "interface disabled.\n");
  2433. }
  2434. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2435. (unsigned long)adapter);
  2436. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2437. pch_gbe_check_options(adapter);
  2438. /* initialize the wol settings based on the eeprom settings */
  2439. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2440. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2441. /* reset the hardware with the new settings */
  2442. pch_gbe_reset(adapter);
  2443. ret = register_netdev(netdev);
  2444. if (ret)
  2445. goto err_free_adapter;
  2446. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2447. netif_carrier_off(netdev);
  2448. netif_stop_queue(netdev);
  2449. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2450. device_set_wakeup_enable(&pdev->dev, 1);
  2451. return 0;
  2452. err_free_adapter:
  2453. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2454. kfree(adapter->tx_ring);
  2455. kfree(adapter->rx_ring);
  2456. err_iounmap:
  2457. iounmap(adapter->hw.reg);
  2458. err_free_netdev:
  2459. free_netdev(netdev);
  2460. err_release_pci:
  2461. pci_release_regions(pdev);
  2462. err_disable_device:
  2463. pci_disable_device(pdev);
  2464. return ret;
  2465. }
  2466. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2467. {.vendor = PCI_VENDOR_ID_INTEL,
  2468. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2469. .subvendor = PCI_ANY_ID,
  2470. .subdevice = PCI_ANY_ID,
  2471. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2472. .class_mask = (0xFFFF00)
  2473. },
  2474. {.vendor = PCI_VENDOR_ID_ROHM,
  2475. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2476. .subvendor = PCI_ANY_ID,
  2477. .subdevice = PCI_ANY_ID,
  2478. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2479. .class_mask = (0xFFFF00)
  2480. },
  2481. {.vendor = PCI_VENDOR_ID_ROHM,
  2482. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2483. .subvendor = PCI_ANY_ID,
  2484. .subdevice = PCI_ANY_ID,
  2485. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2486. .class_mask = (0xFFFF00)
  2487. },
  2488. /* required last entry */
  2489. {0}
  2490. };
  2491. #ifdef CONFIG_PM
  2492. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2493. .suspend = pch_gbe_suspend,
  2494. .resume = pch_gbe_resume,
  2495. .freeze = pch_gbe_suspend,
  2496. .thaw = pch_gbe_resume,
  2497. .poweroff = pch_gbe_suspend,
  2498. .restore = pch_gbe_resume,
  2499. };
  2500. #endif
  2501. static struct pci_error_handlers pch_gbe_err_handler = {
  2502. .error_detected = pch_gbe_io_error_detected,
  2503. .slot_reset = pch_gbe_io_slot_reset,
  2504. .resume = pch_gbe_io_resume
  2505. };
  2506. static struct pci_driver pch_gbe_driver = {
  2507. .name = KBUILD_MODNAME,
  2508. .id_table = pch_gbe_pcidev_id,
  2509. .probe = pch_gbe_probe,
  2510. .remove = pch_gbe_remove,
  2511. #ifdef CONFIG_PM
  2512. .driver.pm = &pch_gbe_pm_ops,
  2513. #endif
  2514. .shutdown = pch_gbe_shutdown,
  2515. .err_handler = &pch_gbe_err_handler
  2516. };
  2517. static int __init pch_gbe_init_module(void)
  2518. {
  2519. int ret;
  2520. ret = pci_register_driver(&pch_gbe_driver);
  2521. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2522. if (copybreak == 0) {
  2523. pr_info("copybreak disabled\n");
  2524. } else {
  2525. pr_info("copybreak enabled for packets <= %u bytes\n",
  2526. copybreak);
  2527. }
  2528. }
  2529. return ret;
  2530. }
  2531. static void __exit pch_gbe_exit_module(void)
  2532. {
  2533. pci_unregister_driver(&pch_gbe_driver);
  2534. }
  2535. module_init(pch_gbe_init_module);
  2536. module_exit(pch_gbe_exit_module);
  2537. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2538. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2539. MODULE_LICENSE("GPL");
  2540. MODULE_VERSION(DRV_VERSION);
  2541. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2542. module_param(copybreak, uint, 0644);
  2543. MODULE_PARM_DESC(copybreak,
  2544. "Maximum size of packet that is copied to a new buffer on receive");
  2545. /* pch_gbe_main.c */