mv643xx_eth.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/ip.h>
  41. #include <linux/tcp.h>
  42. #include <linux/udp.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/delay.h>
  45. #include <linux/ethtool.h>
  46. #include <linux/platform_device.h>
  47. #include <linux/module.h>
  48. #include <linux/kernel.h>
  49. #include <linux/spinlock.h>
  50. #include <linux/workqueue.h>
  51. #include <linux/phy.h>
  52. #include <linux/mv643xx_eth.h>
  53. #include <linux/io.h>
  54. #include <linux/types.h>
  55. #include <asm/system.h>
  56. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  57. static char mv643xx_eth_driver_version[] = "1.4";
  58. /*
  59. * Registers shared between all ports.
  60. */
  61. #define PHY_ADDR 0x0000
  62. #define SMI_REG 0x0004
  63. #define SMI_BUSY 0x10000000
  64. #define SMI_READ_VALID 0x08000000
  65. #define SMI_OPCODE_READ 0x04000000
  66. #define SMI_OPCODE_WRITE 0x00000000
  67. #define ERR_INT_CAUSE 0x0080
  68. #define ERR_INT_SMI_DONE 0x00000010
  69. #define ERR_INT_MASK 0x0084
  70. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  71. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  72. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  73. #define WINDOW_BAR_ENABLE 0x0290
  74. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  75. /*
  76. * Main per-port registers. These live at offset 0x0400 for
  77. * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
  78. */
  79. #define PORT_CONFIG 0x0000
  80. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  81. #define PORT_CONFIG_EXT 0x0004
  82. #define MAC_ADDR_LOW 0x0014
  83. #define MAC_ADDR_HIGH 0x0018
  84. #define SDMA_CONFIG 0x001c
  85. #define PORT_SERIAL_CONTROL 0x003c
  86. #define PORT_STATUS 0x0044
  87. #define TX_FIFO_EMPTY 0x00000400
  88. #define TX_IN_PROGRESS 0x00000080
  89. #define PORT_SPEED_MASK 0x00000030
  90. #define PORT_SPEED_1000 0x00000010
  91. #define PORT_SPEED_100 0x00000020
  92. #define PORT_SPEED_10 0x00000000
  93. #define FLOW_CONTROL_ENABLED 0x00000008
  94. #define FULL_DUPLEX 0x00000004
  95. #define LINK_UP 0x00000002
  96. #define TXQ_COMMAND 0x0048
  97. #define TXQ_FIX_PRIO_CONF 0x004c
  98. #define TX_BW_RATE 0x0050
  99. #define TX_BW_MTU 0x0058
  100. #define TX_BW_BURST 0x005c
  101. #define INT_CAUSE 0x0060
  102. #define INT_TX_END 0x07f80000
  103. #define INT_RX 0x000003fc
  104. #define INT_EXT 0x00000002
  105. #define INT_CAUSE_EXT 0x0064
  106. #define INT_EXT_LINK_PHY 0x00110000
  107. #define INT_EXT_TX 0x000000ff
  108. #define INT_MASK 0x0068
  109. #define INT_MASK_EXT 0x006c
  110. #define TX_FIFO_URGENT_THRESHOLD 0x0074
  111. #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
  112. #define TX_BW_RATE_MOVED 0x00e0
  113. #define TX_BW_MTU_MOVED 0x00e8
  114. #define TX_BW_BURST_MOVED 0x00ec
  115. #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
  116. #define RXQ_COMMAND 0x0280
  117. #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
  118. #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
  119. #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
  120. #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
  121. /*
  122. * Misc per-port registers.
  123. */
  124. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  125. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  126. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  127. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  128. /*
  129. * SDMA configuration register.
  130. */
  131. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  132. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  133. #define BLM_RX_NO_SWAP (1 << 4)
  134. #define BLM_TX_NO_SWAP (1 << 5)
  135. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  136. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  137. #if defined(__BIG_ENDIAN)
  138. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  139. (RX_BURST_SIZE_4_64BIT | \
  140. TX_BURST_SIZE_4_64BIT)
  141. #elif defined(__LITTLE_ENDIAN)
  142. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  143. (RX_BURST_SIZE_4_64BIT | \
  144. BLM_RX_NO_SWAP | \
  145. BLM_TX_NO_SWAP | \
  146. TX_BURST_SIZE_4_64BIT)
  147. #else
  148. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  149. #endif
  150. /*
  151. * Port serial control register.
  152. */
  153. #define SET_MII_SPEED_TO_100 (1 << 24)
  154. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  155. #define SET_FULL_DUPLEX_MODE (1 << 21)
  156. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  157. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  158. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  159. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  160. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  161. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  162. #define FORCE_LINK_PASS (1 << 1)
  163. #define SERIAL_PORT_ENABLE (1 << 0)
  164. #define DEFAULT_RX_QUEUE_SIZE 128
  165. #define DEFAULT_TX_QUEUE_SIZE 256
  166. /*
  167. * RX/TX descriptors.
  168. */
  169. #if defined(__BIG_ENDIAN)
  170. struct rx_desc {
  171. u16 byte_cnt; /* Descriptor buffer byte count */
  172. u16 buf_size; /* Buffer size */
  173. u32 cmd_sts; /* Descriptor command status */
  174. u32 next_desc_ptr; /* Next descriptor pointer */
  175. u32 buf_ptr; /* Descriptor buffer pointer */
  176. };
  177. struct tx_desc {
  178. u16 byte_cnt; /* buffer byte count */
  179. u16 l4i_chk; /* CPU provided TCP checksum */
  180. u32 cmd_sts; /* Command/status field */
  181. u32 next_desc_ptr; /* Pointer to next descriptor */
  182. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  183. };
  184. #elif defined(__LITTLE_ENDIAN)
  185. struct rx_desc {
  186. u32 cmd_sts; /* Descriptor command status */
  187. u16 buf_size; /* Buffer size */
  188. u16 byte_cnt; /* Descriptor buffer byte count */
  189. u32 buf_ptr; /* Descriptor buffer pointer */
  190. u32 next_desc_ptr; /* Next descriptor pointer */
  191. };
  192. struct tx_desc {
  193. u32 cmd_sts; /* Command/status field */
  194. u16 l4i_chk; /* CPU provided TCP checksum */
  195. u16 byte_cnt; /* buffer byte count */
  196. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  197. u32 next_desc_ptr; /* Pointer to next descriptor */
  198. };
  199. #else
  200. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  201. #endif
  202. /* RX & TX descriptor command */
  203. #define BUFFER_OWNED_BY_DMA 0x80000000
  204. /* RX & TX descriptor status */
  205. #define ERROR_SUMMARY 0x00000001
  206. /* RX descriptor status */
  207. #define LAYER_4_CHECKSUM_OK 0x40000000
  208. #define RX_ENABLE_INTERRUPT 0x20000000
  209. #define RX_FIRST_DESC 0x08000000
  210. #define RX_LAST_DESC 0x04000000
  211. /* TX descriptor command */
  212. #define TX_ENABLE_INTERRUPT 0x00800000
  213. #define GEN_CRC 0x00400000
  214. #define TX_FIRST_DESC 0x00200000
  215. #define TX_LAST_DESC 0x00100000
  216. #define ZERO_PADDING 0x00080000
  217. #define GEN_IP_V4_CHECKSUM 0x00040000
  218. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  219. #define UDP_FRAME 0x00010000
  220. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  221. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  222. #define TX_IHL_SHIFT 11
  223. /* global *******************************************************************/
  224. struct mv643xx_eth_shared_private {
  225. /*
  226. * Ethernet controller base address.
  227. */
  228. void __iomem *base;
  229. /*
  230. * Points at the right SMI instance to use.
  231. */
  232. struct mv643xx_eth_shared_private *smi;
  233. /*
  234. * Provides access to local SMI interface.
  235. */
  236. struct mii_bus *smi_bus;
  237. /*
  238. * If we have access to the error interrupt pin (which is
  239. * somewhat misnamed as it not only reflects internal errors
  240. * but also reflects SMI completion), use that to wait for
  241. * SMI access completion instead of polling the SMI busy bit.
  242. */
  243. int err_interrupt;
  244. wait_queue_head_t smi_busy_wait;
  245. /*
  246. * Per-port MBUS window access register value.
  247. */
  248. u32 win_protect;
  249. /*
  250. * Hardware-specific parameters.
  251. */
  252. unsigned int t_clk;
  253. int extended_rx_coal_limit;
  254. int tx_bw_control;
  255. };
  256. #define TX_BW_CONTROL_ABSENT 0
  257. #define TX_BW_CONTROL_OLD_LAYOUT 1
  258. #define TX_BW_CONTROL_NEW_LAYOUT 2
  259. static int mv643xx_eth_open(struct net_device *dev);
  260. static int mv643xx_eth_stop(struct net_device *dev);
  261. /* per-port *****************************************************************/
  262. struct mib_counters {
  263. u64 good_octets_received;
  264. u32 bad_octets_received;
  265. u32 internal_mac_transmit_err;
  266. u32 good_frames_received;
  267. u32 bad_frames_received;
  268. u32 broadcast_frames_received;
  269. u32 multicast_frames_received;
  270. u32 frames_64_octets;
  271. u32 frames_65_to_127_octets;
  272. u32 frames_128_to_255_octets;
  273. u32 frames_256_to_511_octets;
  274. u32 frames_512_to_1023_octets;
  275. u32 frames_1024_to_max_octets;
  276. u64 good_octets_sent;
  277. u32 good_frames_sent;
  278. u32 excessive_collision;
  279. u32 multicast_frames_sent;
  280. u32 broadcast_frames_sent;
  281. u32 unrec_mac_control_received;
  282. u32 fc_sent;
  283. u32 good_fc_received;
  284. u32 bad_fc_received;
  285. u32 undersize_received;
  286. u32 fragments_received;
  287. u32 oversize_received;
  288. u32 jabber_received;
  289. u32 mac_receive_error;
  290. u32 bad_crc_event;
  291. u32 collision;
  292. u32 late_collision;
  293. };
  294. struct rx_queue {
  295. int index;
  296. int rx_ring_size;
  297. int rx_desc_count;
  298. int rx_curr_desc;
  299. int rx_used_desc;
  300. struct rx_desc *rx_desc_area;
  301. dma_addr_t rx_desc_dma;
  302. int rx_desc_area_size;
  303. struct sk_buff **rx_skb;
  304. };
  305. struct tx_queue {
  306. int index;
  307. int tx_ring_size;
  308. int tx_desc_count;
  309. int tx_curr_desc;
  310. int tx_used_desc;
  311. struct tx_desc *tx_desc_area;
  312. dma_addr_t tx_desc_dma;
  313. int tx_desc_area_size;
  314. struct sk_buff_head tx_skb;
  315. unsigned long tx_packets;
  316. unsigned long tx_bytes;
  317. unsigned long tx_dropped;
  318. };
  319. struct mv643xx_eth_private {
  320. struct mv643xx_eth_shared_private *shared;
  321. void __iomem *base;
  322. int port_num;
  323. struct net_device *dev;
  324. struct phy_device *phy;
  325. struct timer_list mib_counters_timer;
  326. spinlock_t mib_counters_lock;
  327. struct mib_counters mib_counters;
  328. struct work_struct tx_timeout_task;
  329. struct napi_struct napi;
  330. u8 work_link;
  331. u8 work_tx;
  332. u8 work_tx_end;
  333. u8 work_rx;
  334. u8 work_rx_refill;
  335. u8 work_rx_oom;
  336. int skb_size;
  337. struct sk_buff_head rx_recycle;
  338. /*
  339. * RX state.
  340. */
  341. int rx_ring_size;
  342. unsigned long rx_desc_sram_addr;
  343. int rx_desc_sram_size;
  344. int rxq_count;
  345. struct timer_list rx_oom;
  346. struct rx_queue rxq[8];
  347. /*
  348. * TX state.
  349. */
  350. int tx_ring_size;
  351. unsigned long tx_desc_sram_addr;
  352. int tx_desc_sram_size;
  353. int txq_count;
  354. struct tx_queue txq[8];
  355. };
  356. /* port register accessors **************************************************/
  357. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  358. {
  359. return readl(mp->shared->base + offset);
  360. }
  361. static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
  362. {
  363. return readl(mp->base + offset);
  364. }
  365. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  366. {
  367. writel(data, mp->shared->base + offset);
  368. }
  369. static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
  370. {
  371. writel(data, mp->base + offset);
  372. }
  373. /* rxq/txq helper functions *************************************************/
  374. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  375. {
  376. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  377. }
  378. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  379. {
  380. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  381. }
  382. static void rxq_enable(struct rx_queue *rxq)
  383. {
  384. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  385. wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
  386. }
  387. static void rxq_disable(struct rx_queue *rxq)
  388. {
  389. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  390. u8 mask = 1 << rxq->index;
  391. wrlp(mp, RXQ_COMMAND, mask << 8);
  392. while (rdlp(mp, RXQ_COMMAND) & mask)
  393. udelay(10);
  394. }
  395. static void txq_reset_hw_ptr(struct tx_queue *txq)
  396. {
  397. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  398. u32 addr;
  399. addr = (u32)txq->tx_desc_dma;
  400. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  401. wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
  402. }
  403. static void txq_enable(struct tx_queue *txq)
  404. {
  405. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  406. wrlp(mp, TXQ_COMMAND, 1 << txq->index);
  407. }
  408. static void txq_disable(struct tx_queue *txq)
  409. {
  410. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  411. u8 mask = 1 << txq->index;
  412. wrlp(mp, TXQ_COMMAND, mask << 8);
  413. while (rdlp(mp, TXQ_COMMAND) & mask)
  414. udelay(10);
  415. }
  416. static void txq_maybe_wake(struct tx_queue *txq)
  417. {
  418. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  419. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  420. if (netif_tx_queue_stopped(nq)) {
  421. __netif_tx_lock(nq, smp_processor_id());
  422. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
  423. netif_tx_wake_queue(nq);
  424. __netif_tx_unlock(nq);
  425. }
  426. }
  427. /* rx napi ******************************************************************/
  428. static int rxq_process(struct rx_queue *rxq, int budget)
  429. {
  430. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  431. struct net_device_stats *stats = &mp->dev->stats;
  432. int rx;
  433. rx = 0;
  434. while (rx < budget && rxq->rx_desc_count) {
  435. struct rx_desc *rx_desc;
  436. unsigned int cmd_sts;
  437. struct sk_buff *skb;
  438. u16 byte_cnt;
  439. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  440. cmd_sts = rx_desc->cmd_sts;
  441. if (cmd_sts & BUFFER_OWNED_BY_DMA)
  442. break;
  443. rmb();
  444. skb = rxq->rx_skb[rxq->rx_curr_desc];
  445. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  446. rxq->rx_curr_desc++;
  447. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  448. rxq->rx_curr_desc = 0;
  449. dma_unmap_single(NULL, rx_desc->buf_ptr,
  450. rx_desc->buf_size, DMA_FROM_DEVICE);
  451. rxq->rx_desc_count--;
  452. rx++;
  453. mp->work_rx_refill |= 1 << rxq->index;
  454. byte_cnt = rx_desc->byte_cnt;
  455. /*
  456. * Update statistics.
  457. *
  458. * Note that the descriptor byte count includes 2 dummy
  459. * bytes automatically inserted by the hardware at the
  460. * start of the packet (which we don't count), and a 4
  461. * byte CRC at the end of the packet (which we do count).
  462. */
  463. stats->rx_packets++;
  464. stats->rx_bytes += byte_cnt - 2;
  465. /*
  466. * In case we received a packet without first / last bits
  467. * on, or the error summary bit is set, the packet needs
  468. * to be dropped.
  469. */
  470. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
  471. != (RX_FIRST_DESC | RX_LAST_DESC))
  472. goto err;
  473. /*
  474. * The -4 is for the CRC in the trailer of the
  475. * received packet
  476. */
  477. skb_put(skb, byte_cnt - 2 - 4);
  478. if (cmd_sts & LAYER_4_CHECKSUM_OK)
  479. skb->ip_summed = CHECKSUM_UNNECESSARY;
  480. skb->protocol = eth_type_trans(skb, mp->dev);
  481. netif_receive_skb(skb);
  482. continue;
  483. err:
  484. stats->rx_dropped++;
  485. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  486. (RX_FIRST_DESC | RX_LAST_DESC)) {
  487. if (net_ratelimit())
  488. dev_printk(KERN_ERR, &mp->dev->dev,
  489. "received packet spanning "
  490. "multiple descriptors\n");
  491. }
  492. if (cmd_sts & ERROR_SUMMARY)
  493. stats->rx_errors++;
  494. dev_kfree_skb(skb);
  495. }
  496. if (rx < budget)
  497. mp->work_rx &= ~(1 << rxq->index);
  498. return rx;
  499. }
  500. static int rxq_refill(struct rx_queue *rxq, int budget)
  501. {
  502. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  503. int refilled;
  504. refilled = 0;
  505. while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
  506. struct sk_buff *skb;
  507. int unaligned;
  508. int rx;
  509. struct rx_desc *rx_desc;
  510. skb = __skb_dequeue(&mp->rx_recycle);
  511. if (skb == NULL)
  512. skb = dev_alloc_skb(mp->skb_size +
  513. dma_get_cache_alignment() - 1);
  514. if (skb == NULL) {
  515. mp->work_rx_oom |= 1 << rxq->index;
  516. goto oom;
  517. }
  518. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  519. if (unaligned)
  520. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  521. refilled++;
  522. rxq->rx_desc_count++;
  523. rx = rxq->rx_used_desc++;
  524. if (rxq->rx_used_desc == rxq->rx_ring_size)
  525. rxq->rx_used_desc = 0;
  526. rx_desc = rxq->rx_desc_area + rx;
  527. rx_desc->buf_ptr = dma_map_single(NULL, skb->data,
  528. mp->skb_size, DMA_FROM_DEVICE);
  529. rx_desc->buf_size = mp->skb_size;
  530. rxq->rx_skb[rx] = skb;
  531. wmb();
  532. rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
  533. wmb();
  534. /*
  535. * The hardware automatically prepends 2 bytes of
  536. * dummy data to each received packet, so that the
  537. * IP header ends up 16-byte aligned.
  538. */
  539. skb_reserve(skb, 2);
  540. }
  541. if (refilled < budget)
  542. mp->work_rx_refill &= ~(1 << rxq->index);
  543. oom:
  544. return refilled;
  545. }
  546. /* tx ***********************************************************************/
  547. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  548. {
  549. int frag;
  550. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  551. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  552. if (fragp->size <= 8 && fragp->page_offset & 7)
  553. return 1;
  554. }
  555. return 0;
  556. }
  557. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  558. {
  559. int nr_frags = skb_shinfo(skb)->nr_frags;
  560. int frag;
  561. for (frag = 0; frag < nr_frags; frag++) {
  562. skb_frag_t *this_frag;
  563. int tx_index;
  564. struct tx_desc *desc;
  565. this_frag = &skb_shinfo(skb)->frags[frag];
  566. tx_index = txq->tx_curr_desc++;
  567. if (txq->tx_curr_desc == txq->tx_ring_size)
  568. txq->tx_curr_desc = 0;
  569. desc = &txq->tx_desc_area[tx_index];
  570. /*
  571. * The last fragment will generate an interrupt
  572. * which will free the skb on TX completion.
  573. */
  574. if (frag == nr_frags - 1) {
  575. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  576. ZERO_PADDING | TX_LAST_DESC |
  577. TX_ENABLE_INTERRUPT;
  578. } else {
  579. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  580. }
  581. desc->l4i_chk = 0;
  582. desc->byte_cnt = this_frag->size;
  583. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  584. this_frag->page_offset,
  585. this_frag->size,
  586. DMA_TO_DEVICE);
  587. }
  588. }
  589. static inline __be16 sum16_as_be(__sum16 sum)
  590. {
  591. return (__force __be16)sum;
  592. }
  593. static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  594. {
  595. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  596. int nr_frags = skb_shinfo(skb)->nr_frags;
  597. int tx_index;
  598. struct tx_desc *desc;
  599. u32 cmd_sts;
  600. u16 l4i_chk;
  601. int length;
  602. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  603. l4i_chk = 0;
  604. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  605. int tag_bytes;
  606. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  607. skb->protocol != htons(ETH_P_8021Q));
  608. tag_bytes = (void *)ip_hdr(skb) - (void *)skb->data - ETH_HLEN;
  609. if (unlikely(tag_bytes & ~12)) {
  610. if (skb_checksum_help(skb) == 0)
  611. goto no_csum;
  612. kfree_skb(skb);
  613. return 1;
  614. }
  615. if (tag_bytes & 4)
  616. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  617. if (tag_bytes & 8)
  618. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  619. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  620. GEN_IP_V4_CHECKSUM |
  621. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  622. switch (ip_hdr(skb)->protocol) {
  623. case IPPROTO_UDP:
  624. cmd_sts |= UDP_FRAME;
  625. l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  626. break;
  627. case IPPROTO_TCP:
  628. l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  629. break;
  630. default:
  631. BUG();
  632. }
  633. } else {
  634. no_csum:
  635. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  636. cmd_sts |= 5 << TX_IHL_SHIFT;
  637. }
  638. tx_index = txq->tx_curr_desc++;
  639. if (txq->tx_curr_desc == txq->tx_ring_size)
  640. txq->tx_curr_desc = 0;
  641. desc = &txq->tx_desc_area[tx_index];
  642. if (nr_frags) {
  643. txq_submit_frag_skb(txq, skb);
  644. length = skb_headlen(skb);
  645. } else {
  646. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  647. length = skb->len;
  648. }
  649. desc->l4i_chk = l4i_chk;
  650. desc->byte_cnt = length;
  651. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  652. __skb_queue_tail(&txq->tx_skb, skb);
  653. /* ensure all other descriptors are written before first cmd_sts */
  654. wmb();
  655. desc->cmd_sts = cmd_sts;
  656. /* clear TX_END status */
  657. mp->work_tx_end &= ~(1 << txq->index);
  658. /* ensure all descriptors are written before poking hardware */
  659. wmb();
  660. txq_enable(txq);
  661. txq->tx_desc_count += nr_frags + 1;
  662. return 0;
  663. }
  664. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  665. {
  666. struct mv643xx_eth_private *mp = netdev_priv(dev);
  667. int queue;
  668. struct tx_queue *txq;
  669. struct netdev_queue *nq;
  670. queue = skb_get_queue_mapping(skb);
  671. txq = mp->txq + queue;
  672. nq = netdev_get_tx_queue(dev, queue);
  673. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  674. txq->tx_dropped++;
  675. dev_printk(KERN_DEBUG, &dev->dev,
  676. "failed to linearize skb with tiny "
  677. "unaligned fragment\n");
  678. return NETDEV_TX_BUSY;
  679. }
  680. if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
  681. if (net_ratelimit())
  682. dev_printk(KERN_ERR, &dev->dev, "tx queue full?!\n");
  683. kfree_skb(skb);
  684. return NETDEV_TX_OK;
  685. }
  686. if (!txq_submit_skb(txq, skb)) {
  687. int entries_left;
  688. txq->tx_bytes += skb->len;
  689. txq->tx_packets++;
  690. dev->trans_start = jiffies;
  691. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  692. if (entries_left < MAX_SKB_FRAGS + 1)
  693. netif_tx_stop_queue(nq);
  694. }
  695. return NETDEV_TX_OK;
  696. }
  697. /* tx napi ******************************************************************/
  698. static void txq_kick(struct tx_queue *txq)
  699. {
  700. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  701. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  702. u32 hw_desc_ptr;
  703. u32 expected_ptr;
  704. __netif_tx_lock(nq, smp_processor_id());
  705. if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
  706. goto out;
  707. hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
  708. expected_ptr = (u32)txq->tx_desc_dma +
  709. txq->tx_curr_desc * sizeof(struct tx_desc);
  710. if (hw_desc_ptr != expected_ptr)
  711. txq_enable(txq);
  712. out:
  713. __netif_tx_unlock(nq);
  714. mp->work_tx_end &= ~(1 << txq->index);
  715. }
  716. static int txq_reclaim(struct tx_queue *txq, int budget, int force)
  717. {
  718. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  719. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  720. int reclaimed;
  721. __netif_tx_lock(nq, smp_processor_id());
  722. reclaimed = 0;
  723. while (reclaimed < budget && txq->tx_desc_count > 0) {
  724. int tx_index;
  725. struct tx_desc *desc;
  726. u32 cmd_sts;
  727. struct sk_buff *skb;
  728. tx_index = txq->tx_used_desc;
  729. desc = &txq->tx_desc_area[tx_index];
  730. cmd_sts = desc->cmd_sts;
  731. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  732. if (!force)
  733. break;
  734. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  735. }
  736. txq->tx_used_desc = tx_index + 1;
  737. if (txq->tx_used_desc == txq->tx_ring_size)
  738. txq->tx_used_desc = 0;
  739. reclaimed++;
  740. txq->tx_desc_count--;
  741. skb = NULL;
  742. if (cmd_sts & TX_LAST_DESC)
  743. skb = __skb_dequeue(&txq->tx_skb);
  744. if (cmd_sts & ERROR_SUMMARY) {
  745. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  746. mp->dev->stats.tx_errors++;
  747. }
  748. if (cmd_sts & TX_FIRST_DESC) {
  749. dma_unmap_single(NULL, desc->buf_ptr,
  750. desc->byte_cnt, DMA_TO_DEVICE);
  751. } else {
  752. dma_unmap_page(NULL, desc->buf_ptr,
  753. desc->byte_cnt, DMA_TO_DEVICE);
  754. }
  755. if (skb != NULL) {
  756. if (skb_queue_len(&mp->rx_recycle) <
  757. mp->rx_ring_size &&
  758. skb_recycle_check(skb, mp->skb_size +
  759. dma_get_cache_alignment() - 1))
  760. __skb_queue_head(&mp->rx_recycle, skb);
  761. else
  762. dev_kfree_skb(skb);
  763. }
  764. }
  765. __netif_tx_unlock(nq);
  766. if (reclaimed < budget)
  767. mp->work_tx &= ~(1 << txq->index);
  768. return reclaimed;
  769. }
  770. /* tx rate control **********************************************************/
  771. /*
  772. * Set total maximum TX rate (shared by all TX queues for this port)
  773. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  774. */
  775. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  776. {
  777. int token_rate;
  778. int mtu;
  779. int bucket_size;
  780. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  781. if (token_rate > 1023)
  782. token_rate = 1023;
  783. mtu = (mp->dev->mtu + 255) >> 8;
  784. if (mtu > 63)
  785. mtu = 63;
  786. bucket_size = (burst + 255) >> 8;
  787. if (bucket_size > 65535)
  788. bucket_size = 65535;
  789. switch (mp->shared->tx_bw_control) {
  790. case TX_BW_CONTROL_OLD_LAYOUT:
  791. wrlp(mp, TX_BW_RATE, token_rate);
  792. wrlp(mp, TX_BW_MTU, mtu);
  793. wrlp(mp, TX_BW_BURST, bucket_size);
  794. break;
  795. case TX_BW_CONTROL_NEW_LAYOUT:
  796. wrlp(mp, TX_BW_RATE_MOVED, token_rate);
  797. wrlp(mp, TX_BW_MTU_MOVED, mtu);
  798. wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
  799. break;
  800. }
  801. }
  802. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  803. {
  804. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  805. int token_rate;
  806. int bucket_size;
  807. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  808. if (token_rate > 1023)
  809. token_rate = 1023;
  810. bucket_size = (burst + 255) >> 8;
  811. if (bucket_size > 65535)
  812. bucket_size = 65535;
  813. wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
  814. wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
  815. }
  816. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  817. {
  818. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  819. int off;
  820. u32 val;
  821. /*
  822. * Turn on fixed priority mode.
  823. */
  824. off = 0;
  825. switch (mp->shared->tx_bw_control) {
  826. case TX_BW_CONTROL_OLD_LAYOUT:
  827. off = TXQ_FIX_PRIO_CONF;
  828. break;
  829. case TX_BW_CONTROL_NEW_LAYOUT:
  830. off = TXQ_FIX_PRIO_CONF_MOVED;
  831. break;
  832. }
  833. if (off) {
  834. val = rdlp(mp, off);
  835. val |= 1 << txq->index;
  836. wrlp(mp, off, val);
  837. }
  838. }
  839. static void txq_set_wrr(struct tx_queue *txq, int weight)
  840. {
  841. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  842. int off;
  843. u32 val;
  844. /*
  845. * Turn off fixed priority mode.
  846. */
  847. off = 0;
  848. switch (mp->shared->tx_bw_control) {
  849. case TX_BW_CONTROL_OLD_LAYOUT:
  850. off = TXQ_FIX_PRIO_CONF;
  851. break;
  852. case TX_BW_CONTROL_NEW_LAYOUT:
  853. off = TXQ_FIX_PRIO_CONF_MOVED;
  854. break;
  855. }
  856. if (off) {
  857. val = rdlp(mp, off);
  858. val &= ~(1 << txq->index);
  859. wrlp(mp, off, val);
  860. /*
  861. * Configure WRR weight for this queue.
  862. */
  863. val = rdlp(mp, off);
  864. val = (val & ~0xff) | (weight & 0xff);
  865. wrlp(mp, TXQ_BW_WRR_CONF(txq->index), val);
  866. }
  867. }
  868. /* mii management interface *************************************************/
  869. static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
  870. {
  871. struct mv643xx_eth_shared_private *msp = dev_id;
  872. if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
  873. writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
  874. wake_up(&msp->smi_busy_wait);
  875. return IRQ_HANDLED;
  876. }
  877. return IRQ_NONE;
  878. }
  879. static int smi_is_done(struct mv643xx_eth_shared_private *msp)
  880. {
  881. return !(readl(msp->base + SMI_REG) & SMI_BUSY);
  882. }
  883. static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
  884. {
  885. if (msp->err_interrupt == NO_IRQ) {
  886. int i;
  887. for (i = 0; !smi_is_done(msp); i++) {
  888. if (i == 10)
  889. return -ETIMEDOUT;
  890. msleep(10);
  891. }
  892. return 0;
  893. }
  894. if (!smi_is_done(msp)) {
  895. wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
  896. msecs_to_jiffies(100));
  897. if (!smi_is_done(msp))
  898. return -ETIMEDOUT;
  899. }
  900. return 0;
  901. }
  902. static int smi_bus_read(struct mii_bus *bus, int addr, int reg)
  903. {
  904. struct mv643xx_eth_shared_private *msp = bus->priv;
  905. void __iomem *smi_reg = msp->base + SMI_REG;
  906. int ret;
  907. if (smi_wait_ready(msp)) {
  908. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  909. return -ETIMEDOUT;
  910. }
  911. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  912. if (smi_wait_ready(msp)) {
  913. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  914. return -ETIMEDOUT;
  915. }
  916. ret = readl(smi_reg);
  917. if (!(ret & SMI_READ_VALID)) {
  918. printk(KERN_WARNING "mv643xx_eth: SMI bus read not valid\n");
  919. return -ENODEV;
  920. }
  921. return ret & 0xffff;
  922. }
  923. static int smi_bus_write(struct mii_bus *bus, int addr, int reg, u16 val)
  924. {
  925. struct mv643xx_eth_shared_private *msp = bus->priv;
  926. void __iomem *smi_reg = msp->base + SMI_REG;
  927. if (smi_wait_ready(msp)) {
  928. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  929. return -ETIMEDOUT;
  930. }
  931. writel(SMI_OPCODE_WRITE | (reg << 21) |
  932. (addr << 16) | (val & 0xffff), smi_reg);
  933. if (smi_wait_ready(msp)) {
  934. printk(KERN_WARNING "mv643xx_eth: SMI bus busy timeout\n");
  935. return -ETIMEDOUT;
  936. }
  937. return 0;
  938. }
  939. /* statistics ***************************************************************/
  940. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  941. {
  942. struct mv643xx_eth_private *mp = netdev_priv(dev);
  943. struct net_device_stats *stats = &dev->stats;
  944. unsigned long tx_packets = 0;
  945. unsigned long tx_bytes = 0;
  946. unsigned long tx_dropped = 0;
  947. int i;
  948. for (i = 0; i < mp->txq_count; i++) {
  949. struct tx_queue *txq = mp->txq + i;
  950. tx_packets += txq->tx_packets;
  951. tx_bytes += txq->tx_bytes;
  952. tx_dropped += txq->tx_dropped;
  953. }
  954. stats->tx_packets = tx_packets;
  955. stats->tx_bytes = tx_bytes;
  956. stats->tx_dropped = tx_dropped;
  957. return stats;
  958. }
  959. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  960. {
  961. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  962. }
  963. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  964. {
  965. int i;
  966. for (i = 0; i < 0x80; i += 4)
  967. mib_read(mp, i);
  968. }
  969. static void mib_counters_update(struct mv643xx_eth_private *mp)
  970. {
  971. struct mib_counters *p = &mp->mib_counters;
  972. spin_lock(&mp->mib_counters_lock);
  973. p->good_octets_received += mib_read(mp, 0x00);
  974. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  975. p->bad_octets_received += mib_read(mp, 0x08);
  976. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  977. p->good_frames_received += mib_read(mp, 0x10);
  978. p->bad_frames_received += mib_read(mp, 0x14);
  979. p->broadcast_frames_received += mib_read(mp, 0x18);
  980. p->multicast_frames_received += mib_read(mp, 0x1c);
  981. p->frames_64_octets += mib_read(mp, 0x20);
  982. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  983. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  984. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  985. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  986. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  987. p->good_octets_sent += mib_read(mp, 0x38);
  988. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  989. p->good_frames_sent += mib_read(mp, 0x40);
  990. p->excessive_collision += mib_read(mp, 0x44);
  991. p->multicast_frames_sent += mib_read(mp, 0x48);
  992. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  993. p->unrec_mac_control_received += mib_read(mp, 0x50);
  994. p->fc_sent += mib_read(mp, 0x54);
  995. p->good_fc_received += mib_read(mp, 0x58);
  996. p->bad_fc_received += mib_read(mp, 0x5c);
  997. p->undersize_received += mib_read(mp, 0x60);
  998. p->fragments_received += mib_read(mp, 0x64);
  999. p->oversize_received += mib_read(mp, 0x68);
  1000. p->jabber_received += mib_read(mp, 0x6c);
  1001. p->mac_receive_error += mib_read(mp, 0x70);
  1002. p->bad_crc_event += mib_read(mp, 0x74);
  1003. p->collision += mib_read(mp, 0x78);
  1004. p->late_collision += mib_read(mp, 0x7c);
  1005. spin_unlock(&mp->mib_counters_lock);
  1006. mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
  1007. }
  1008. static void mib_counters_timer_wrapper(unsigned long _mp)
  1009. {
  1010. struct mv643xx_eth_private *mp = (void *)_mp;
  1011. mib_counters_update(mp);
  1012. }
  1013. /* interrupt coalescing *****************************************************/
  1014. /*
  1015. * Hardware coalescing parameters are set in units of 64 t_clk
  1016. * cycles. I.e.:
  1017. *
  1018. * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
  1019. *
  1020. * register_value = coal_delay_in_usec * t_clk_rate / 64000000
  1021. *
  1022. * In the ->set*() methods, we round the computed register value
  1023. * to the nearest integer.
  1024. */
  1025. static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
  1026. {
  1027. u32 val = rdlp(mp, SDMA_CONFIG);
  1028. u64 temp;
  1029. if (mp->shared->extended_rx_coal_limit)
  1030. temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
  1031. else
  1032. temp = (val & 0x003fff00) >> 8;
  1033. temp *= 64000000;
  1034. do_div(temp, mp->shared->t_clk);
  1035. return (unsigned int)temp;
  1036. }
  1037. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1038. {
  1039. u64 temp;
  1040. u32 val;
  1041. temp = (u64)usec * mp->shared->t_clk;
  1042. temp += 31999999;
  1043. do_div(temp, 64000000);
  1044. val = rdlp(mp, SDMA_CONFIG);
  1045. if (mp->shared->extended_rx_coal_limit) {
  1046. if (temp > 0xffff)
  1047. temp = 0xffff;
  1048. val &= ~0x023fff80;
  1049. val |= (temp & 0x8000) << 10;
  1050. val |= (temp & 0x7fff) << 7;
  1051. } else {
  1052. if (temp > 0x3fff)
  1053. temp = 0x3fff;
  1054. val &= ~0x003fff00;
  1055. val |= (temp & 0x3fff) << 8;
  1056. }
  1057. wrlp(mp, SDMA_CONFIG, val);
  1058. }
  1059. static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
  1060. {
  1061. u64 temp;
  1062. temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
  1063. temp *= 64000000;
  1064. do_div(temp, mp->shared->t_clk);
  1065. return (unsigned int)temp;
  1066. }
  1067. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1068. {
  1069. u64 temp;
  1070. temp = (u64)usec * mp->shared->t_clk;
  1071. temp += 31999999;
  1072. do_div(temp, 64000000);
  1073. if (temp > 0x3fff)
  1074. temp = 0x3fff;
  1075. wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
  1076. }
  1077. /* ethtool ******************************************************************/
  1078. struct mv643xx_eth_stats {
  1079. char stat_string[ETH_GSTRING_LEN];
  1080. int sizeof_stat;
  1081. int netdev_off;
  1082. int mp_off;
  1083. };
  1084. #define SSTAT(m) \
  1085. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  1086. offsetof(struct net_device, stats.m), -1 }
  1087. #define MIBSTAT(m) \
  1088. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  1089. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  1090. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  1091. SSTAT(rx_packets),
  1092. SSTAT(tx_packets),
  1093. SSTAT(rx_bytes),
  1094. SSTAT(tx_bytes),
  1095. SSTAT(rx_errors),
  1096. SSTAT(tx_errors),
  1097. SSTAT(rx_dropped),
  1098. SSTAT(tx_dropped),
  1099. MIBSTAT(good_octets_received),
  1100. MIBSTAT(bad_octets_received),
  1101. MIBSTAT(internal_mac_transmit_err),
  1102. MIBSTAT(good_frames_received),
  1103. MIBSTAT(bad_frames_received),
  1104. MIBSTAT(broadcast_frames_received),
  1105. MIBSTAT(multicast_frames_received),
  1106. MIBSTAT(frames_64_octets),
  1107. MIBSTAT(frames_65_to_127_octets),
  1108. MIBSTAT(frames_128_to_255_octets),
  1109. MIBSTAT(frames_256_to_511_octets),
  1110. MIBSTAT(frames_512_to_1023_octets),
  1111. MIBSTAT(frames_1024_to_max_octets),
  1112. MIBSTAT(good_octets_sent),
  1113. MIBSTAT(good_frames_sent),
  1114. MIBSTAT(excessive_collision),
  1115. MIBSTAT(multicast_frames_sent),
  1116. MIBSTAT(broadcast_frames_sent),
  1117. MIBSTAT(unrec_mac_control_received),
  1118. MIBSTAT(fc_sent),
  1119. MIBSTAT(good_fc_received),
  1120. MIBSTAT(bad_fc_received),
  1121. MIBSTAT(undersize_received),
  1122. MIBSTAT(fragments_received),
  1123. MIBSTAT(oversize_received),
  1124. MIBSTAT(jabber_received),
  1125. MIBSTAT(mac_receive_error),
  1126. MIBSTAT(bad_crc_event),
  1127. MIBSTAT(collision),
  1128. MIBSTAT(late_collision),
  1129. };
  1130. static int
  1131. mv643xx_eth_get_settings_phy(struct mv643xx_eth_private *mp,
  1132. struct ethtool_cmd *cmd)
  1133. {
  1134. int err;
  1135. err = phy_read_status(mp->phy);
  1136. if (err == 0)
  1137. err = phy_ethtool_gset(mp->phy, cmd);
  1138. /*
  1139. * The MAC does not support 1000baseT_Half.
  1140. */
  1141. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1142. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1143. return err;
  1144. }
  1145. static int
  1146. mv643xx_eth_get_settings_phyless(struct mv643xx_eth_private *mp,
  1147. struct ethtool_cmd *cmd)
  1148. {
  1149. u32 port_status;
  1150. port_status = rdlp(mp, PORT_STATUS);
  1151. cmd->supported = SUPPORTED_MII;
  1152. cmd->advertising = ADVERTISED_MII;
  1153. switch (port_status & PORT_SPEED_MASK) {
  1154. case PORT_SPEED_10:
  1155. cmd->speed = SPEED_10;
  1156. break;
  1157. case PORT_SPEED_100:
  1158. cmd->speed = SPEED_100;
  1159. break;
  1160. case PORT_SPEED_1000:
  1161. cmd->speed = SPEED_1000;
  1162. break;
  1163. default:
  1164. cmd->speed = -1;
  1165. break;
  1166. }
  1167. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1168. cmd->port = PORT_MII;
  1169. cmd->phy_address = 0;
  1170. cmd->transceiver = XCVR_INTERNAL;
  1171. cmd->autoneg = AUTONEG_DISABLE;
  1172. cmd->maxtxpkt = 1;
  1173. cmd->maxrxpkt = 1;
  1174. return 0;
  1175. }
  1176. static int
  1177. mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1178. {
  1179. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1180. if (mp->phy != NULL)
  1181. return mv643xx_eth_get_settings_phy(mp, cmd);
  1182. else
  1183. return mv643xx_eth_get_settings_phyless(mp, cmd);
  1184. }
  1185. static int
  1186. mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1187. {
  1188. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1189. if (mp->phy == NULL)
  1190. return -EINVAL;
  1191. /*
  1192. * The MAC does not support 1000baseT_Half.
  1193. */
  1194. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1195. return phy_ethtool_sset(mp->phy, cmd);
  1196. }
  1197. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1198. struct ethtool_drvinfo *drvinfo)
  1199. {
  1200. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1201. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1202. strncpy(drvinfo->fw_version, "N/A", 32);
  1203. strncpy(drvinfo->bus_info, "platform", 32);
  1204. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1205. }
  1206. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1207. {
  1208. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1209. if (mp->phy == NULL)
  1210. return -EINVAL;
  1211. return genphy_restart_aneg(mp->phy);
  1212. }
  1213. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1214. {
  1215. return !!netif_carrier_ok(dev);
  1216. }
  1217. static int
  1218. mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1219. {
  1220. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1221. ec->rx_coalesce_usecs = get_rx_coal(mp);
  1222. ec->tx_coalesce_usecs = get_tx_coal(mp);
  1223. return 0;
  1224. }
  1225. static int
  1226. mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1227. {
  1228. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1229. set_rx_coal(mp, ec->rx_coalesce_usecs);
  1230. set_tx_coal(mp, ec->tx_coalesce_usecs);
  1231. return 0;
  1232. }
  1233. static void
  1234. mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1235. {
  1236. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1237. er->rx_max_pending = 4096;
  1238. er->tx_max_pending = 4096;
  1239. er->rx_mini_max_pending = 0;
  1240. er->rx_jumbo_max_pending = 0;
  1241. er->rx_pending = mp->rx_ring_size;
  1242. er->tx_pending = mp->tx_ring_size;
  1243. er->rx_mini_pending = 0;
  1244. er->rx_jumbo_pending = 0;
  1245. }
  1246. static int
  1247. mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1248. {
  1249. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1250. if (er->rx_mini_pending || er->rx_jumbo_pending)
  1251. return -EINVAL;
  1252. mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
  1253. mp->tx_ring_size = er->tx_pending < 4096 ? er->tx_pending : 4096;
  1254. if (netif_running(dev)) {
  1255. mv643xx_eth_stop(dev);
  1256. if (mv643xx_eth_open(dev)) {
  1257. dev_printk(KERN_ERR, &dev->dev,
  1258. "fatal error on re-opening device after "
  1259. "ring param change\n");
  1260. return -ENOMEM;
  1261. }
  1262. }
  1263. return 0;
  1264. }
  1265. static u32
  1266. mv643xx_eth_get_rx_csum(struct net_device *dev)
  1267. {
  1268. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1269. return !!(rdlp(mp, PORT_CONFIG) & 0x02000000);
  1270. }
  1271. static int
  1272. mv643xx_eth_set_rx_csum(struct net_device *dev, u32 rx_csum)
  1273. {
  1274. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1275. wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
  1276. return 0;
  1277. }
  1278. static void mv643xx_eth_get_strings(struct net_device *dev,
  1279. uint32_t stringset, uint8_t *data)
  1280. {
  1281. int i;
  1282. if (stringset == ETH_SS_STATS) {
  1283. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1284. memcpy(data + i * ETH_GSTRING_LEN,
  1285. mv643xx_eth_stats[i].stat_string,
  1286. ETH_GSTRING_LEN);
  1287. }
  1288. }
  1289. }
  1290. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1291. struct ethtool_stats *stats,
  1292. uint64_t *data)
  1293. {
  1294. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1295. int i;
  1296. mv643xx_eth_get_stats(dev);
  1297. mib_counters_update(mp);
  1298. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1299. const struct mv643xx_eth_stats *stat;
  1300. void *p;
  1301. stat = mv643xx_eth_stats + i;
  1302. if (stat->netdev_off >= 0)
  1303. p = ((void *)mp->dev) + stat->netdev_off;
  1304. else
  1305. p = ((void *)mp) + stat->mp_off;
  1306. data[i] = (stat->sizeof_stat == 8) ?
  1307. *(uint64_t *)p : *(uint32_t *)p;
  1308. }
  1309. }
  1310. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1311. {
  1312. if (sset == ETH_SS_STATS)
  1313. return ARRAY_SIZE(mv643xx_eth_stats);
  1314. return -EOPNOTSUPP;
  1315. }
  1316. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1317. .get_settings = mv643xx_eth_get_settings,
  1318. .set_settings = mv643xx_eth_set_settings,
  1319. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1320. .nway_reset = mv643xx_eth_nway_reset,
  1321. .get_link = mv643xx_eth_get_link,
  1322. .get_coalesce = mv643xx_eth_get_coalesce,
  1323. .set_coalesce = mv643xx_eth_set_coalesce,
  1324. .get_ringparam = mv643xx_eth_get_ringparam,
  1325. .set_ringparam = mv643xx_eth_set_ringparam,
  1326. .get_rx_csum = mv643xx_eth_get_rx_csum,
  1327. .set_rx_csum = mv643xx_eth_set_rx_csum,
  1328. .set_sg = ethtool_op_set_sg,
  1329. .get_strings = mv643xx_eth_get_strings,
  1330. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1331. .get_sset_count = mv643xx_eth_get_sset_count,
  1332. };
  1333. /* address handling *********************************************************/
  1334. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1335. {
  1336. unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
  1337. unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
  1338. addr[0] = (mac_h >> 24) & 0xff;
  1339. addr[1] = (mac_h >> 16) & 0xff;
  1340. addr[2] = (mac_h >> 8) & 0xff;
  1341. addr[3] = mac_h & 0xff;
  1342. addr[4] = (mac_l >> 8) & 0xff;
  1343. addr[5] = mac_l & 0xff;
  1344. }
  1345. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1346. {
  1347. wrlp(mp, MAC_ADDR_HIGH,
  1348. (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
  1349. wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
  1350. }
  1351. static u32 uc_addr_filter_mask(struct net_device *dev)
  1352. {
  1353. struct dev_addr_list *uc_ptr;
  1354. u32 nibbles;
  1355. if (dev->flags & IFF_PROMISC)
  1356. return 0;
  1357. nibbles = 1 << (dev->dev_addr[5] & 0x0f);
  1358. for (uc_ptr = dev->uc_list; uc_ptr != NULL; uc_ptr = uc_ptr->next) {
  1359. if (memcmp(dev->dev_addr, uc_ptr->da_addr, 5))
  1360. return 0;
  1361. if ((dev->dev_addr[5] ^ uc_ptr->da_addr[5]) & 0xf0)
  1362. return 0;
  1363. nibbles |= 1 << (uc_ptr->da_addr[5] & 0x0f);
  1364. }
  1365. return nibbles;
  1366. }
  1367. static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
  1368. {
  1369. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1370. u32 port_config;
  1371. u32 nibbles;
  1372. int i;
  1373. uc_addr_set(mp, dev->dev_addr);
  1374. port_config = rdlp(mp, PORT_CONFIG);
  1375. nibbles = uc_addr_filter_mask(dev);
  1376. if (!nibbles) {
  1377. port_config |= UNICAST_PROMISCUOUS_MODE;
  1378. wrlp(mp, PORT_CONFIG, port_config);
  1379. return;
  1380. }
  1381. for (i = 0; i < 16; i += 4) {
  1382. int off = UNICAST_TABLE(mp->port_num) + i;
  1383. u32 v;
  1384. v = 0;
  1385. if (nibbles & 1)
  1386. v |= 0x00000001;
  1387. if (nibbles & 2)
  1388. v |= 0x00000100;
  1389. if (nibbles & 4)
  1390. v |= 0x00010000;
  1391. if (nibbles & 8)
  1392. v |= 0x01000000;
  1393. nibbles >>= 4;
  1394. wrl(mp, off, v);
  1395. }
  1396. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1397. wrlp(mp, PORT_CONFIG, port_config);
  1398. }
  1399. static int addr_crc(unsigned char *addr)
  1400. {
  1401. int crc = 0;
  1402. int i;
  1403. for (i = 0; i < 6; i++) {
  1404. int j;
  1405. crc = (crc ^ addr[i]) << 8;
  1406. for (j = 7; j >= 0; j--) {
  1407. if (crc & (0x100 << j))
  1408. crc ^= 0x107 << j;
  1409. }
  1410. }
  1411. return crc;
  1412. }
  1413. static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
  1414. {
  1415. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1416. u32 *mc_spec;
  1417. u32 *mc_other;
  1418. struct dev_addr_list *addr;
  1419. int i;
  1420. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1421. int port_num;
  1422. u32 accept;
  1423. int i;
  1424. oom:
  1425. port_num = mp->port_num;
  1426. accept = 0x01010101;
  1427. for (i = 0; i < 0x100; i += 4) {
  1428. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1429. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1430. }
  1431. return;
  1432. }
  1433. mc_spec = kmalloc(0x200, GFP_KERNEL);
  1434. if (mc_spec == NULL)
  1435. goto oom;
  1436. mc_other = mc_spec + (0x100 >> 2);
  1437. memset(mc_spec, 0, 0x100);
  1438. memset(mc_other, 0, 0x100);
  1439. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1440. u8 *a = addr->da_addr;
  1441. u32 *table;
  1442. int entry;
  1443. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1444. table = mc_spec;
  1445. entry = a[5];
  1446. } else {
  1447. table = mc_other;
  1448. entry = addr_crc(a);
  1449. }
  1450. table[entry >> 2] |= 1 << (8 * (entry & 3));
  1451. }
  1452. for (i = 0; i < 0x100; i += 4) {
  1453. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, mc_spec[i >> 2]);
  1454. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, mc_other[i >> 2]);
  1455. }
  1456. kfree(mc_spec);
  1457. }
  1458. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1459. {
  1460. mv643xx_eth_program_unicast_filter(dev);
  1461. mv643xx_eth_program_multicast_filter(dev);
  1462. }
  1463. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1464. {
  1465. struct sockaddr *sa = addr;
  1466. memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
  1467. netif_addr_lock_bh(dev);
  1468. mv643xx_eth_program_unicast_filter(dev);
  1469. netif_addr_unlock_bh(dev);
  1470. return 0;
  1471. }
  1472. /* rx/tx queue initialisation ***********************************************/
  1473. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1474. {
  1475. struct rx_queue *rxq = mp->rxq + index;
  1476. struct rx_desc *rx_desc;
  1477. int size;
  1478. int i;
  1479. rxq->index = index;
  1480. rxq->rx_ring_size = mp->rx_ring_size;
  1481. rxq->rx_desc_count = 0;
  1482. rxq->rx_curr_desc = 0;
  1483. rxq->rx_used_desc = 0;
  1484. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1485. if (index == 0 && size <= mp->rx_desc_sram_size) {
  1486. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1487. mp->rx_desc_sram_size);
  1488. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1489. } else {
  1490. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1491. &rxq->rx_desc_dma,
  1492. GFP_KERNEL);
  1493. }
  1494. if (rxq->rx_desc_area == NULL) {
  1495. dev_printk(KERN_ERR, &mp->dev->dev,
  1496. "can't allocate rx ring (%d bytes)\n", size);
  1497. goto out;
  1498. }
  1499. memset(rxq->rx_desc_area, 0, size);
  1500. rxq->rx_desc_area_size = size;
  1501. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1502. GFP_KERNEL);
  1503. if (rxq->rx_skb == NULL) {
  1504. dev_printk(KERN_ERR, &mp->dev->dev,
  1505. "can't allocate rx skb ring\n");
  1506. goto out_free;
  1507. }
  1508. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1509. for (i = 0; i < rxq->rx_ring_size; i++) {
  1510. int nexti;
  1511. nexti = i + 1;
  1512. if (nexti == rxq->rx_ring_size)
  1513. nexti = 0;
  1514. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1515. nexti * sizeof(struct rx_desc);
  1516. }
  1517. return 0;
  1518. out_free:
  1519. if (index == 0 && size <= mp->rx_desc_sram_size)
  1520. iounmap(rxq->rx_desc_area);
  1521. else
  1522. dma_free_coherent(NULL, size,
  1523. rxq->rx_desc_area,
  1524. rxq->rx_desc_dma);
  1525. out:
  1526. return -ENOMEM;
  1527. }
  1528. static void rxq_deinit(struct rx_queue *rxq)
  1529. {
  1530. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1531. int i;
  1532. rxq_disable(rxq);
  1533. for (i = 0; i < rxq->rx_ring_size; i++) {
  1534. if (rxq->rx_skb[i]) {
  1535. dev_kfree_skb(rxq->rx_skb[i]);
  1536. rxq->rx_desc_count--;
  1537. }
  1538. }
  1539. if (rxq->rx_desc_count) {
  1540. dev_printk(KERN_ERR, &mp->dev->dev,
  1541. "error freeing rx ring -- %d skbs stuck\n",
  1542. rxq->rx_desc_count);
  1543. }
  1544. if (rxq->index == 0 &&
  1545. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1546. iounmap(rxq->rx_desc_area);
  1547. else
  1548. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1549. rxq->rx_desc_area, rxq->rx_desc_dma);
  1550. kfree(rxq->rx_skb);
  1551. }
  1552. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1553. {
  1554. struct tx_queue *txq = mp->txq + index;
  1555. struct tx_desc *tx_desc;
  1556. int size;
  1557. int i;
  1558. txq->index = index;
  1559. txq->tx_ring_size = mp->tx_ring_size;
  1560. txq->tx_desc_count = 0;
  1561. txq->tx_curr_desc = 0;
  1562. txq->tx_used_desc = 0;
  1563. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1564. if (index == 0 && size <= mp->tx_desc_sram_size) {
  1565. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1566. mp->tx_desc_sram_size);
  1567. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1568. } else {
  1569. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1570. &txq->tx_desc_dma,
  1571. GFP_KERNEL);
  1572. }
  1573. if (txq->tx_desc_area == NULL) {
  1574. dev_printk(KERN_ERR, &mp->dev->dev,
  1575. "can't allocate tx ring (%d bytes)\n", size);
  1576. return -ENOMEM;
  1577. }
  1578. memset(txq->tx_desc_area, 0, size);
  1579. txq->tx_desc_area_size = size;
  1580. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1581. for (i = 0; i < txq->tx_ring_size; i++) {
  1582. struct tx_desc *txd = tx_desc + i;
  1583. int nexti;
  1584. nexti = i + 1;
  1585. if (nexti == txq->tx_ring_size)
  1586. nexti = 0;
  1587. txd->cmd_sts = 0;
  1588. txd->next_desc_ptr = txq->tx_desc_dma +
  1589. nexti * sizeof(struct tx_desc);
  1590. }
  1591. skb_queue_head_init(&txq->tx_skb);
  1592. return 0;
  1593. }
  1594. static void txq_deinit(struct tx_queue *txq)
  1595. {
  1596. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1597. txq_disable(txq);
  1598. txq_reclaim(txq, txq->tx_ring_size, 1);
  1599. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1600. if (txq->index == 0 &&
  1601. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1602. iounmap(txq->tx_desc_area);
  1603. else
  1604. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1605. txq->tx_desc_area, txq->tx_desc_dma);
  1606. }
  1607. /* netdev ops and related ***************************************************/
  1608. static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
  1609. {
  1610. u32 int_cause;
  1611. u32 int_cause_ext;
  1612. int_cause = rdlp(mp, INT_CAUSE) & (INT_TX_END | INT_RX | INT_EXT);
  1613. if (int_cause == 0)
  1614. return 0;
  1615. int_cause_ext = 0;
  1616. if (int_cause & INT_EXT)
  1617. int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
  1618. int_cause &= INT_TX_END | INT_RX;
  1619. if (int_cause) {
  1620. wrlp(mp, INT_CAUSE, ~int_cause);
  1621. mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
  1622. ~(rdlp(mp, TXQ_COMMAND) & 0xff);
  1623. mp->work_rx |= (int_cause & INT_RX) >> 2;
  1624. }
  1625. int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
  1626. if (int_cause_ext) {
  1627. wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
  1628. if (int_cause_ext & INT_EXT_LINK_PHY)
  1629. mp->work_link = 1;
  1630. mp->work_tx |= int_cause_ext & INT_EXT_TX;
  1631. }
  1632. return 1;
  1633. }
  1634. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1635. {
  1636. struct net_device *dev = (struct net_device *)dev_id;
  1637. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1638. if (unlikely(!mv643xx_eth_collect_events(mp)))
  1639. return IRQ_NONE;
  1640. wrlp(mp, INT_MASK, 0);
  1641. napi_schedule(&mp->napi);
  1642. return IRQ_HANDLED;
  1643. }
  1644. static void handle_link_event(struct mv643xx_eth_private *mp)
  1645. {
  1646. struct net_device *dev = mp->dev;
  1647. u32 port_status;
  1648. int speed;
  1649. int duplex;
  1650. int fc;
  1651. port_status = rdlp(mp, PORT_STATUS);
  1652. if (!(port_status & LINK_UP)) {
  1653. if (netif_carrier_ok(dev)) {
  1654. int i;
  1655. printk(KERN_INFO "%s: link down\n", dev->name);
  1656. netif_carrier_off(dev);
  1657. for (i = 0; i < mp->txq_count; i++) {
  1658. struct tx_queue *txq = mp->txq + i;
  1659. txq_reclaim(txq, txq->tx_ring_size, 1);
  1660. txq_reset_hw_ptr(txq);
  1661. }
  1662. }
  1663. return;
  1664. }
  1665. switch (port_status & PORT_SPEED_MASK) {
  1666. case PORT_SPEED_10:
  1667. speed = 10;
  1668. break;
  1669. case PORT_SPEED_100:
  1670. speed = 100;
  1671. break;
  1672. case PORT_SPEED_1000:
  1673. speed = 1000;
  1674. break;
  1675. default:
  1676. speed = -1;
  1677. break;
  1678. }
  1679. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1680. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1681. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1682. "flow control %sabled\n", dev->name,
  1683. speed, duplex ? "full" : "half",
  1684. fc ? "en" : "dis");
  1685. if (!netif_carrier_ok(dev))
  1686. netif_carrier_on(dev);
  1687. }
  1688. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  1689. {
  1690. struct mv643xx_eth_private *mp;
  1691. int work_done;
  1692. mp = container_of(napi, struct mv643xx_eth_private, napi);
  1693. mp->work_rx_refill |= mp->work_rx_oom;
  1694. mp->work_rx_oom = 0;
  1695. work_done = 0;
  1696. while (work_done < budget) {
  1697. u8 queue_mask;
  1698. int queue;
  1699. int work_tbd;
  1700. if (mp->work_link) {
  1701. mp->work_link = 0;
  1702. handle_link_event(mp);
  1703. continue;
  1704. }
  1705. queue_mask = mp->work_tx | mp->work_tx_end |
  1706. mp->work_rx | mp->work_rx_refill;
  1707. if (!queue_mask) {
  1708. if (mv643xx_eth_collect_events(mp))
  1709. continue;
  1710. break;
  1711. }
  1712. queue = fls(queue_mask) - 1;
  1713. queue_mask = 1 << queue;
  1714. work_tbd = budget - work_done;
  1715. if (work_tbd > 16)
  1716. work_tbd = 16;
  1717. if (mp->work_tx_end & queue_mask) {
  1718. txq_kick(mp->txq + queue);
  1719. } else if (mp->work_tx & queue_mask) {
  1720. work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
  1721. txq_maybe_wake(mp->txq + queue);
  1722. } else if (mp->work_rx & queue_mask) {
  1723. work_done += rxq_process(mp->rxq + queue, work_tbd);
  1724. } else if (mp->work_rx_refill & queue_mask) {
  1725. work_done += rxq_refill(mp->rxq + queue, work_tbd);
  1726. } else {
  1727. BUG();
  1728. }
  1729. }
  1730. if (work_done < budget) {
  1731. if (mp->work_rx_oom)
  1732. mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
  1733. napi_complete(napi);
  1734. wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
  1735. }
  1736. return work_done;
  1737. }
  1738. static inline void oom_timer_wrapper(unsigned long data)
  1739. {
  1740. struct mv643xx_eth_private *mp = (void *)data;
  1741. napi_schedule(&mp->napi);
  1742. }
  1743. static void phy_reset(struct mv643xx_eth_private *mp)
  1744. {
  1745. int data;
  1746. data = phy_read(mp->phy, MII_BMCR);
  1747. if (data < 0)
  1748. return;
  1749. data |= BMCR_RESET;
  1750. if (phy_write(mp->phy, MII_BMCR, data) < 0)
  1751. return;
  1752. do {
  1753. data = phy_read(mp->phy, MII_BMCR);
  1754. } while (data >= 0 && data & BMCR_RESET);
  1755. }
  1756. static void port_start(struct mv643xx_eth_private *mp)
  1757. {
  1758. u32 pscr;
  1759. int i;
  1760. /*
  1761. * Perform PHY reset, if there is a PHY.
  1762. */
  1763. if (mp->phy != NULL) {
  1764. struct ethtool_cmd cmd;
  1765. mv643xx_eth_get_settings(mp->dev, &cmd);
  1766. phy_reset(mp);
  1767. mv643xx_eth_set_settings(mp->dev, &cmd);
  1768. }
  1769. /*
  1770. * Configure basic link parameters.
  1771. */
  1772. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  1773. pscr |= SERIAL_PORT_ENABLE;
  1774. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1775. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1776. if (mp->phy == NULL)
  1777. pscr |= FORCE_LINK_PASS;
  1778. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1779. wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1780. /*
  1781. * Configure TX path and queues.
  1782. */
  1783. tx_set_rate(mp, 1000000000, 16777216);
  1784. for (i = 0; i < mp->txq_count; i++) {
  1785. struct tx_queue *txq = mp->txq + i;
  1786. txq_reset_hw_ptr(txq);
  1787. txq_set_rate(txq, 1000000000, 16777216);
  1788. txq_set_fixed_prio_mode(txq);
  1789. }
  1790. /*
  1791. * Add configured unicast address to address filter table.
  1792. */
  1793. mv643xx_eth_program_unicast_filter(mp->dev);
  1794. /*
  1795. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1796. * frames to RX queue #0, and include the pseudo-header when
  1797. * calculating receive checksums.
  1798. */
  1799. wrlp(mp, PORT_CONFIG, 0x02000000);
  1800. /*
  1801. * Treat BPDUs as normal multicasts, and disable partition mode.
  1802. */
  1803. wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
  1804. /*
  1805. * Enable the receive queues.
  1806. */
  1807. for (i = 0; i < mp->rxq_count; i++) {
  1808. struct rx_queue *rxq = mp->rxq + i;
  1809. u32 addr;
  1810. addr = (u32)rxq->rx_desc_dma;
  1811. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1812. wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
  1813. rxq_enable(rxq);
  1814. }
  1815. }
  1816. static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
  1817. {
  1818. int skb_size;
  1819. /*
  1820. * Reserve 2+14 bytes for an ethernet header (the hardware
  1821. * automatically prepends 2 bytes of dummy data to each
  1822. * received packet), 16 bytes for up to four VLAN tags, and
  1823. * 4 bytes for the trailing FCS -- 36 bytes total.
  1824. */
  1825. skb_size = mp->dev->mtu + 36;
  1826. /*
  1827. * Make sure that the skb size is a multiple of 8 bytes, as
  1828. * the lower three bits of the receive descriptor's buffer
  1829. * size field are ignored by the hardware.
  1830. */
  1831. mp->skb_size = (skb_size + 7) & ~7;
  1832. }
  1833. static int mv643xx_eth_open(struct net_device *dev)
  1834. {
  1835. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1836. int err;
  1837. int i;
  1838. wrlp(mp, INT_CAUSE, 0);
  1839. wrlp(mp, INT_CAUSE_EXT, 0);
  1840. rdlp(mp, INT_CAUSE_EXT);
  1841. err = request_irq(dev->irq, mv643xx_eth_irq,
  1842. IRQF_SHARED, dev->name, dev);
  1843. if (err) {
  1844. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1845. return -EAGAIN;
  1846. }
  1847. mv643xx_eth_recalc_skb_size(mp);
  1848. napi_enable(&mp->napi);
  1849. skb_queue_head_init(&mp->rx_recycle);
  1850. for (i = 0; i < mp->rxq_count; i++) {
  1851. err = rxq_init(mp, i);
  1852. if (err) {
  1853. while (--i >= 0)
  1854. rxq_deinit(mp->rxq + i);
  1855. goto out;
  1856. }
  1857. rxq_refill(mp->rxq + i, INT_MAX);
  1858. }
  1859. if (mp->work_rx_oom) {
  1860. mp->rx_oom.expires = jiffies + (HZ / 10);
  1861. add_timer(&mp->rx_oom);
  1862. }
  1863. for (i = 0; i < mp->txq_count; i++) {
  1864. err = txq_init(mp, i);
  1865. if (err) {
  1866. while (--i >= 0)
  1867. txq_deinit(mp->txq + i);
  1868. goto out_free;
  1869. }
  1870. }
  1871. netif_carrier_off(dev);
  1872. port_start(mp);
  1873. set_rx_coal(mp, 0);
  1874. set_tx_coal(mp, 0);
  1875. wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
  1876. wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
  1877. return 0;
  1878. out_free:
  1879. for (i = 0; i < mp->rxq_count; i++)
  1880. rxq_deinit(mp->rxq + i);
  1881. out:
  1882. free_irq(dev->irq, dev);
  1883. return err;
  1884. }
  1885. static void port_reset(struct mv643xx_eth_private *mp)
  1886. {
  1887. unsigned int data;
  1888. int i;
  1889. for (i = 0; i < mp->rxq_count; i++)
  1890. rxq_disable(mp->rxq + i);
  1891. for (i = 0; i < mp->txq_count; i++)
  1892. txq_disable(mp->txq + i);
  1893. while (1) {
  1894. u32 ps = rdlp(mp, PORT_STATUS);
  1895. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1896. break;
  1897. udelay(10);
  1898. }
  1899. /* Reset the Enable bit in the Configuration Register */
  1900. data = rdlp(mp, PORT_SERIAL_CONTROL);
  1901. data &= ~(SERIAL_PORT_ENABLE |
  1902. DO_NOT_FORCE_LINK_FAIL |
  1903. FORCE_LINK_PASS);
  1904. wrlp(mp, PORT_SERIAL_CONTROL, data);
  1905. }
  1906. static int mv643xx_eth_stop(struct net_device *dev)
  1907. {
  1908. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1909. int i;
  1910. wrlp(mp, INT_MASK_EXT, 0x00000000);
  1911. wrlp(mp, INT_MASK, 0x00000000);
  1912. rdlp(mp, INT_MASK);
  1913. del_timer_sync(&mp->mib_counters_timer);
  1914. napi_disable(&mp->napi);
  1915. del_timer_sync(&mp->rx_oom);
  1916. netif_carrier_off(dev);
  1917. free_irq(dev->irq, dev);
  1918. port_reset(mp);
  1919. mv643xx_eth_get_stats(dev);
  1920. mib_counters_update(mp);
  1921. skb_queue_purge(&mp->rx_recycle);
  1922. for (i = 0; i < mp->rxq_count; i++)
  1923. rxq_deinit(mp->rxq + i);
  1924. for (i = 0; i < mp->txq_count; i++)
  1925. txq_deinit(mp->txq + i);
  1926. return 0;
  1927. }
  1928. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1929. {
  1930. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1931. if (mp->phy != NULL)
  1932. return phy_mii_ioctl(mp->phy, if_mii(ifr), cmd);
  1933. return -EOPNOTSUPP;
  1934. }
  1935. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1936. {
  1937. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1938. if (new_mtu < 64 || new_mtu > 9500)
  1939. return -EINVAL;
  1940. dev->mtu = new_mtu;
  1941. mv643xx_eth_recalc_skb_size(mp);
  1942. tx_set_rate(mp, 1000000000, 16777216);
  1943. if (!netif_running(dev))
  1944. return 0;
  1945. /*
  1946. * Stop and then re-open the interface. This will allocate RX
  1947. * skbs of the new MTU.
  1948. * There is a possible danger that the open will not succeed,
  1949. * due to memory being full.
  1950. */
  1951. mv643xx_eth_stop(dev);
  1952. if (mv643xx_eth_open(dev)) {
  1953. dev_printk(KERN_ERR, &dev->dev,
  1954. "fatal error on re-opening device after "
  1955. "MTU change\n");
  1956. }
  1957. return 0;
  1958. }
  1959. static void tx_timeout_task(struct work_struct *ugly)
  1960. {
  1961. struct mv643xx_eth_private *mp;
  1962. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1963. if (netif_running(mp->dev)) {
  1964. netif_tx_stop_all_queues(mp->dev);
  1965. port_reset(mp);
  1966. port_start(mp);
  1967. netif_tx_wake_all_queues(mp->dev);
  1968. }
  1969. }
  1970. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1971. {
  1972. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1973. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  1974. schedule_work(&mp->tx_timeout_task);
  1975. }
  1976. #ifdef CONFIG_NET_POLL_CONTROLLER
  1977. static void mv643xx_eth_netpoll(struct net_device *dev)
  1978. {
  1979. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1980. wrlp(mp, INT_MASK, 0x00000000);
  1981. rdlp(mp, INT_MASK);
  1982. mv643xx_eth_irq(dev->irq, dev);
  1983. wrlp(mp, INT_MASK, INT_TX_END | INT_RX | INT_EXT);
  1984. }
  1985. #endif
  1986. /* platform glue ************************************************************/
  1987. static void
  1988. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1989. struct mbus_dram_target_info *dram)
  1990. {
  1991. void __iomem *base = msp->base;
  1992. u32 win_enable;
  1993. u32 win_protect;
  1994. int i;
  1995. for (i = 0; i < 6; i++) {
  1996. writel(0, base + WINDOW_BASE(i));
  1997. writel(0, base + WINDOW_SIZE(i));
  1998. if (i < 4)
  1999. writel(0, base + WINDOW_REMAP_HIGH(i));
  2000. }
  2001. win_enable = 0x3f;
  2002. win_protect = 0;
  2003. for (i = 0; i < dram->num_cs; i++) {
  2004. struct mbus_dram_window *cs = dram->cs + i;
  2005. writel((cs->base & 0xffff0000) |
  2006. (cs->mbus_attr << 8) |
  2007. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  2008. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  2009. win_enable &= ~(1 << i);
  2010. win_protect |= 3 << (2 * i);
  2011. }
  2012. writel(win_enable, base + WINDOW_BAR_ENABLE);
  2013. msp->win_protect = win_protect;
  2014. }
  2015. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  2016. {
  2017. /*
  2018. * Check whether we have a 14-bit coal limit field in bits
  2019. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  2020. * SDMA config register.
  2021. */
  2022. writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
  2023. if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
  2024. msp->extended_rx_coal_limit = 1;
  2025. else
  2026. msp->extended_rx_coal_limit = 0;
  2027. /*
  2028. * Check whether the MAC supports TX rate control, and if
  2029. * yes, whether its associated registers are in the old or
  2030. * the new place.
  2031. */
  2032. writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
  2033. if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
  2034. msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
  2035. } else {
  2036. writel(7, msp->base + 0x0400 + TX_BW_RATE);
  2037. if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
  2038. msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
  2039. else
  2040. msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
  2041. }
  2042. }
  2043. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  2044. {
  2045. static int mv643xx_eth_version_printed;
  2046. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2047. struct mv643xx_eth_shared_private *msp;
  2048. struct resource *res;
  2049. int ret;
  2050. if (!mv643xx_eth_version_printed++)
  2051. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  2052. "driver version %s\n", mv643xx_eth_driver_version);
  2053. ret = -EINVAL;
  2054. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2055. if (res == NULL)
  2056. goto out;
  2057. ret = -ENOMEM;
  2058. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  2059. if (msp == NULL)
  2060. goto out;
  2061. memset(msp, 0, sizeof(*msp));
  2062. msp->base = ioremap(res->start, res->end - res->start + 1);
  2063. if (msp->base == NULL)
  2064. goto out_free;
  2065. /*
  2066. * Set up and register SMI bus.
  2067. */
  2068. if (pd == NULL || pd->shared_smi == NULL) {
  2069. msp->smi_bus = mdiobus_alloc();
  2070. if (msp->smi_bus == NULL)
  2071. goto out_unmap;
  2072. msp->smi_bus->priv = msp;
  2073. msp->smi_bus->name = "mv643xx_eth smi";
  2074. msp->smi_bus->read = smi_bus_read;
  2075. msp->smi_bus->write = smi_bus_write,
  2076. snprintf(msp->smi_bus->id, MII_BUS_ID_SIZE, "%d", pdev->id);
  2077. msp->smi_bus->parent = &pdev->dev;
  2078. msp->smi_bus->phy_mask = 0xffffffff;
  2079. if (mdiobus_register(msp->smi_bus) < 0)
  2080. goto out_free_mii_bus;
  2081. msp->smi = msp;
  2082. } else {
  2083. msp->smi = platform_get_drvdata(pd->shared_smi);
  2084. }
  2085. msp->err_interrupt = NO_IRQ;
  2086. init_waitqueue_head(&msp->smi_busy_wait);
  2087. /*
  2088. * Check whether the error interrupt is hooked up.
  2089. */
  2090. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2091. if (res != NULL) {
  2092. int err;
  2093. err = request_irq(res->start, mv643xx_eth_err_irq,
  2094. IRQF_SHARED, "mv643xx_eth", msp);
  2095. if (!err) {
  2096. writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
  2097. msp->err_interrupt = res->start;
  2098. }
  2099. }
  2100. /*
  2101. * (Re-)program MBUS remapping windows if we are asked to.
  2102. */
  2103. if (pd != NULL && pd->dram != NULL)
  2104. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  2105. /*
  2106. * Detect hardware parameters.
  2107. */
  2108. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  2109. infer_hw_params(msp);
  2110. platform_set_drvdata(pdev, msp);
  2111. return 0;
  2112. out_free_mii_bus:
  2113. mdiobus_free(msp->smi_bus);
  2114. out_unmap:
  2115. iounmap(msp->base);
  2116. out_free:
  2117. kfree(msp);
  2118. out:
  2119. return ret;
  2120. }
  2121. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  2122. {
  2123. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  2124. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2125. if (pd == NULL || pd->shared_smi == NULL) {
  2126. mdiobus_unregister(msp->smi_bus);
  2127. mdiobus_free(msp->smi_bus);
  2128. }
  2129. if (msp->err_interrupt != NO_IRQ)
  2130. free_irq(msp->err_interrupt, msp);
  2131. iounmap(msp->base);
  2132. kfree(msp);
  2133. return 0;
  2134. }
  2135. static struct platform_driver mv643xx_eth_shared_driver = {
  2136. .probe = mv643xx_eth_shared_probe,
  2137. .remove = mv643xx_eth_shared_remove,
  2138. .driver = {
  2139. .name = MV643XX_ETH_SHARED_NAME,
  2140. .owner = THIS_MODULE,
  2141. },
  2142. };
  2143. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  2144. {
  2145. int addr_shift = 5 * mp->port_num;
  2146. u32 data;
  2147. data = rdl(mp, PHY_ADDR);
  2148. data &= ~(0x1f << addr_shift);
  2149. data |= (phy_addr & 0x1f) << addr_shift;
  2150. wrl(mp, PHY_ADDR, data);
  2151. }
  2152. static int phy_addr_get(struct mv643xx_eth_private *mp)
  2153. {
  2154. unsigned int data;
  2155. data = rdl(mp, PHY_ADDR);
  2156. return (data >> (5 * mp->port_num)) & 0x1f;
  2157. }
  2158. static void set_params(struct mv643xx_eth_private *mp,
  2159. struct mv643xx_eth_platform_data *pd)
  2160. {
  2161. struct net_device *dev = mp->dev;
  2162. if (is_valid_ether_addr(pd->mac_addr))
  2163. memcpy(dev->dev_addr, pd->mac_addr, 6);
  2164. else
  2165. uc_addr_get(mp, dev->dev_addr);
  2166. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  2167. if (pd->rx_queue_size)
  2168. mp->rx_ring_size = pd->rx_queue_size;
  2169. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  2170. mp->rx_desc_sram_size = pd->rx_sram_size;
  2171. mp->rxq_count = pd->rx_queue_count ? : 1;
  2172. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  2173. if (pd->tx_queue_size)
  2174. mp->tx_ring_size = pd->tx_queue_size;
  2175. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  2176. mp->tx_desc_sram_size = pd->tx_sram_size;
  2177. mp->txq_count = pd->tx_queue_count ? : 1;
  2178. }
  2179. static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
  2180. int phy_addr)
  2181. {
  2182. struct mii_bus *bus = mp->shared->smi->smi_bus;
  2183. struct phy_device *phydev;
  2184. int start;
  2185. int num;
  2186. int i;
  2187. if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
  2188. start = phy_addr_get(mp) & 0x1f;
  2189. num = 32;
  2190. } else {
  2191. start = phy_addr & 0x1f;
  2192. num = 1;
  2193. }
  2194. phydev = NULL;
  2195. for (i = 0; i < num; i++) {
  2196. int addr = (start + i) & 0x1f;
  2197. if (bus->phy_map[addr] == NULL)
  2198. mdiobus_scan(bus, addr);
  2199. if (phydev == NULL) {
  2200. phydev = bus->phy_map[addr];
  2201. if (phydev != NULL)
  2202. phy_addr_set(mp, addr);
  2203. }
  2204. }
  2205. return phydev;
  2206. }
  2207. static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
  2208. {
  2209. struct phy_device *phy = mp->phy;
  2210. phy_reset(mp);
  2211. phy_attach(mp->dev, dev_name(&phy->dev), 0, PHY_INTERFACE_MODE_GMII);
  2212. if (speed == 0) {
  2213. phy->autoneg = AUTONEG_ENABLE;
  2214. phy->speed = 0;
  2215. phy->duplex = 0;
  2216. phy->advertising = phy->supported | ADVERTISED_Autoneg;
  2217. } else {
  2218. phy->autoneg = AUTONEG_DISABLE;
  2219. phy->advertising = 0;
  2220. phy->speed = speed;
  2221. phy->duplex = duplex;
  2222. }
  2223. phy_start_aneg(phy);
  2224. }
  2225. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2226. {
  2227. u32 pscr;
  2228. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  2229. if (pscr & SERIAL_PORT_ENABLE) {
  2230. pscr &= ~SERIAL_PORT_ENABLE;
  2231. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2232. }
  2233. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2234. if (mp->phy == NULL) {
  2235. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2236. if (speed == SPEED_1000)
  2237. pscr |= SET_GMII_SPEED_TO_1000;
  2238. else if (speed == SPEED_100)
  2239. pscr |= SET_MII_SPEED_TO_100;
  2240. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2241. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2242. if (duplex == DUPLEX_FULL)
  2243. pscr |= SET_FULL_DUPLEX_MODE;
  2244. }
  2245. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2246. }
  2247. static int mv643xx_eth_probe(struct platform_device *pdev)
  2248. {
  2249. struct mv643xx_eth_platform_data *pd;
  2250. struct mv643xx_eth_private *mp;
  2251. struct net_device *dev;
  2252. struct resource *res;
  2253. int err;
  2254. pd = pdev->dev.platform_data;
  2255. if (pd == NULL) {
  2256. dev_printk(KERN_ERR, &pdev->dev,
  2257. "no mv643xx_eth_platform_data\n");
  2258. return -ENODEV;
  2259. }
  2260. if (pd->shared == NULL) {
  2261. dev_printk(KERN_ERR, &pdev->dev,
  2262. "no mv643xx_eth_platform_data->shared\n");
  2263. return -ENODEV;
  2264. }
  2265. dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
  2266. if (!dev)
  2267. return -ENOMEM;
  2268. mp = netdev_priv(dev);
  2269. platform_set_drvdata(pdev, mp);
  2270. mp->shared = platform_get_drvdata(pd->shared);
  2271. mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
  2272. mp->port_num = pd->port_number;
  2273. mp->dev = dev;
  2274. set_params(mp, pd);
  2275. dev->real_num_tx_queues = mp->txq_count;
  2276. if (pd->phy_addr != MV643XX_ETH_PHY_NONE)
  2277. mp->phy = phy_scan(mp, pd->phy_addr);
  2278. if (mp->phy != NULL)
  2279. phy_init(mp, pd->speed, pd->duplex);
  2280. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2281. init_pscr(mp, pd->speed, pd->duplex);
  2282. mib_counters_clear(mp);
  2283. init_timer(&mp->mib_counters_timer);
  2284. mp->mib_counters_timer.data = (unsigned long)mp;
  2285. mp->mib_counters_timer.function = mib_counters_timer_wrapper;
  2286. mp->mib_counters_timer.expires = jiffies + 30 * HZ;
  2287. add_timer(&mp->mib_counters_timer);
  2288. spin_lock_init(&mp->mib_counters_lock);
  2289. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2290. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
  2291. init_timer(&mp->rx_oom);
  2292. mp->rx_oom.data = (unsigned long)mp;
  2293. mp->rx_oom.function = oom_timer_wrapper;
  2294. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2295. BUG_ON(!res);
  2296. dev->irq = res->start;
  2297. dev->get_stats = mv643xx_eth_get_stats;
  2298. dev->hard_start_xmit = mv643xx_eth_xmit;
  2299. dev->open = mv643xx_eth_open;
  2300. dev->stop = mv643xx_eth_stop;
  2301. dev->set_rx_mode = mv643xx_eth_set_rx_mode;
  2302. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2303. dev->do_ioctl = mv643xx_eth_ioctl;
  2304. dev->change_mtu = mv643xx_eth_change_mtu;
  2305. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2306. #ifdef CONFIG_NET_POLL_CONTROLLER
  2307. dev->poll_controller = mv643xx_eth_netpoll;
  2308. #endif
  2309. dev->watchdog_timeo = 2 * HZ;
  2310. dev->base_addr = 0;
  2311. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2312. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2313. SET_NETDEV_DEV(dev, &pdev->dev);
  2314. if (mp->shared->win_protect)
  2315. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2316. err = register_netdev(dev);
  2317. if (err)
  2318. goto out;
  2319. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %pM\n",
  2320. mp->port_num, dev->dev_addr);
  2321. if (mp->tx_desc_sram_size > 0)
  2322. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2323. return 0;
  2324. out:
  2325. free_netdev(dev);
  2326. return err;
  2327. }
  2328. static int mv643xx_eth_remove(struct platform_device *pdev)
  2329. {
  2330. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2331. unregister_netdev(mp->dev);
  2332. if (mp->phy != NULL)
  2333. phy_detach(mp->phy);
  2334. flush_scheduled_work();
  2335. free_netdev(mp->dev);
  2336. platform_set_drvdata(pdev, NULL);
  2337. return 0;
  2338. }
  2339. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2340. {
  2341. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2342. /* Mask all interrupts on ethernet port */
  2343. wrlp(mp, INT_MASK, 0);
  2344. rdlp(mp, INT_MASK);
  2345. if (netif_running(mp->dev))
  2346. port_reset(mp);
  2347. }
  2348. static struct platform_driver mv643xx_eth_driver = {
  2349. .probe = mv643xx_eth_probe,
  2350. .remove = mv643xx_eth_remove,
  2351. .shutdown = mv643xx_eth_shutdown,
  2352. .driver = {
  2353. .name = MV643XX_ETH_NAME,
  2354. .owner = THIS_MODULE,
  2355. },
  2356. };
  2357. static int __init mv643xx_eth_init_module(void)
  2358. {
  2359. int rc;
  2360. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2361. if (!rc) {
  2362. rc = platform_driver_register(&mv643xx_eth_driver);
  2363. if (rc)
  2364. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2365. }
  2366. return rc;
  2367. }
  2368. module_init(mv643xx_eth_init_module);
  2369. static void __exit mv643xx_eth_cleanup_module(void)
  2370. {
  2371. platform_driver_unregister(&mv643xx_eth_driver);
  2372. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2373. }
  2374. module_exit(mv643xx_eth_cleanup_module);
  2375. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2376. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2377. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2378. MODULE_LICENSE("GPL");
  2379. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2380. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);