hda_intel.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/init.h>
  44. #include <linux/slab.h>
  45. #include <linux/pci.h>
  46. #include <linux/mutex.h>
  47. #include <linux/reboot.h>
  48. #include <sound/core.h>
  49. #include <sound/initval.h>
  50. #include "hda_codec.h"
  51. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  52. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  53. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  54. static char *model[SNDRV_CARDS];
  55. static int position_fix[SNDRV_CARDS];
  56. static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  57. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  58. static int single_cmd;
  59. static int enable_msi;
  60. module_param_array(index, int, NULL, 0444);
  61. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  62. module_param_array(id, charp, NULL, 0444);
  63. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  64. module_param_array(enable, bool, NULL, 0444);
  65. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  66. module_param_array(model, charp, NULL, 0444);
  67. MODULE_PARM_DESC(model, "Use the given board model.");
  68. module_param_array(position_fix, int, NULL, 0444);
  69. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  70. "(0 = auto, 1 = none, 2 = POSBUF).");
  71. module_param_array(bdl_pos_adj, int, NULL, 0644);
  72. MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
  73. module_param_array(probe_mask, int, NULL, 0444);
  74. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  75. module_param(single_cmd, bool, 0444);
  76. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  77. "(for debugging only).");
  78. module_param(enable_msi, int, 0444);
  79. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  80. #ifdef CONFIG_SND_HDA_POWER_SAVE
  81. /* power_save option is defined in hda_codec.c */
  82. /* reset the HD-audio controller in power save mode.
  83. * this may give more power-saving, but will take longer time to
  84. * wake up.
  85. */
  86. static int power_save_controller = 1;
  87. module_param(power_save_controller, bool, 0644);
  88. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  89. #endif
  90. MODULE_LICENSE("GPL");
  91. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  92. "{Intel, ICH6M},"
  93. "{Intel, ICH7},"
  94. "{Intel, ESB2},"
  95. "{Intel, ICH8},"
  96. "{Intel, ICH9},"
  97. "{Intel, ICH10},"
  98. "{Intel, PCH},"
  99. "{Intel, SCH},"
  100. "{ATI, SB450},"
  101. "{ATI, SB600},"
  102. "{ATI, RS600},"
  103. "{ATI, RS690},"
  104. "{ATI, RS780},"
  105. "{ATI, R600},"
  106. "{ATI, RV630},"
  107. "{ATI, RV610},"
  108. "{ATI, RV670},"
  109. "{ATI, RV635},"
  110. "{ATI, RV620},"
  111. "{ATI, RV770},"
  112. "{VIA, VT8251},"
  113. "{VIA, VT8237A},"
  114. "{SiS, SIS966},"
  115. "{ULI, M5461}}");
  116. MODULE_DESCRIPTION("Intel HDA driver");
  117. #define SFX "hda-intel: "
  118. /*
  119. * registers
  120. */
  121. #define ICH6_REG_GCAP 0x00
  122. #define ICH6_REG_VMIN 0x02
  123. #define ICH6_REG_VMAJ 0x03
  124. #define ICH6_REG_OUTPAY 0x04
  125. #define ICH6_REG_INPAY 0x06
  126. #define ICH6_REG_GCTL 0x08
  127. #define ICH6_REG_WAKEEN 0x0c
  128. #define ICH6_REG_STATESTS 0x0e
  129. #define ICH6_REG_GSTS 0x10
  130. #define ICH6_REG_INTCTL 0x20
  131. #define ICH6_REG_INTSTS 0x24
  132. #define ICH6_REG_WALCLK 0x30
  133. #define ICH6_REG_SYNC 0x34
  134. #define ICH6_REG_CORBLBASE 0x40
  135. #define ICH6_REG_CORBUBASE 0x44
  136. #define ICH6_REG_CORBWP 0x48
  137. #define ICH6_REG_CORBRP 0x4A
  138. #define ICH6_REG_CORBCTL 0x4c
  139. #define ICH6_REG_CORBSTS 0x4d
  140. #define ICH6_REG_CORBSIZE 0x4e
  141. #define ICH6_REG_RIRBLBASE 0x50
  142. #define ICH6_REG_RIRBUBASE 0x54
  143. #define ICH6_REG_RIRBWP 0x58
  144. #define ICH6_REG_RINTCNT 0x5a
  145. #define ICH6_REG_RIRBCTL 0x5c
  146. #define ICH6_REG_RIRBSTS 0x5d
  147. #define ICH6_REG_RIRBSIZE 0x5e
  148. #define ICH6_REG_IC 0x60
  149. #define ICH6_REG_IR 0x64
  150. #define ICH6_REG_IRS 0x68
  151. #define ICH6_IRS_VALID (1<<1)
  152. #define ICH6_IRS_BUSY (1<<0)
  153. #define ICH6_REG_DPLBASE 0x70
  154. #define ICH6_REG_DPUBASE 0x74
  155. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  156. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  157. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  158. /* stream register offsets from stream base */
  159. #define ICH6_REG_SD_CTL 0x00
  160. #define ICH6_REG_SD_STS 0x03
  161. #define ICH6_REG_SD_LPIB 0x04
  162. #define ICH6_REG_SD_CBL 0x08
  163. #define ICH6_REG_SD_LVI 0x0c
  164. #define ICH6_REG_SD_FIFOW 0x0e
  165. #define ICH6_REG_SD_FIFOSIZE 0x10
  166. #define ICH6_REG_SD_FORMAT 0x12
  167. #define ICH6_REG_SD_BDLPL 0x18
  168. #define ICH6_REG_SD_BDLPU 0x1c
  169. /* PCI space */
  170. #define ICH6_PCIREG_TCSEL 0x44
  171. /*
  172. * other constants
  173. */
  174. /* max number of SDs */
  175. /* ICH, ATI and VIA have 4 playback and 4 capture */
  176. #define ICH6_NUM_CAPTURE 4
  177. #define ICH6_NUM_PLAYBACK 4
  178. /* ULI has 6 playback and 5 capture */
  179. #define ULI_NUM_CAPTURE 5
  180. #define ULI_NUM_PLAYBACK 6
  181. /* ATI HDMI has 1 playback and 0 capture */
  182. #define ATIHDMI_NUM_CAPTURE 0
  183. #define ATIHDMI_NUM_PLAYBACK 1
  184. /* TERA has 4 playback and 3 capture */
  185. #define TERA_NUM_CAPTURE 3
  186. #define TERA_NUM_PLAYBACK 4
  187. /* this number is statically defined for simplicity */
  188. #define MAX_AZX_DEV 16
  189. /* max number of fragments - we may use more if allocating more pages for BDL */
  190. #define BDL_SIZE 4096
  191. #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
  192. #define AZX_MAX_FRAG 32
  193. /* max buffer size - no h/w limit, you can increase as you like */
  194. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  195. /* max number of PCM devics per card */
  196. #define AZX_MAX_PCMS 8
  197. /* RIRB int mask: overrun[2], response[0] */
  198. #define RIRB_INT_RESPONSE 0x01
  199. #define RIRB_INT_OVERRUN 0x04
  200. #define RIRB_INT_MASK 0x05
  201. /* STATESTS int mask: S3,SD2,SD1,SD0 */
  202. #define AZX_MAX_CODECS 4
  203. #define STATESTS_INT_MASK 0x0f
  204. /* SD_CTL bits */
  205. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  206. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  207. #define SD_CTL_STRIPE (3 << 16) /* stripe control */
  208. #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
  209. #define SD_CTL_DIR (1 << 19) /* bi-directional stream */
  210. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  211. #define SD_CTL_STREAM_TAG_SHIFT 20
  212. /* SD_CTL and SD_STS */
  213. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  214. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  215. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  216. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  217. SD_INT_COMPLETE)
  218. /* SD_STS */
  219. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  220. /* INTCTL and INTSTS */
  221. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  222. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  223. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  224. /* GCTL unsolicited response enable bit */
  225. #define ICH6_GCTL_UREN (1<<8)
  226. /* GCTL reset bit */
  227. #define ICH6_GCTL_RESET (1<<0)
  228. /* CORB/RIRB control, read/write pointer */
  229. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  230. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  231. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  232. /* below are so far hardcoded - should read registers in future */
  233. #define ICH6_MAX_CORB_ENTRIES 256
  234. #define ICH6_MAX_RIRB_ENTRIES 256
  235. /* position fix mode */
  236. enum {
  237. POS_FIX_AUTO,
  238. POS_FIX_LPIB,
  239. POS_FIX_POSBUF,
  240. };
  241. /* Defines for ATI HD Audio support in SB450 south bridge */
  242. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  243. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  244. /* Defines for Nvidia HDA support */
  245. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  246. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  247. #define NVIDIA_HDA_ISTRM_COH 0x4d
  248. #define NVIDIA_HDA_OSTRM_COH 0x4c
  249. #define NVIDIA_HDA_ENABLE_COHBIT 0x01
  250. /* Defines for Intel SCH HDA snoop control */
  251. #define INTEL_SCH_HDA_DEVC 0x78
  252. #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
  253. /* Define IN stream 0 FIFO size offset in VIA controller */
  254. #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
  255. /* Define VIA HD Audio Device ID*/
  256. #define VIA_HDAC_DEVICE_ID 0x3288
  257. /*
  258. */
  259. struct azx_dev {
  260. struct snd_dma_buffer bdl; /* BDL buffer */
  261. u32 *posbuf; /* position buffer pointer */
  262. unsigned int bufsize; /* size of the play buffer in bytes */
  263. unsigned int period_bytes; /* size of the period in bytes */
  264. unsigned int frags; /* number for period in the play buffer */
  265. unsigned int fifo_size; /* FIFO size */
  266. void __iomem *sd_addr; /* stream descriptor pointer */
  267. u32 sd_int_sta_mask; /* stream int status mask */
  268. /* pcm support */
  269. struct snd_pcm_substream *substream; /* assigned substream,
  270. * set in PCM open
  271. */
  272. unsigned int format_val; /* format value to be set in the
  273. * controller and the codec
  274. */
  275. unsigned char stream_tag; /* assigned stream */
  276. unsigned char index; /* stream index */
  277. unsigned int opened :1;
  278. unsigned int running :1;
  279. unsigned int irq_pending :1;
  280. unsigned int irq_ignore :1;
  281. /*
  282. * For VIA:
  283. * A flag to ensure DMA position is 0
  284. * when link position is not greater than FIFO size
  285. */
  286. unsigned int insufficient :1;
  287. };
  288. /* CORB/RIRB */
  289. struct azx_rb {
  290. u32 *buf; /* CORB/RIRB buffer
  291. * Each CORB entry is 4byte, RIRB is 8byte
  292. */
  293. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  294. /* for RIRB */
  295. unsigned short rp, wp; /* read/write pointers */
  296. int cmds; /* number of pending requests */
  297. u32 res; /* last read value */
  298. };
  299. struct azx {
  300. struct snd_card *card;
  301. struct pci_dev *pci;
  302. int dev_index;
  303. /* chip type specific */
  304. int driver_type;
  305. int playback_streams;
  306. int playback_index_offset;
  307. int capture_streams;
  308. int capture_index_offset;
  309. int num_streams;
  310. /* pci resources */
  311. unsigned long addr;
  312. void __iomem *remap_addr;
  313. int irq;
  314. /* locks */
  315. spinlock_t reg_lock;
  316. struct mutex open_mutex;
  317. /* streams (x num_streams) */
  318. struct azx_dev *azx_dev;
  319. /* PCM */
  320. struct snd_pcm *pcm[AZX_MAX_PCMS];
  321. /* HD codec */
  322. unsigned short codec_mask;
  323. struct hda_bus *bus;
  324. /* CORB/RIRB */
  325. struct azx_rb corb;
  326. struct azx_rb rirb;
  327. /* CORB/RIRB and position buffers */
  328. struct snd_dma_buffer rb;
  329. struct snd_dma_buffer posbuf;
  330. /* flags */
  331. int position_fix;
  332. unsigned int running :1;
  333. unsigned int initialized :1;
  334. unsigned int single_cmd :1;
  335. unsigned int polling_mode :1;
  336. unsigned int msi :1;
  337. unsigned int irq_pending_warned :1;
  338. unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
  339. /* for debugging */
  340. unsigned int last_cmd; /* last issued command (to sync) */
  341. /* for pending irqs */
  342. struct work_struct irq_pending_work;
  343. /* reboot notifier (for mysterious hangup problem at power-down) */
  344. struct notifier_block reboot_notifier;
  345. };
  346. /* driver types */
  347. enum {
  348. AZX_DRIVER_ICH,
  349. AZX_DRIVER_SCH,
  350. AZX_DRIVER_ATI,
  351. AZX_DRIVER_ATIHDMI,
  352. AZX_DRIVER_VIA,
  353. AZX_DRIVER_SIS,
  354. AZX_DRIVER_ULI,
  355. AZX_DRIVER_NVIDIA,
  356. AZX_DRIVER_TERA,
  357. AZX_NUM_DRIVERS, /* keep this as last entry */
  358. };
  359. static char *driver_short_names[] __devinitdata = {
  360. [AZX_DRIVER_ICH] = "HDA Intel",
  361. [AZX_DRIVER_SCH] = "HDA Intel MID",
  362. [AZX_DRIVER_ATI] = "HDA ATI SB",
  363. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  364. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  365. [AZX_DRIVER_SIS] = "HDA SIS966",
  366. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  367. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  368. [AZX_DRIVER_TERA] = "HDA Teradici",
  369. };
  370. /*
  371. * macros for easy use
  372. */
  373. #define azx_writel(chip,reg,value) \
  374. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  375. #define azx_readl(chip,reg) \
  376. readl((chip)->remap_addr + ICH6_REG_##reg)
  377. #define azx_writew(chip,reg,value) \
  378. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  379. #define azx_readw(chip,reg) \
  380. readw((chip)->remap_addr + ICH6_REG_##reg)
  381. #define azx_writeb(chip,reg,value) \
  382. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  383. #define azx_readb(chip,reg) \
  384. readb((chip)->remap_addr + ICH6_REG_##reg)
  385. #define azx_sd_writel(dev,reg,value) \
  386. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  387. #define azx_sd_readl(dev,reg) \
  388. readl((dev)->sd_addr + ICH6_REG_##reg)
  389. #define azx_sd_writew(dev,reg,value) \
  390. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  391. #define azx_sd_readw(dev,reg) \
  392. readw((dev)->sd_addr + ICH6_REG_##reg)
  393. #define azx_sd_writeb(dev,reg,value) \
  394. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  395. #define azx_sd_readb(dev,reg) \
  396. readb((dev)->sd_addr + ICH6_REG_##reg)
  397. /* for pcm support */
  398. #define get_azx_dev(substream) (substream->runtime->private_data)
  399. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  400. /*
  401. * Interface for HD codec
  402. */
  403. /*
  404. * CORB / RIRB interface
  405. */
  406. static int azx_alloc_cmd_io(struct azx *chip)
  407. {
  408. int err;
  409. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  410. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  411. snd_dma_pci_data(chip->pci),
  412. PAGE_SIZE, &chip->rb);
  413. if (err < 0) {
  414. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  415. return err;
  416. }
  417. return 0;
  418. }
  419. static void azx_init_cmd_io(struct azx *chip)
  420. {
  421. /* CORB set up */
  422. chip->corb.addr = chip->rb.addr;
  423. chip->corb.buf = (u32 *)chip->rb.area;
  424. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  425. azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
  426. /* set the corb size to 256 entries (ULI requires explicitly) */
  427. azx_writeb(chip, CORBSIZE, 0x02);
  428. /* set the corb write pointer to 0 */
  429. azx_writew(chip, CORBWP, 0);
  430. /* reset the corb hw read pointer */
  431. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  432. /* enable corb dma */
  433. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  434. /* RIRB set up */
  435. chip->rirb.addr = chip->rb.addr + 2048;
  436. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  437. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  438. azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
  439. /* set the rirb size to 256 entries (ULI requires explicitly) */
  440. azx_writeb(chip, RIRBSIZE, 0x02);
  441. /* reset the rirb hw write pointer */
  442. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  443. /* set N=1, get RIRB response interrupt for new entry */
  444. azx_writew(chip, RINTCNT, 1);
  445. /* enable rirb dma and response irq */
  446. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  447. chip->rirb.rp = chip->rirb.cmds = 0;
  448. }
  449. static void azx_free_cmd_io(struct azx *chip)
  450. {
  451. /* disable ringbuffer DMAs */
  452. azx_writeb(chip, RIRBCTL, 0);
  453. azx_writeb(chip, CORBCTL, 0);
  454. }
  455. /* send a command */
  456. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  457. {
  458. struct azx *chip = codec->bus->private_data;
  459. unsigned int wp;
  460. /* add command to corb */
  461. wp = azx_readb(chip, CORBWP);
  462. wp++;
  463. wp %= ICH6_MAX_CORB_ENTRIES;
  464. spin_lock_irq(&chip->reg_lock);
  465. chip->rirb.cmds++;
  466. chip->corb.buf[wp] = cpu_to_le32(val);
  467. azx_writel(chip, CORBWP, wp);
  468. spin_unlock_irq(&chip->reg_lock);
  469. return 0;
  470. }
  471. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  472. /* retrieve RIRB entry - called from interrupt handler */
  473. static void azx_update_rirb(struct azx *chip)
  474. {
  475. unsigned int rp, wp;
  476. u32 res, res_ex;
  477. wp = azx_readb(chip, RIRBWP);
  478. if (wp == chip->rirb.wp)
  479. return;
  480. chip->rirb.wp = wp;
  481. while (chip->rirb.rp != wp) {
  482. chip->rirb.rp++;
  483. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  484. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  485. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  486. res = le32_to_cpu(chip->rirb.buf[rp]);
  487. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  488. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  489. else if (chip->rirb.cmds) {
  490. chip->rirb.res = res;
  491. smp_wmb();
  492. chip->rirb.cmds--;
  493. }
  494. }
  495. }
  496. /* receive a response */
  497. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  498. {
  499. struct azx *chip = codec->bus->private_data;
  500. unsigned long timeout;
  501. again:
  502. timeout = jiffies + msecs_to_jiffies(1000);
  503. for (;;) {
  504. if (chip->polling_mode) {
  505. spin_lock_irq(&chip->reg_lock);
  506. azx_update_rirb(chip);
  507. spin_unlock_irq(&chip->reg_lock);
  508. }
  509. if (!chip->rirb.cmds) {
  510. smp_rmb();
  511. return chip->rirb.res; /* the last value */
  512. }
  513. if (time_after(jiffies, timeout))
  514. break;
  515. if (codec->bus->needs_damn_long_delay)
  516. msleep(2); /* temporary workaround */
  517. else {
  518. udelay(10);
  519. cond_resched();
  520. }
  521. }
  522. if (chip->msi) {
  523. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  524. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  525. free_irq(chip->irq, chip);
  526. chip->irq = -1;
  527. pci_disable_msi(chip->pci);
  528. chip->msi = 0;
  529. if (azx_acquire_irq(chip, 1) < 0)
  530. return -1;
  531. goto again;
  532. }
  533. if (!chip->polling_mode) {
  534. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  535. "switching to polling mode: last cmd=0x%08x\n",
  536. chip->last_cmd);
  537. chip->polling_mode = 1;
  538. goto again;
  539. }
  540. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  541. "switching to single_cmd mode: last cmd=0x%08x\n",
  542. chip->last_cmd);
  543. chip->rirb.rp = azx_readb(chip, RIRBWP);
  544. chip->rirb.cmds = 0;
  545. /* switch to single_cmd mode */
  546. chip->single_cmd = 1;
  547. azx_free_cmd_io(chip);
  548. return -1;
  549. }
  550. /*
  551. * Use the single immediate command instead of CORB/RIRB for simplicity
  552. *
  553. * Note: according to Intel, this is not preferred use. The command was
  554. * intended for the BIOS only, and may get confused with unsolicited
  555. * responses. So, we shouldn't use it for normal operation from the
  556. * driver.
  557. * I left the codes, however, for debugging/testing purposes.
  558. */
  559. /* send a command */
  560. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  561. {
  562. struct azx *chip = codec->bus->private_data;
  563. int timeout = 50;
  564. while (timeout--) {
  565. /* check ICB busy bit */
  566. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  567. /* Clear IRV valid bit */
  568. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  569. ICH6_IRS_VALID);
  570. azx_writel(chip, IC, val);
  571. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  572. ICH6_IRS_BUSY);
  573. return 0;
  574. }
  575. udelay(1);
  576. }
  577. if (printk_ratelimit())
  578. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  579. azx_readw(chip, IRS), val);
  580. return -EIO;
  581. }
  582. /* receive a response */
  583. static unsigned int azx_single_get_response(struct hda_codec *codec)
  584. {
  585. struct azx *chip = codec->bus->private_data;
  586. int timeout = 50;
  587. while (timeout--) {
  588. /* check IRV busy bit */
  589. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  590. return azx_readl(chip, IR);
  591. udelay(1);
  592. }
  593. if (printk_ratelimit())
  594. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  595. azx_readw(chip, IRS));
  596. return (unsigned int)-1;
  597. }
  598. /*
  599. * The below are the main callbacks from hda_codec.
  600. *
  601. * They are just the skeleton to call sub-callbacks according to the
  602. * current setting of chip->single_cmd.
  603. */
  604. /* send a command */
  605. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  606. int direct, unsigned int verb,
  607. unsigned int para)
  608. {
  609. struct azx *chip = codec->bus->private_data;
  610. u32 val;
  611. val = (u32)(codec->addr & 0x0f) << 28;
  612. val |= (u32)direct << 27;
  613. val |= (u32)nid << 20;
  614. val |= verb << 8;
  615. val |= para;
  616. chip->last_cmd = val;
  617. if (chip->single_cmd)
  618. return azx_single_send_cmd(codec, val);
  619. else
  620. return azx_corb_send_cmd(codec, val);
  621. }
  622. /* get a response */
  623. static unsigned int azx_get_response(struct hda_codec *codec)
  624. {
  625. struct azx *chip = codec->bus->private_data;
  626. if (chip->single_cmd)
  627. return azx_single_get_response(codec);
  628. else
  629. return azx_rirb_get_response(codec);
  630. }
  631. #ifdef CONFIG_SND_HDA_POWER_SAVE
  632. static void azx_power_notify(struct hda_codec *codec);
  633. #endif
  634. /* reset codec link */
  635. static int azx_reset(struct azx *chip)
  636. {
  637. int count;
  638. /* clear STATESTS */
  639. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  640. /* reset controller */
  641. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  642. count = 50;
  643. while (azx_readb(chip, GCTL) && --count)
  644. msleep(1);
  645. /* delay for >= 100us for codec PLL to settle per spec
  646. * Rev 0.9 section 5.5.1
  647. */
  648. msleep(1);
  649. /* Bring controller out of reset */
  650. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  651. count = 50;
  652. while (!azx_readb(chip, GCTL) && --count)
  653. msleep(1);
  654. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  655. msleep(1);
  656. /* check to see if controller is ready */
  657. if (!azx_readb(chip, GCTL)) {
  658. snd_printd("azx_reset: controller not ready!\n");
  659. return -EBUSY;
  660. }
  661. /* Accept unsolicited responses */
  662. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  663. /* detect codecs */
  664. if (!chip->codec_mask) {
  665. chip->codec_mask = azx_readw(chip, STATESTS);
  666. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  667. }
  668. return 0;
  669. }
  670. /*
  671. * Lowlevel interface
  672. */
  673. /* enable interrupts */
  674. static void azx_int_enable(struct azx *chip)
  675. {
  676. /* enable controller CIE and GIE */
  677. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  678. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  679. }
  680. /* disable interrupts */
  681. static void azx_int_disable(struct azx *chip)
  682. {
  683. int i;
  684. /* disable interrupts in stream descriptor */
  685. for (i = 0; i < chip->num_streams; i++) {
  686. struct azx_dev *azx_dev = &chip->azx_dev[i];
  687. azx_sd_writeb(azx_dev, SD_CTL,
  688. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  689. }
  690. /* disable SIE for all streams */
  691. azx_writeb(chip, INTCTL, 0);
  692. /* disable controller CIE and GIE */
  693. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  694. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  695. }
  696. /* clear interrupts */
  697. static void azx_int_clear(struct azx *chip)
  698. {
  699. int i;
  700. /* clear stream status */
  701. for (i = 0; i < chip->num_streams; i++) {
  702. struct azx_dev *azx_dev = &chip->azx_dev[i];
  703. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  704. }
  705. /* clear STATESTS */
  706. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  707. /* clear rirb status */
  708. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  709. /* clear int status */
  710. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  711. }
  712. /* start a stream */
  713. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  714. {
  715. /*
  716. * Before stream start, initialize parameter
  717. */
  718. azx_dev->insufficient = 1;
  719. /* enable SIE */
  720. azx_writeb(chip, INTCTL,
  721. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  722. /* set DMA start and interrupt mask */
  723. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  724. SD_CTL_DMA_START | SD_INT_MASK);
  725. }
  726. /* stop a stream */
  727. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  728. {
  729. /* stop DMA */
  730. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  731. ~(SD_CTL_DMA_START | SD_INT_MASK));
  732. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  733. /* disable SIE */
  734. azx_writeb(chip, INTCTL,
  735. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  736. }
  737. /*
  738. * reset and start the controller registers
  739. */
  740. static void azx_init_chip(struct azx *chip)
  741. {
  742. if (chip->initialized)
  743. return;
  744. /* reset controller */
  745. azx_reset(chip);
  746. /* initialize interrupts */
  747. azx_int_clear(chip);
  748. azx_int_enable(chip);
  749. /* initialize the codec command I/O */
  750. if (!chip->single_cmd)
  751. azx_init_cmd_io(chip);
  752. /* program the position buffer */
  753. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  754. azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
  755. chip->initialized = 1;
  756. }
  757. /*
  758. * initialize the PCI registers
  759. */
  760. /* update bits in a PCI register byte */
  761. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  762. unsigned char mask, unsigned char val)
  763. {
  764. unsigned char data;
  765. pci_read_config_byte(pci, reg, &data);
  766. data &= ~mask;
  767. data |= (val & mask);
  768. pci_write_config_byte(pci, reg, data);
  769. }
  770. static void azx_init_pci(struct azx *chip)
  771. {
  772. unsigned short snoop;
  773. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  774. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  775. * Ensuring these bits are 0 clears playback static on some HD Audio
  776. * codecs
  777. */
  778. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  779. switch (chip->driver_type) {
  780. case AZX_DRIVER_ATI:
  781. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  782. update_pci_byte(chip->pci,
  783. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  784. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  785. break;
  786. case AZX_DRIVER_NVIDIA:
  787. /* For NVIDIA HDA, enable snoop */
  788. update_pci_byte(chip->pci,
  789. NVIDIA_HDA_TRANSREG_ADDR,
  790. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  791. update_pci_byte(chip->pci,
  792. NVIDIA_HDA_ISTRM_COH,
  793. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  794. update_pci_byte(chip->pci,
  795. NVIDIA_HDA_OSTRM_COH,
  796. 0x01, NVIDIA_HDA_ENABLE_COHBIT);
  797. break;
  798. case AZX_DRIVER_SCH:
  799. pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
  800. if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
  801. pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
  802. snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
  803. pci_read_config_word(chip->pci,
  804. INTEL_SCH_HDA_DEVC, &snoop);
  805. snd_printdd("HDA snoop disabled, enabling ... %s\n",\
  806. (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
  807. ? "Failed" : "OK");
  808. }
  809. break;
  810. }
  811. }
  812. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
  813. /*
  814. * interrupt handler
  815. */
  816. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  817. {
  818. struct azx *chip = dev_id;
  819. struct azx_dev *azx_dev;
  820. u32 status;
  821. int i;
  822. spin_lock(&chip->reg_lock);
  823. status = azx_readl(chip, INTSTS);
  824. if (status == 0) {
  825. spin_unlock(&chip->reg_lock);
  826. return IRQ_NONE;
  827. }
  828. for (i = 0; i < chip->num_streams; i++) {
  829. azx_dev = &chip->azx_dev[i];
  830. if (status & azx_dev->sd_int_sta_mask) {
  831. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  832. if (!azx_dev->substream || !azx_dev->running)
  833. continue;
  834. /* ignore the first dummy IRQ (due to pos_adj) */
  835. if (azx_dev->irq_ignore) {
  836. azx_dev->irq_ignore = 0;
  837. continue;
  838. }
  839. /* check whether this IRQ is really acceptable */
  840. if (azx_position_ok(chip, azx_dev)) {
  841. azx_dev->irq_pending = 0;
  842. spin_unlock(&chip->reg_lock);
  843. snd_pcm_period_elapsed(azx_dev->substream);
  844. spin_lock(&chip->reg_lock);
  845. } else {
  846. /* bogus IRQ, process it later */
  847. azx_dev->irq_pending = 1;
  848. schedule_work(&chip->irq_pending_work);
  849. }
  850. }
  851. }
  852. /* clear rirb int */
  853. status = azx_readb(chip, RIRBSTS);
  854. if (status & RIRB_INT_MASK) {
  855. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  856. azx_update_rirb(chip);
  857. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  858. }
  859. #if 0
  860. /* clear state status int */
  861. if (azx_readb(chip, STATESTS) & 0x04)
  862. azx_writeb(chip, STATESTS, 0x04);
  863. #endif
  864. spin_unlock(&chip->reg_lock);
  865. return IRQ_HANDLED;
  866. }
  867. /*
  868. * set up a BDL entry
  869. */
  870. static int setup_bdle(struct snd_pcm_substream *substream,
  871. struct azx_dev *azx_dev, u32 **bdlp,
  872. int ofs, int size, int with_ioc)
  873. {
  874. u32 *bdl = *bdlp;
  875. while (size > 0) {
  876. dma_addr_t addr;
  877. int chunk;
  878. if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
  879. return -EINVAL;
  880. addr = snd_pcm_sgbuf_get_addr(substream, ofs);
  881. /* program the address field of the BDL entry */
  882. bdl[0] = cpu_to_le32((u32)addr);
  883. bdl[1] = cpu_to_le32(upper_32_bits(addr));
  884. /* program the size field of the BDL entry */
  885. chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
  886. bdl[2] = cpu_to_le32(chunk);
  887. /* program the IOC to enable interrupt
  888. * only when the whole fragment is processed
  889. */
  890. size -= chunk;
  891. bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
  892. bdl += 4;
  893. azx_dev->frags++;
  894. ofs += chunk;
  895. }
  896. *bdlp = bdl;
  897. return ofs;
  898. }
  899. /*
  900. * set up BDL entries
  901. */
  902. static int azx_setup_periods(struct azx *chip,
  903. struct snd_pcm_substream *substream,
  904. struct azx_dev *azx_dev)
  905. {
  906. u32 *bdl;
  907. int i, ofs, periods, period_bytes;
  908. int pos_adj;
  909. /* reset BDL address */
  910. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  911. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  912. period_bytes = snd_pcm_lib_period_bytes(substream);
  913. azx_dev->period_bytes = period_bytes;
  914. periods = azx_dev->bufsize / period_bytes;
  915. /* program the initial BDL entries */
  916. bdl = (u32 *)azx_dev->bdl.area;
  917. ofs = 0;
  918. azx_dev->frags = 0;
  919. azx_dev->irq_ignore = 0;
  920. pos_adj = bdl_pos_adj[chip->dev_index];
  921. if (pos_adj > 0) {
  922. struct snd_pcm_runtime *runtime = substream->runtime;
  923. int pos_align = pos_adj;
  924. pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
  925. if (!pos_adj)
  926. pos_adj = pos_align;
  927. else
  928. pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
  929. pos_align;
  930. pos_adj = frames_to_bytes(runtime, pos_adj);
  931. if (pos_adj >= period_bytes) {
  932. snd_printk(KERN_WARNING "Too big adjustment %d\n",
  933. bdl_pos_adj[chip->dev_index]);
  934. pos_adj = 0;
  935. } else {
  936. ofs = setup_bdle(substream, azx_dev,
  937. &bdl, ofs, pos_adj, 1);
  938. if (ofs < 0)
  939. goto error;
  940. azx_dev->irq_ignore = 1;
  941. }
  942. } else
  943. pos_adj = 0;
  944. for (i = 0; i < periods; i++) {
  945. if (i == periods - 1 && pos_adj)
  946. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  947. period_bytes - pos_adj, 0);
  948. else
  949. ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
  950. period_bytes, 1);
  951. if (ofs < 0)
  952. goto error;
  953. }
  954. return 0;
  955. error:
  956. snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
  957. azx_dev->bufsize, period_bytes);
  958. /* reset */
  959. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  960. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  961. return -EINVAL;
  962. }
  963. /*
  964. * set up the SD for streaming
  965. */
  966. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  967. {
  968. unsigned char val;
  969. int timeout;
  970. /* make sure the run bit is zero for SD */
  971. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  972. ~SD_CTL_DMA_START);
  973. /* reset stream */
  974. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  975. SD_CTL_STREAM_RESET);
  976. udelay(3);
  977. timeout = 300;
  978. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  979. --timeout)
  980. ;
  981. val &= ~SD_CTL_STREAM_RESET;
  982. azx_sd_writeb(azx_dev, SD_CTL, val);
  983. udelay(3);
  984. timeout = 300;
  985. /* waiting for hardware to report that the stream is out of reset */
  986. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  987. --timeout)
  988. ;
  989. /* program the stream_tag */
  990. azx_sd_writel(azx_dev, SD_CTL,
  991. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  992. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  993. /* program the length of samples in cyclic buffer */
  994. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  995. /* program the stream format */
  996. /* this value needs to be the same as the one programmed */
  997. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  998. /* program the stream LVI (last valid index) of the BDL */
  999. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  1000. /* program the BDL address */
  1001. /* lower BDL address */
  1002. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
  1003. /* upper BDL address */
  1004. azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
  1005. /* enable the position buffer */
  1006. if (chip->position_fix == POS_FIX_POSBUF ||
  1007. chip->position_fix == POS_FIX_AUTO ||
  1008. chip->via_dmapos_patch) {
  1009. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  1010. azx_writel(chip, DPLBASE,
  1011. (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  1012. }
  1013. /* set the interrupt enable bits in the descriptor control register */
  1014. azx_sd_writel(azx_dev, SD_CTL,
  1015. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  1016. return 0;
  1017. }
  1018. static int azx_attach_pcm_stream(struct hda_codec *codec, struct hda_pcm *cpcm);
  1019. /*
  1020. * Codec initialization
  1021. */
  1022. /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
  1023. static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
  1024. [AZX_DRIVER_TERA] = 1,
  1025. };
  1026. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  1027. unsigned int codec_probe_mask)
  1028. {
  1029. struct hda_bus_template bus_temp;
  1030. int c, codecs, err;
  1031. int max_slots;
  1032. memset(&bus_temp, 0, sizeof(bus_temp));
  1033. bus_temp.private_data = chip;
  1034. bus_temp.modelname = model;
  1035. bus_temp.pci = chip->pci;
  1036. bus_temp.ops.command = azx_send_cmd;
  1037. bus_temp.ops.get_response = azx_get_response;
  1038. bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
  1039. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1040. bus_temp.ops.pm_notify = azx_power_notify;
  1041. #endif
  1042. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  1043. if (err < 0)
  1044. return err;
  1045. if (chip->driver_type == AZX_DRIVER_NVIDIA)
  1046. chip->bus->needs_damn_long_delay = 1;
  1047. codecs = 0;
  1048. max_slots = azx_max_codecs[chip->driver_type];
  1049. if (!max_slots)
  1050. max_slots = AZX_MAX_CODECS;
  1051. for (c = 0; c < max_slots; c++) {
  1052. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  1053. struct hda_codec *codec;
  1054. err = snd_hda_codec_new(chip->bus, c, &codec);
  1055. if (err < 0)
  1056. continue;
  1057. codecs++;
  1058. }
  1059. }
  1060. if (!codecs) {
  1061. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  1062. return -ENXIO;
  1063. }
  1064. return 0;
  1065. }
  1066. /*
  1067. * PCM support
  1068. */
  1069. /* assign a stream for the PCM */
  1070. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  1071. {
  1072. int dev, i, nums;
  1073. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1074. dev = chip->playback_index_offset;
  1075. nums = chip->playback_streams;
  1076. } else {
  1077. dev = chip->capture_index_offset;
  1078. nums = chip->capture_streams;
  1079. }
  1080. for (i = 0; i < nums; i++, dev++)
  1081. if (!chip->azx_dev[dev].opened) {
  1082. chip->azx_dev[dev].opened = 1;
  1083. return &chip->azx_dev[dev];
  1084. }
  1085. return NULL;
  1086. }
  1087. /* release the assigned stream */
  1088. static inline void azx_release_device(struct azx_dev *azx_dev)
  1089. {
  1090. azx_dev->opened = 0;
  1091. }
  1092. static struct snd_pcm_hardware azx_pcm_hw = {
  1093. .info = (SNDRV_PCM_INFO_MMAP |
  1094. SNDRV_PCM_INFO_INTERLEAVED |
  1095. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  1096. SNDRV_PCM_INFO_MMAP_VALID |
  1097. /* No full-resume yet implemented */
  1098. /* SNDRV_PCM_INFO_RESUME |*/
  1099. SNDRV_PCM_INFO_PAUSE |
  1100. SNDRV_PCM_INFO_SYNC_START),
  1101. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1102. .rates = SNDRV_PCM_RATE_48000,
  1103. .rate_min = 48000,
  1104. .rate_max = 48000,
  1105. .channels_min = 2,
  1106. .channels_max = 2,
  1107. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  1108. .period_bytes_min = 128,
  1109. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  1110. .periods_min = 2,
  1111. .periods_max = AZX_MAX_FRAG,
  1112. .fifo_size = 0,
  1113. };
  1114. struct azx_pcm {
  1115. struct azx *chip;
  1116. struct hda_codec *codec;
  1117. struct hda_pcm_stream *hinfo[2];
  1118. };
  1119. static int azx_pcm_open(struct snd_pcm_substream *substream)
  1120. {
  1121. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1122. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1123. struct azx *chip = apcm->chip;
  1124. struct azx_dev *azx_dev;
  1125. struct snd_pcm_runtime *runtime = substream->runtime;
  1126. unsigned long flags;
  1127. int err;
  1128. mutex_lock(&chip->open_mutex);
  1129. azx_dev = azx_assign_device(chip, substream->stream);
  1130. if (azx_dev == NULL) {
  1131. mutex_unlock(&chip->open_mutex);
  1132. return -EBUSY;
  1133. }
  1134. runtime->hw = azx_pcm_hw;
  1135. runtime->hw.channels_min = hinfo->channels_min;
  1136. runtime->hw.channels_max = hinfo->channels_max;
  1137. runtime->hw.formats = hinfo->formats;
  1138. runtime->hw.rates = hinfo->rates;
  1139. snd_pcm_limit_hw_rates(runtime);
  1140. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1141. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1142. 128);
  1143. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1144. 128);
  1145. snd_hda_power_up(apcm->codec);
  1146. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1147. if (err < 0) {
  1148. azx_release_device(azx_dev);
  1149. snd_hda_power_down(apcm->codec);
  1150. mutex_unlock(&chip->open_mutex);
  1151. return err;
  1152. }
  1153. spin_lock_irqsave(&chip->reg_lock, flags);
  1154. azx_dev->substream = substream;
  1155. azx_dev->running = 0;
  1156. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1157. runtime->private_data = azx_dev;
  1158. snd_pcm_set_sync(substream);
  1159. mutex_unlock(&chip->open_mutex);
  1160. return 0;
  1161. }
  1162. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1163. {
  1164. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1165. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1166. struct azx *chip = apcm->chip;
  1167. struct azx_dev *azx_dev = get_azx_dev(substream);
  1168. unsigned long flags;
  1169. mutex_lock(&chip->open_mutex);
  1170. spin_lock_irqsave(&chip->reg_lock, flags);
  1171. azx_dev->substream = NULL;
  1172. azx_dev->running = 0;
  1173. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1174. azx_release_device(azx_dev);
  1175. hinfo->ops.close(hinfo, apcm->codec, substream);
  1176. snd_hda_power_down(apcm->codec);
  1177. mutex_unlock(&chip->open_mutex);
  1178. return 0;
  1179. }
  1180. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1181. struct snd_pcm_hw_params *hw_params)
  1182. {
  1183. return snd_pcm_lib_malloc_pages(substream,
  1184. params_buffer_bytes(hw_params));
  1185. }
  1186. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1187. {
  1188. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1189. struct azx_dev *azx_dev = get_azx_dev(substream);
  1190. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1191. /* reset BDL address */
  1192. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1193. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1194. azx_sd_writel(azx_dev, SD_CTL, 0);
  1195. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1196. return snd_pcm_lib_free_pages(substream);
  1197. }
  1198. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1199. {
  1200. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1201. struct azx *chip = apcm->chip;
  1202. struct azx_dev *azx_dev = get_azx_dev(substream);
  1203. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1204. struct snd_pcm_runtime *runtime = substream->runtime;
  1205. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1206. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1207. runtime->channels,
  1208. runtime->format,
  1209. hinfo->maxbps);
  1210. if (!azx_dev->format_val) {
  1211. snd_printk(KERN_ERR SFX
  1212. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1213. runtime->rate, runtime->channels, runtime->format);
  1214. return -EINVAL;
  1215. }
  1216. snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
  1217. azx_dev->bufsize, azx_dev->format_val);
  1218. if (azx_setup_periods(chip, substream, azx_dev) < 0)
  1219. return -EINVAL;
  1220. azx_setup_controller(chip, azx_dev);
  1221. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1222. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1223. else
  1224. azx_dev->fifo_size = 0;
  1225. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1226. azx_dev->format_val, substream);
  1227. }
  1228. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1229. {
  1230. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1231. struct azx *chip = apcm->chip;
  1232. struct azx_dev *azx_dev;
  1233. struct snd_pcm_substream *s;
  1234. int start, nsync = 0, sbits = 0;
  1235. int nwait, timeout;
  1236. switch (cmd) {
  1237. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1238. case SNDRV_PCM_TRIGGER_RESUME:
  1239. case SNDRV_PCM_TRIGGER_START:
  1240. start = 1;
  1241. break;
  1242. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1243. case SNDRV_PCM_TRIGGER_SUSPEND:
  1244. case SNDRV_PCM_TRIGGER_STOP:
  1245. start = 0;
  1246. break;
  1247. default:
  1248. return -EINVAL;
  1249. }
  1250. snd_pcm_group_for_each_entry(s, substream) {
  1251. if (s->pcm->card != substream->pcm->card)
  1252. continue;
  1253. azx_dev = get_azx_dev(s);
  1254. sbits |= 1 << azx_dev->index;
  1255. nsync++;
  1256. snd_pcm_trigger_done(s, substream);
  1257. }
  1258. spin_lock(&chip->reg_lock);
  1259. if (nsync > 1) {
  1260. /* first, set SYNC bits of corresponding streams */
  1261. azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
  1262. }
  1263. snd_pcm_group_for_each_entry(s, substream) {
  1264. if (s->pcm->card != substream->pcm->card)
  1265. continue;
  1266. azx_dev = get_azx_dev(s);
  1267. if (start)
  1268. azx_stream_start(chip, azx_dev);
  1269. else
  1270. azx_stream_stop(chip, azx_dev);
  1271. azx_dev->running = start;
  1272. }
  1273. spin_unlock(&chip->reg_lock);
  1274. if (start) {
  1275. if (nsync == 1)
  1276. return 0;
  1277. /* wait until all FIFOs get ready */
  1278. for (timeout = 5000; timeout; timeout--) {
  1279. nwait = 0;
  1280. snd_pcm_group_for_each_entry(s, substream) {
  1281. if (s->pcm->card != substream->pcm->card)
  1282. continue;
  1283. azx_dev = get_azx_dev(s);
  1284. if (!(azx_sd_readb(azx_dev, SD_STS) &
  1285. SD_STS_FIFO_READY))
  1286. nwait++;
  1287. }
  1288. if (!nwait)
  1289. break;
  1290. cpu_relax();
  1291. }
  1292. } else {
  1293. /* wait until all RUN bits are cleared */
  1294. for (timeout = 5000; timeout; timeout--) {
  1295. nwait = 0;
  1296. snd_pcm_group_for_each_entry(s, substream) {
  1297. if (s->pcm->card != substream->pcm->card)
  1298. continue;
  1299. azx_dev = get_azx_dev(s);
  1300. if (azx_sd_readb(azx_dev, SD_CTL) &
  1301. SD_CTL_DMA_START)
  1302. nwait++;
  1303. }
  1304. if (!nwait)
  1305. break;
  1306. cpu_relax();
  1307. }
  1308. }
  1309. if (nsync > 1) {
  1310. spin_lock(&chip->reg_lock);
  1311. /* reset SYNC bits */
  1312. azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
  1313. spin_unlock(&chip->reg_lock);
  1314. }
  1315. return 0;
  1316. }
  1317. /* get the current DMA position with correction on VIA chips */
  1318. static unsigned int azx_via_get_position(struct azx *chip,
  1319. struct azx_dev *azx_dev)
  1320. {
  1321. unsigned int link_pos, mini_pos, bound_pos;
  1322. unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
  1323. unsigned int fifo_size;
  1324. link_pos = azx_sd_readl(azx_dev, SD_LPIB);
  1325. if (azx_dev->index >= 4) {
  1326. /* Playback, no problem using link position */
  1327. return link_pos;
  1328. }
  1329. /* Capture */
  1330. /* For new chipset,
  1331. * use mod to get the DMA position just like old chipset
  1332. */
  1333. mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
  1334. mod_dma_pos %= azx_dev->period_bytes;
  1335. /* azx_dev->fifo_size can't get FIFO size of in stream.
  1336. * Get from base address + offset.
  1337. */
  1338. fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
  1339. if (azx_dev->insufficient) {
  1340. /* Link position never gather than FIFO size */
  1341. if (link_pos <= fifo_size)
  1342. return 0;
  1343. azx_dev->insufficient = 0;
  1344. }
  1345. if (link_pos <= fifo_size)
  1346. mini_pos = azx_dev->bufsize + link_pos - fifo_size;
  1347. else
  1348. mini_pos = link_pos - fifo_size;
  1349. /* Find nearest previous boudary */
  1350. mod_mini_pos = mini_pos % azx_dev->period_bytes;
  1351. mod_link_pos = link_pos % azx_dev->period_bytes;
  1352. if (mod_link_pos >= fifo_size)
  1353. bound_pos = link_pos - mod_link_pos;
  1354. else if (mod_dma_pos >= mod_mini_pos)
  1355. bound_pos = mini_pos - mod_mini_pos;
  1356. else {
  1357. bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
  1358. if (bound_pos >= azx_dev->bufsize)
  1359. bound_pos = 0;
  1360. }
  1361. /* Calculate real DMA position we want */
  1362. return bound_pos + mod_dma_pos;
  1363. }
  1364. static unsigned int azx_get_position(struct azx *chip,
  1365. struct azx_dev *azx_dev)
  1366. {
  1367. unsigned int pos;
  1368. if (chip->via_dmapos_patch)
  1369. pos = azx_via_get_position(chip, azx_dev);
  1370. else if (chip->position_fix == POS_FIX_POSBUF ||
  1371. chip->position_fix == POS_FIX_AUTO) {
  1372. /* use the position buffer */
  1373. pos = le32_to_cpu(*azx_dev->posbuf);
  1374. } else {
  1375. /* read LPIB */
  1376. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1377. }
  1378. if (pos >= azx_dev->bufsize)
  1379. pos = 0;
  1380. return pos;
  1381. }
  1382. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1383. {
  1384. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1385. struct azx *chip = apcm->chip;
  1386. struct azx_dev *azx_dev = get_azx_dev(substream);
  1387. return bytes_to_frames(substream->runtime,
  1388. azx_get_position(chip, azx_dev));
  1389. }
  1390. /*
  1391. * Check whether the current DMA position is acceptable for updating
  1392. * periods. Returns non-zero if it's OK.
  1393. *
  1394. * Many HD-audio controllers appear pretty inaccurate about
  1395. * the update-IRQ timing. The IRQ is issued before actually the
  1396. * data is processed. So, we need to process it afterwords in a
  1397. * workqueue.
  1398. */
  1399. static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
  1400. {
  1401. unsigned int pos;
  1402. pos = azx_get_position(chip, azx_dev);
  1403. if (chip->position_fix == POS_FIX_AUTO) {
  1404. if (!pos) {
  1405. printk(KERN_WARNING
  1406. "hda-intel: Invalid position buffer, "
  1407. "using LPIB read method instead.\n");
  1408. chip->position_fix = POS_FIX_LPIB;
  1409. pos = azx_get_position(chip, azx_dev);
  1410. } else
  1411. chip->position_fix = POS_FIX_POSBUF;
  1412. }
  1413. if (!bdl_pos_adj[chip->dev_index])
  1414. return 1; /* no delayed ack */
  1415. if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
  1416. return 0; /* NG - it's below the period boundary */
  1417. return 1; /* OK, it's fine */
  1418. }
  1419. /*
  1420. * The work for pending PCM period updates.
  1421. */
  1422. static void azx_irq_pending_work(struct work_struct *work)
  1423. {
  1424. struct azx *chip = container_of(work, struct azx, irq_pending_work);
  1425. int i, pending;
  1426. if (!chip->irq_pending_warned) {
  1427. printk(KERN_WARNING
  1428. "hda-intel: IRQ timing workaround is activated "
  1429. "for card #%d. Suggest a bigger bdl_pos_adj.\n",
  1430. chip->card->number);
  1431. chip->irq_pending_warned = 1;
  1432. }
  1433. for (;;) {
  1434. pending = 0;
  1435. spin_lock_irq(&chip->reg_lock);
  1436. for (i = 0; i < chip->num_streams; i++) {
  1437. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1438. if (!azx_dev->irq_pending ||
  1439. !azx_dev->substream ||
  1440. !azx_dev->running)
  1441. continue;
  1442. if (azx_position_ok(chip, azx_dev)) {
  1443. azx_dev->irq_pending = 0;
  1444. spin_unlock(&chip->reg_lock);
  1445. snd_pcm_period_elapsed(azx_dev->substream);
  1446. spin_lock(&chip->reg_lock);
  1447. } else
  1448. pending++;
  1449. }
  1450. spin_unlock_irq(&chip->reg_lock);
  1451. if (!pending)
  1452. return;
  1453. cond_resched();
  1454. }
  1455. }
  1456. /* clear irq_pending flags and assure no on-going workq */
  1457. static void azx_clear_irq_pending(struct azx *chip)
  1458. {
  1459. int i;
  1460. spin_lock_irq(&chip->reg_lock);
  1461. for (i = 0; i < chip->num_streams; i++)
  1462. chip->azx_dev[i].irq_pending = 0;
  1463. spin_unlock_irq(&chip->reg_lock);
  1464. flush_scheduled_work();
  1465. }
  1466. static struct snd_pcm_ops azx_pcm_ops = {
  1467. .open = azx_pcm_open,
  1468. .close = azx_pcm_close,
  1469. .ioctl = snd_pcm_lib_ioctl,
  1470. .hw_params = azx_pcm_hw_params,
  1471. .hw_free = azx_pcm_hw_free,
  1472. .prepare = azx_pcm_prepare,
  1473. .trigger = azx_pcm_trigger,
  1474. .pointer = azx_pcm_pointer,
  1475. .page = snd_pcm_sgbuf_ops_page,
  1476. };
  1477. static void azx_pcm_free(struct snd_pcm *pcm)
  1478. {
  1479. struct azx_pcm *apcm = pcm->private_data;
  1480. if (apcm) {
  1481. apcm->chip->pcm[pcm->device] = NULL;
  1482. kfree(apcm);
  1483. }
  1484. }
  1485. static int
  1486. azx_attach_pcm_stream(struct hda_codec *codec, struct hda_pcm *cpcm)
  1487. {
  1488. struct azx *chip = codec->bus->private_data;
  1489. struct snd_pcm *pcm;
  1490. struct azx_pcm *apcm;
  1491. int pcm_dev = cpcm->device;
  1492. int s, err;
  1493. if (pcm_dev >= AZX_MAX_PCMS) {
  1494. snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
  1495. pcm_dev);
  1496. return -EINVAL;
  1497. }
  1498. if (chip->pcm[pcm_dev]) {
  1499. snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
  1500. return -EBUSY;
  1501. }
  1502. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1503. cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
  1504. cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
  1505. &pcm);
  1506. if (err < 0)
  1507. return err;
  1508. strcpy(pcm->name, cpcm->name);
  1509. apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
  1510. if (apcm == NULL)
  1511. return -ENOMEM;
  1512. apcm->chip = chip;
  1513. apcm->codec = codec;
  1514. pcm->private_data = apcm;
  1515. pcm->private_free = azx_pcm_free;
  1516. if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
  1517. pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
  1518. chip->pcm[pcm_dev] = pcm;
  1519. cpcm->pcm = pcm;
  1520. for (s = 0; s < 2; s++) {
  1521. apcm->hinfo[s] = &cpcm->stream[s];
  1522. if (cpcm->stream[s].substreams)
  1523. snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
  1524. }
  1525. /* buffer pre-allocation */
  1526. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
  1527. snd_dma_pci_data(chip->pci),
  1528. 1024 * 64, 32 * 1024 * 1024);
  1529. return 0;
  1530. }
  1531. /*
  1532. * mixer creation - all stuff is implemented in hda module
  1533. */
  1534. static int __devinit azx_mixer_create(struct azx *chip)
  1535. {
  1536. return snd_hda_build_controls(chip->bus);
  1537. }
  1538. /*
  1539. * initialize SD streams
  1540. */
  1541. static int __devinit azx_init_stream(struct azx *chip)
  1542. {
  1543. int i;
  1544. /* initialize each stream (aka device)
  1545. * assign the starting bdl address to each stream (device)
  1546. * and initialize
  1547. */
  1548. for (i = 0; i < chip->num_streams; i++) {
  1549. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1550. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1551. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1552. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1553. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1554. azx_dev->sd_int_sta_mask = 1 << i;
  1555. /* stream tag: must be non-zero and unique */
  1556. azx_dev->index = i;
  1557. azx_dev->stream_tag = i + 1;
  1558. }
  1559. return 0;
  1560. }
  1561. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1562. {
  1563. if (request_irq(chip->pci->irq, azx_interrupt,
  1564. chip->msi ? 0 : IRQF_SHARED,
  1565. "HDA Intel", chip)) {
  1566. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1567. "disabling device\n", chip->pci->irq);
  1568. if (do_disconnect)
  1569. snd_card_disconnect(chip->card);
  1570. return -1;
  1571. }
  1572. chip->irq = chip->pci->irq;
  1573. pci_intx(chip->pci, !chip->msi);
  1574. return 0;
  1575. }
  1576. static void azx_stop_chip(struct azx *chip)
  1577. {
  1578. if (!chip->initialized)
  1579. return;
  1580. /* disable interrupts */
  1581. azx_int_disable(chip);
  1582. azx_int_clear(chip);
  1583. /* disable CORB/RIRB */
  1584. azx_free_cmd_io(chip);
  1585. /* disable position buffer */
  1586. azx_writel(chip, DPLBASE, 0);
  1587. azx_writel(chip, DPUBASE, 0);
  1588. chip->initialized = 0;
  1589. }
  1590. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1591. /* power-up/down the controller */
  1592. static void azx_power_notify(struct hda_codec *codec)
  1593. {
  1594. struct azx *chip = codec->bus->private_data;
  1595. struct hda_codec *c;
  1596. int power_on = 0;
  1597. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1598. if (c->power_on) {
  1599. power_on = 1;
  1600. break;
  1601. }
  1602. }
  1603. if (power_on)
  1604. azx_init_chip(chip);
  1605. else if (chip->running && power_save_controller)
  1606. azx_stop_chip(chip);
  1607. }
  1608. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1609. #ifdef CONFIG_PM
  1610. /*
  1611. * power management
  1612. */
  1613. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1614. {
  1615. struct snd_card *card = pci_get_drvdata(pci);
  1616. struct azx *chip = card->private_data;
  1617. int i;
  1618. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1619. azx_clear_irq_pending(chip);
  1620. for (i = 0; i < AZX_MAX_PCMS; i++)
  1621. snd_pcm_suspend_all(chip->pcm[i]);
  1622. if (chip->initialized)
  1623. snd_hda_suspend(chip->bus, state);
  1624. azx_stop_chip(chip);
  1625. if (chip->irq >= 0) {
  1626. free_irq(chip->irq, chip);
  1627. chip->irq = -1;
  1628. }
  1629. if (chip->msi)
  1630. pci_disable_msi(chip->pci);
  1631. pci_disable_device(pci);
  1632. pci_save_state(pci);
  1633. pci_set_power_state(pci, pci_choose_state(pci, state));
  1634. return 0;
  1635. }
  1636. static int azx_resume(struct pci_dev *pci)
  1637. {
  1638. struct snd_card *card = pci_get_drvdata(pci);
  1639. struct azx *chip = card->private_data;
  1640. pci_set_power_state(pci, PCI_D0);
  1641. pci_restore_state(pci);
  1642. if (pci_enable_device(pci) < 0) {
  1643. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1644. "disabling device\n");
  1645. snd_card_disconnect(card);
  1646. return -EIO;
  1647. }
  1648. pci_set_master(pci);
  1649. if (chip->msi)
  1650. if (pci_enable_msi(pci) < 0)
  1651. chip->msi = 0;
  1652. if (azx_acquire_irq(chip, 1) < 0)
  1653. return -EIO;
  1654. azx_init_pci(chip);
  1655. if (snd_hda_codecs_inuse(chip->bus))
  1656. azx_init_chip(chip);
  1657. snd_hda_resume(chip->bus);
  1658. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1659. return 0;
  1660. }
  1661. #endif /* CONFIG_PM */
  1662. /*
  1663. * reboot notifier for hang-up problem at power-down
  1664. */
  1665. static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
  1666. {
  1667. struct azx *chip = container_of(nb, struct azx, reboot_notifier);
  1668. azx_stop_chip(chip);
  1669. return NOTIFY_OK;
  1670. }
  1671. static void azx_notifier_register(struct azx *chip)
  1672. {
  1673. chip->reboot_notifier.notifier_call = azx_halt;
  1674. register_reboot_notifier(&chip->reboot_notifier);
  1675. }
  1676. static void azx_notifier_unregister(struct azx *chip)
  1677. {
  1678. if (chip->reboot_notifier.notifier_call)
  1679. unregister_reboot_notifier(&chip->reboot_notifier);
  1680. }
  1681. /*
  1682. * destructor
  1683. */
  1684. static int azx_free(struct azx *chip)
  1685. {
  1686. int i;
  1687. azx_notifier_unregister(chip);
  1688. if (chip->initialized) {
  1689. azx_clear_irq_pending(chip);
  1690. for (i = 0; i < chip->num_streams; i++)
  1691. azx_stream_stop(chip, &chip->azx_dev[i]);
  1692. azx_stop_chip(chip);
  1693. }
  1694. if (chip->irq >= 0)
  1695. free_irq(chip->irq, (void*)chip);
  1696. if (chip->msi)
  1697. pci_disable_msi(chip->pci);
  1698. if (chip->remap_addr)
  1699. iounmap(chip->remap_addr);
  1700. if (chip->azx_dev) {
  1701. for (i = 0; i < chip->num_streams; i++)
  1702. if (chip->azx_dev[i].bdl.area)
  1703. snd_dma_free_pages(&chip->azx_dev[i].bdl);
  1704. }
  1705. if (chip->rb.area)
  1706. snd_dma_free_pages(&chip->rb);
  1707. if (chip->posbuf.area)
  1708. snd_dma_free_pages(&chip->posbuf);
  1709. pci_release_regions(chip->pci);
  1710. pci_disable_device(chip->pci);
  1711. kfree(chip->azx_dev);
  1712. kfree(chip);
  1713. return 0;
  1714. }
  1715. static int azx_dev_free(struct snd_device *device)
  1716. {
  1717. return azx_free(device->device_data);
  1718. }
  1719. /*
  1720. * white/black-listing for position_fix
  1721. */
  1722. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1723. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
  1724. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
  1725. SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
  1726. {}
  1727. };
  1728. static int __devinit check_position_fix(struct azx *chip, int fix)
  1729. {
  1730. const struct snd_pci_quirk *q;
  1731. /* Check VIA HD Audio Controller exist */
  1732. if (chip->pci->vendor == PCI_VENDOR_ID_VIA &&
  1733. chip->pci->device == VIA_HDAC_DEVICE_ID) {
  1734. chip->via_dmapos_patch = 1;
  1735. /* Use link position directly, avoid any transfer problem. */
  1736. return POS_FIX_LPIB;
  1737. }
  1738. chip->via_dmapos_patch = 0;
  1739. if (fix == POS_FIX_AUTO) {
  1740. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1741. if (q) {
  1742. printk(KERN_INFO
  1743. "hda_intel: position_fix set to %d "
  1744. "for device %04x:%04x\n",
  1745. q->value, q->subvendor, q->subdevice);
  1746. return q->value;
  1747. }
  1748. }
  1749. return fix;
  1750. }
  1751. /*
  1752. * black-lists for probe_mask
  1753. */
  1754. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1755. /* Thinkpad often breaks the controller communication when accessing
  1756. * to the non-working (or non-existing) modem codec slot.
  1757. */
  1758. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1759. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1760. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1761. {}
  1762. };
  1763. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1764. {
  1765. const struct snd_pci_quirk *q;
  1766. if (probe_mask[dev] == -1) {
  1767. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1768. if (q) {
  1769. printk(KERN_INFO
  1770. "hda_intel: probe_mask set to 0x%x "
  1771. "for device %04x:%04x\n",
  1772. q->value, q->subvendor, q->subdevice);
  1773. probe_mask[dev] = q->value;
  1774. }
  1775. }
  1776. }
  1777. /*
  1778. * constructor
  1779. */
  1780. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1781. int dev, int driver_type,
  1782. struct azx **rchip)
  1783. {
  1784. struct azx *chip;
  1785. int i, err;
  1786. unsigned short gcap;
  1787. static struct snd_device_ops ops = {
  1788. .dev_free = azx_dev_free,
  1789. };
  1790. *rchip = NULL;
  1791. err = pci_enable_device(pci);
  1792. if (err < 0)
  1793. return err;
  1794. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1795. if (!chip) {
  1796. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1797. pci_disable_device(pci);
  1798. return -ENOMEM;
  1799. }
  1800. spin_lock_init(&chip->reg_lock);
  1801. mutex_init(&chip->open_mutex);
  1802. chip->card = card;
  1803. chip->pci = pci;
  1804. chip->irq = -1;
  1805. chip->driver_type = driver_type;
  1806. chip->msi = enable_msi;
  1807. chip->dev_index = dev;
  1808. INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
  1809. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1810. check_probe_mask(chip, dev);
  1811. chip->single_cmd = single_cmd;
  1812. if (bdl_pos_adj[dev] < 0) {
  1813. switch (chip->driver_type) {
  1814. case AZX_DRIVER_ICH:
  1815. bdl_pos_adj[dev] = 1;
  1816. break;
  1817. default:
  1818. bdl_pos_adj[dev] = 32;
  1819. break;
  1820. }
  1821. }
  1822. #if BITS_PER_LONG != 64
  1823. /* Fix up base address on ULI M5461 */
  1824. if (chip->driver_type == AZX_DRIVER_ULI) {
  1825. u16 tmp3;
  1826. pci_read_config_word(pci, 0x40, &tmp3);
  1827. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1828. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1829. }
  1830. #endif
  1831. err = pci_request_regions(pci, "ICH HD audio");
  1832. if (err < 0) {
  1833. kfree(chip);
  1834. pci_disable_device(pci);
  1835. return err;
  1836. }
  1837. chip->addr = pci_resource_start(pci, 0);
  1838. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1839. if (chip->remap_addr == NULL) {
  1840. snd_printk(KERN_ERR SFX "ioremap error\n");
  1841. err = -ENXIO;
  1842. goto errout;
  1843. }
  1844. if (chip->msi)
  1845. if (pci_enable_msi(pci) < 0)
  1846. chip->msi = 0;
  1847. if (azx_acquire_irq(chip, 0) < 0) {
  1848. err = -EBUSY;
  1849. goto errout;
  1850. }
  1851. pci_set_master(pci);
  1852. synchronize_irq(chip->irq);
  1853. gcap = azx_readw(chip, GCAP);
  1854. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1855. /* allow 64bit DMA address if supported by H/W */
  1856. if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
  1857. pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
  1858. /* read number of streams from GCAP register instead of using
  1859. * hardcoded value
  1860. */
  1861. chip->capture_streams = (gcap >> 8) & 0x0f;
  1862. chip->playback_streams = (gcap >> 12) & 0x0f;
  1863. if (!chip->playback_streams && !chip->capture_streams) {
  1864. /* gcap didn't give any info, switching to old method */
  1865. switch (chip->driver_type) {
  1866. case AZX_DRIVER_ULI:
  1867. chip->playback_streams = ULI_NUM_PLAYBACK;
  1868. chip->capture_streams = ULI_NUM_CAPTURE;
  1869. break;
  1870. case AZX_DRIVER_ATIHDMI:
  1871. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1872. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1873. break;
  1874. default:
  1875. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1876. chip->capture_streams = ICH6_NUM_CAPTURE;
  1877. break;
  1878. }
  1879. }
  1880. chip->capture_index_offset = 0;
  1881. chip->playback_index_offset = chip->capture_streams;
  1882. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1883. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1884. GFP_KERNEL);
  1885. if (!chip->azx_dev) {
  1886. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1887. goto errout;
  1888. }
  1889. for (i = 0; i < chip->num_streams; i++) {
  1890. /* allocate memory for the BDL for each stream */
  1891. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1892. snd_dma_pci_data(chip->pci),
  1893. BDL_SIZE, &chip->azx_dev[i].bdl);
  1894. if (err < 0) {
  1895. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1896. goto errout;
  1897. }
  1898. }
  1899. /* allocate memory for the position buffer */
  1900. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1901. snd_dma_pci_data(chip->pci),
  1902. chip->num_streams * 8, &chip->posbuf);
  1903. if (err < 0) {
  1904. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1905. goto errout;
  1906. }
  1907. /* allocate CORB/RIRB */
  1908. if (!chip->single_cmd) {
  1909. err = azx_alloc_cmd_io(chip);
  1910. if (err < 0)
  1911. goto errout;
  1912. }
  1913. /* initialize streams */
  1914. azx_init_stream(chip);
  1915. /* initialize chip */
  1916. azx_init_pci(chip);
  1917. azx_init_chip(chip);
  1918. /* codec detection */
  1919. if (!chip->codec_mask) {
  1920. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1921. err = -ENODEV;
  1922. goto errout;
  1923. }
  1924. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1925. if (err <0) {
  1926. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1927. goto errout;
  1928. }
  1929. strcpy(card->driver, "HDA-Intel");
  1930. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1931. sprintf(card->longname, "%s at 0x%lx irq %i",
  1932. card->shortname, chip->addr, chip->irq);
  1933. *rchip = chip;
  1934. return 0;
  1935. errout:
  1936. azx_free(chip);
  1937. return err;
  1938. }
  1939. static void power_down_all_codecs(struct azx *chip)
  1940. {
  1941. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1942. /* The codecs were powered up in snd_hda_codec_new().
  1943. * Now all initialization done, so turn them down if possible
  1944. */
  1945. struct hda_codec *codec;
  1946. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1947. snd_hda_power_down(codec);
  1948. }
  1949. #endif
  1950. }
  1951. static int __devinit azx_probe(struct pci_dev *pci,
  1952. const struct pci_device_id *pci_id)
  1953. {
  1954. static int dev;
  1955. struct snd_card *card;
  1956. struct azx *chip;
  1957. int err;
  1958. if (dev >= SNDRV_CARDS)
  1959. return -ENODEV;
  1960. if (!enable[dev]) {
  1961. dev++;
  1962. return -ENOENT;
  1963. }
  1964. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1965. if (!card) {
  1966. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1967. return -ENOMEM;
  1968. }
  1969. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1970. if (err < 0) {
  1971. snd_card_free(card);
  1972. return err;
  1973. }
  1974. card->private_data = chip;
  1975. /* create codec instances */
  1976. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1977. if (err < 0) {
  1978. snd_card_free(card);
  1979. return err;
  1980. }
  1981. /* create PCM streams */
  1982. err = snd_hda_build_pcms(chip->bus);
  1983. if (err < 0) {
  1984. snd_card_free(card);
  1985. return err;
  1986. }
  1987. /* create mixer controls */
  1988. err = azx_mixer_create(chip);
  1989. if (err < 0) {
  1990. snd_card_free(card);
  1991. return err;
  1992. }
  1993. snd_card_set_dev(card, &pci->dev);
  1994. err = snd_card_register(card);
  1995. if (err < 0) {
  1996. snd_card_free(card);
  1997. return err;
  1998. }
  1999. pci_set_drvdata(pci, card);
  2000. chip->running = 1;
  2001. power_down_all_codecs(chip);
  2002. azx_notifier_register(chip);
  2003. dev++;
  2004. return err;
  2005. }
  2006. static void __devexit azx_remove(struct pci_dev *pci)
  2007. {
  2008. snd_card_free(pci_get_drvdata(pci));
  2009. pci_set_drvdata(pci, NULL);
  2010. }
  2011. /* PCI IDs */
  2012. static struct pci_device_id azx_ids[] = {
  2013. /* ICH 6..10 */
  2014. { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
  2015. { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
  2016. { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
  2017. { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
  2018. { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
  2019. { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
  2020. { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
  2021. { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
  2022. { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
  2023. /* PCH */
  2024. { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
  2025. /* SCH */
  2026. { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
  2027. /* ATI SB 450/600 */
  2028. { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
  2029. { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
  2030. /* ATI HDMI */
  2031. { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
  2032. { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
  2033. { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
  2034. { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
  2035. { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
  2036. { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
  2037. { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
  2038. { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
  2039. { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
  2040. { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
  2041. { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
  2042. { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
  2043. { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
  2044. { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
  2045. /* VIA VT8251/VT8237A */
  2046. { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
  2047. /* SIS966 */
  2048. { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
  2049. /* ULI M5461 */
  2050. { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
  2051. /* NVIDIA MCP */
  2052. { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
  2053. { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
  2054. { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
  2055. { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
  2056. { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
  2057. { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
  2058. { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
  2059. { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
  2060. { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
  2061. { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
  2062. { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
  2063. { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
  2064. { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
  2065. { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
  2066. { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
  2067. { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
  2068. { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
  2069. { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
  2070. { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
  2071. { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
  2072. { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
  2073. { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
  2074. /* Teradici */
  2075. { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
  2076. { 0, }
  2077. };
  2078. MODULE_DEVICE_TABLE(pci, azx_ids);
  2079. /* pci_driver definition */
  2080. static struct pci_driver driver = {
  2081. .name = "HDA Intel",
  2082. .id_table = azx_ids,
  2083. .probe = azx_probe,
  2084. .remove = __devexit_p(azx_remove),
  2085. #ifdef CONFIG_PM
  2086. .suspend = azx_suspend,
  2087. .resume = azx_resume,
  2088. #endif
  2089. };
  2090. static int __init alsa_card_azx_init(void)
  2091. {
  2092. return pci_register_driver(&driver);
  2093. }
  2094. static void __exit alsa_card_azx_exit(void)
  2095. {
  2096. pci_unregister_driver(&driver);
  2097. }
  2098. module_init(alsa_card_azx_init)
  2099. module_exit(alsa_card_azx_exit)