netxen_nic_hw.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen Inc,
  26. * 18922 Forge Drive
  27. * Cupertino, CA 95014-0701
  28. *
  29. */
  30. #include "netxen_nic.h"
  31. #include "netxen_nic_hw.h"
  32. #include "netxen_nic_phan_reg.h"
  33. #include <linux/firmware.h>
  34. #include <net/ip.h>
  35. #define MASK(n) ((1ULL<<(n))-1)
  36. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  37. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  38. #define MS_WIN(addr) (addr & 0x0ffc0000)
  39. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  40. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  41. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  42. #define CRB_WINDOW_2M (0x130060)
  43. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  44. #define CRB_INDIRECT_2M (0x1e0000UL)
  45. #ifndef readq
  46. static inline u64 readq(void __iomem *addr)
  47. {
  48. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  49. }
  50. #endif
  51. #ifndef writeq
  52. static inline void writeq(u64 val, void __iomem *addr)
  53. {
  54. writel(((u32) (val)), (addr));
  55. writel(((u32) (val >> 32)), (addr + 4));
  56. }
  57. #endif
  58. #define CRB_WIN_LOCK_TIMEOUT 100000000
  59. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  60. {{{0, 0, 0, 0} } }, /* 0: PCI */
  61. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  62. {1, 0x0110000, 0x0120000, 0x130000},
  63. {1, 0x0120000, 0x0122000, 0x124000},
  64. {1, 0x0130000, 0x0132000, 0x126000},
  65. {1, 0x0140000, 0x0142000, 0x128000},
  66. {1, 0x0150000, 0x0152000, 0x12a000},
  67. {1, 0x0160000, 0x0170000, 0x110000},
  68. {1, 0x0170000, 0x0172000, 0x12e000},
  69. {0, 0x0000000, 0x0000000, 0x000000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {1, 0x01e0000, 0x01e0800, 0x122000},
  76. {0, 0x0000000, 0x0000000, 0x000000} } },
  77. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  78. {{{0, 0, 0, 0} } }, /* 3: */
  79. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  80. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  81. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  82. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  83. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  99. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  115. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  131. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  147. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  148. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  149. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  150. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  151. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  152. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  153. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  154. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  155. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  156. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  157. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  158. {{{0, 0, 0, 0} } }, /* 23: */
  159. {{{0, 0, 0, 0} } }, /* 24: */
  160. {{{0, 0, 0, 0} } }, /* 25: */
  161. {{{0, 0, 0, 0} } }, /* 26: */
  162. {{{0, 0, 0, 0} } }, /* 27: */
  163. {{{0, 0, 0, 0} } }, /* 28: */
  164. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  165. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  166. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  167. {{{0} } }, /* 32: PCI */
  168. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  169. {1, 0x2110000, 0x2120000, 0x130000},
  170. {1, 0x2120000, 0x2122000, 0x124000},
  171. {1, 0x2130000, 0x2132000, 0x126000},
  172. {1, 0x2140000, 0x2142000, 0x128000},
  173. {1, 0x2150000, 0x2152000, 0x12a000},
  174. {1, 0x2160000, 0x2170000, 0x110000},
  175. {1, 0x2170000, 0x2172000, 0x12e000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000} } },
  184. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  185. {{{0} } }, /* 35: */
  186. {{{0} } }, /* 36: */
  187. {{{0} } }, /* 37: */
  188. {{{0} } }, /* 38: */
  189. {{{0} } }, /* 39: */
  190. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  191. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  192. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  193. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  194. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  195. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  196. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  197. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  198. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  199. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  200. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  201. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  202. {{{0} } }, /* 52: */
  203. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  204. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  205. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  206. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  207. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  208. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  209. {{{0} } }, /* 59: I2C0 */
  210. {{{0} } }, /* 60: I2C1 */
  211. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  212. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  213. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  214. };
  215. /*
  216. * top 12 bits of crb internal address (hub, agent)
  217. */
  218. static unsigned crb_hub_agt[64] =
  219. {
  220. 0,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  224. 0,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  247. 0,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  250. 0,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  252. 0,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  255. 0,
  256. 0,
  257. 0,
  258. 0,
  259. 0,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  261. 0,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  272. 0,
  273. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  274. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  275. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  276. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  277. 0,
  278. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  281. 0,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  283. 0,
  284. };
  285. /* PCI Windowing for DDR regions. */
  286. #define ADDR_IN_RANGE(addr, low, high) \
  287. (((addr) <= (high)) && ((addr) >= (low)))
  288. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  289. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  290. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  291. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  292. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  293. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  294. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  295. {
  296. struct netxen_adapter *adapter = netdev_priv(netdev);
  297. struct sockaddr *addr = p;
  298. if (netif_running(netdev))
  299. return -EBUSY;
  300. if (!is_valid_ether_addr(addr->sa_data))
  301. return -EADDRNOTAVAIL;
  302. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  303. /* For P3, MAC addr is not set in NIU */
  304. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  305. if (adapter->macaddr_set)
  306. adapter->macaddr_set(adapter, addr->sa_data);
  307. return 0;
  308. }
  309. #define NETXEN_UNICAST_ADDR(port, index) \
  310. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  311. #define NETXEN_MCAST_ADDR(port, index) \
  312. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  313. #define MAC_HI(addr) \
  314. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  315. #define MAC_LO(addr) \
  316. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  317. static int
  318. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  319. {
  320. u32 val = 0;
  321. u16 port = adapter->physical_port;
  322. u8 *addr = adapter->netdev->dev_addr;
  323. if (adapter->mc_enabled)
  324. return 0;
  325. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  326. val |= (1UL << (28+port));
  327. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  328. /* add broadcast addr to filter */
  329. val = 0xffffff;
  330. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  331. netxen_crb_writelit_adapter(adapter,
  332. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  333. /* add station addr to filter */
  334. val = MAC_HI(addr);
  335. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  336. val = MAC_LO(addr);
  337. netxen_crb_writelit_adapter(adapter,
  338. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  339. adapter->mc_enabled = 1;
  340. return 0;
  341. }
  342. static int
  343. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  344. {
  345. u32 val = 0;
  346. u16 port = adapter->physical_port;
  347. u8 *addr = adapter->netdev->dev_addr;
  348. if (!adapter->mc_enabled)
  349. return 0;
  350. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  351. val &= ~(1UL << (28+port));
  352. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  353. val = MAC_HI(addr);
  354. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  355. val = MAC_LO(addr);
  356. netxen_crb_writelit_adapter(adapter,
  357. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  358. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  359. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  360. adapter->mc_enabled = 0;
  361. return 0;
  362. }
  363. static int
  364. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  365. int index, u8 *addr)
  366. {
  367. u32 hi = 0, lo = 0;
  368. u16 port = adapter->physical_port;
  369. lo = MAC_LO(addr);
  370. hi = MAC_HI(addr);
  371. netxen_crb_writelit_adapter(adapter,
  372. NETXEN_MCAST_ADDR(port, index), hi);
  373. netxen_crb_writelit_adapter(adapter,
  374. NETXEN_MCAST_ADDR(port, index)+4, lo);
  375. return 0;
  376. }
  377. void netxen_p2_nic_set_multi(struct net_device *netdev)
  378. {
  379. struct netxen_adapter *adapter = netdev_priv(netdev);
  380. struct dev_mc_list *mc_ptr;
  381. u8 null_addr[6];
  382. int index = 0;
  383. memset(null_addr, 0, 6);
  384. if (netdev->flags & IFF_PROMISC) {
  385. adapter->set_promisc(adapter,
  386. NETXEN_NIU_PROMISC_MODE);
  387. /* Full promiscuous mode */
  388. netxen_nic_disable_mcast_filter(adapter);
  389. return;
  390. }
  391. if (netdev->mc_count == 0) {
  392. adapter->set_promisc(adapter,
  393. NETXEN_NIU_NON_PROMISC_MODE);
  394. netxen_nic_disable_mcast_filter(adapter);
  395. return;
  396. }
  397. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  398. if (netdev->flags & IFF_ALLMULTI ||
  399. netdev->mc_count > adapter->max_mc_count) {
  400. netxen_nic_disable_mcast_filter(adapter);
  401. return;
  402. }
  403. netxen_nic_enable_mcast_filter(adapter);
  404. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  405. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  406. if (index != netdev->mc_count)
  407. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  408. netxen_nic_driver_name, netdev->name);
  409. /* Clear out remaining addresses */
  410. for (; index < adapter->max_mc_count; index++)
  411. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  412. }
  413. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  414. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  415. {
  416. nx_mac_list_t *cur, *prev;
  417. /* if in del_list, move it to adapter->mac_list */
  418. for (cur = *del_list, prev = NULL; cur;) {
  419. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  420. if (prev == NULL)
  421. *del_list = cur->next;
  422. else
  423. prev->next = cur->next;
  424. cur->next = adapter->mac_list;
  425. adapter->mac_list = cur;
  426. return 0;
  427. }
  428. prev = cur;
  429. cur = cur->next;
  430. }
  431. /* make sure to add each mac address only once */
  432. for (cur = adapter->mac_list; cur; cur = cur->next) {
  433. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  434. return 0;
  435. }
  436. /* not in del_list, create new entry and add to add_list */
  437. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  438. if (cur == NULL) {
  439. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  440. "not work properly from now.\n", __func__);
  441. return -1;
  442. }
  443. memcpy(cur->mac_addr, addr, ETH_ALEN);
  444. cur->next = *add_list;
  445. *add_list = cur;
  446. return 0;
  447. }
  448. static int
  449. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  450. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  451. {
  452. u32 i, producer, consumer;
  453. struct netxen_cmd_buffer *pbuf;
  454. struct cmd_desc_type0 *cmd_desc;
  455. struct nx_host_tx_ring *tx_ring;
  456. i = 0;
  457. tx_ring = &adapter->tx_ring;
  458. netif_tx_lock_bh(adapter->netdev);
  459. producer = tx_ring->producer;
  460. consumer = tx_ring->sw_consumer;
  461. if (nr_desc > find_diff_among(producer, consumer, tx_ring->num_desc)) {
  462. netif_tx_unlock_bh(adapter->netdev);
  463. return -EBUSY;
  464. }
  465. do {
  466. cmd_desc = &cmd_desc_arr[i];
  467. pbuf = &tx_ring->cmd_buf_arr[producer];
  468. pbuf->skb = NULL;
  469. pbuf->frag_count = 0;
  470. memcpy(&tx_ring->desc_head[producer],
  471. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  472. producer = get_next_index(producer, tx_ring->num_desc);
  473. i++;
  474. } while (i != nr_desc);
  475. tx_ring->producer = producer;
  476. netxen_nic_update_cmd_producer(adapter, tx_ring, producer);
  477. netif_tx_unlock_bh(adapter->netdev);
  478. return 0;
  479. }
  480. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  481. u8 *addr, unsigned op)
  482. {
  483. struct netxen_adapter *adapter = netdev_priv(dev);
  484. nx_nic_req_t req;
  485. nx_mac_req_t *mac_req;
  486. u64 word;
  487. int rv;
  488. memset(&req, 0, sizeof(nx_nic_req_t));
  489. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  490. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  491. req.req_hdr = cpu_to_le64(word);
  492. mac_req = (nx_mac_req_t *)&req.words[0];
  493. mac_req->op = op;
  494. memcpy(mac_req->mac_addr, addr, 6);
  495. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  496. if (rv != 0) {
  497. printk(KERN_ERR "ERROR. Could not send mac update\n");
  498. return rv;
  499. }
  500. return 0;
  501. }
  502. void netxen_p3_nic_set_multi(struct net_device *netdev)
  503. {
  504. struct netxen_adapter *adapter = netdev_priv(netdev);
  505. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  506. struct dev_mc_list *mc_ptr;
  507. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  508. u32 mode = VPORT_MISS_MODE_DROP;
  509. del_list = adapter->mac_list;
  510. adapter->mac_list = NULL;
  511. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  512. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  513. if (netdev->flags & IFF_PROMISC) {
  514. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  515. goto send_fw_cmd;
  516. }
  517. if ((netdev->flags & IFF_ALLMULTI) ||
  518. (netdev->mc_count > adapter->max_mc_count)) {
  519. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  520. goto send_fw_cmd;
  521. }
  522. if (netdev->mc_count > 0) {
  523. for (mc_ptr = netdev->mc_list; mc_ptr;
  524. mc_ptr = mc_ptr->next) {
  525. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  526. &add_list, &del_list);
  527. }
  528. }
  529. send_fw_cmd:
  530. adapter->set_promisc(adapter, mode);
  531. for (cur = del_list; cur;) {
  532. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  533. next = cur->next;
  534. kfree(cur);
  535. cur = next;
  536. }
  537. for (cur = add_list; cur;) {
  538. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  539. next = cur->next;
  540. cur->next = adapter->mac_list;
  541. adapter->mac_list = cur;
  542. cur = next;
  543. }
  544. }
  545. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  546. {
  547. nx_nic_req_t req;
  548. u64 word;
  549. memset(&req, 0, sizeof(nx_nic_req_t));
  550. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  551. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  552. ((u64)adapter->portnum << 16);
  553. req.req_hdr = cpu_to_le64(word);
  554. req.words[0] = cpu_to_le64(mode);
  555. return netxen_send_cmd_descs(adapter,
  556. (struct cmd_desc_type0 *)&req, 1);
  557. }
  558. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  559. {
  560. nx_mac_list_t *cur, *next;
  561. cur = adapter->mac_list;
  562. while (cur) {
  563. next = cur->next;
  564. kfree(cur);
  565. cur = next;
  566. }
  567. }
  568. #define NETXEN_CONFIG_INTR_COALESCE 3
  569. /*
  570. * Send the interrupt coalescing parameter set by ethtool to the card.
  571. */
  572. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  573. {
  574. nx_nic_req_t req;
  575. u64 word;
  576. int rv;
  577. memset(&req, 0, sizeof(nx_nic_req_t));
  578. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  579. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  580. req.req_hdr = cpu_to_le64(word);
  581. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  582. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  583. if (rv != 0) {
  584. printk(KERN_ERR "ERROR. Could not send "
  585. "interrupt coalescing parameters\n");
  586. }
  587. return rv;
  588. }
  589. #define RSS_HASHTYPE_IP_TCP 0x3
  590. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  591. {
  592. nx_nic_req_t req;
  593. u64 word;
  594. int i, rv;
  595. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  596. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  597. 0x255b0ec26d5a56daULL };
  598. memset(&req, 0, sizeof(nx_nic_req_t));
  599. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  600. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  601. req.req_hdr = cpu_to_le64(word);
  602. /*
  603. * RSS request:
  604. * bits 3-0: hash_method
  605. * 5-4: hash_type_ipv4
  606. * 7-6: hash_type_ipv6
  607. * 8: enable
  608. * 9: use indirection table
  609. * 47-10: reserved
  610. * 63-48: indirection table mask
  611. */
  612. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  613. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  614. ((u64)(enable & 0x1) << 8) |
  615. ((0x7ULL) << 48);
  616. req.words[0] = cpu_to_le64(word);
  617. for (i = 0; i < 5; i++)
  618. req.words[i+1] = cpu_to_le64(key[i]);
  619. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  620. if (rv != 0) {
  621. printk(KERN_ERR "%s: could not configure RSS\n",
  622. adapter->netdev->name);
  623. }
  624. return rv;
  625. }
  626. /*
  627. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  628. * @returns 0 on success, negative on failure
  629. */
  630. #define MTU_FUDGE_FACTOR 100
  631. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  632. {
  633. struct netxen_adapter *adapter = netdev_priv(netdev);
  634. int max_mtu;
  635. int rc = 0;
  636. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  637. max_mtu = P3_MAX_MTU;
  638. else
  639. max_mtu = P2_MAX_MTU;
  640. if (mtu > max_mtu) {
  641. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  642. netdev->name, max_mtu);
  643. return -EINVAL;
  644. }
  645. if (adapter->set_mtu)
  646. rc = adapter->set_mtu(adapter, mtu);
  647. if (!rc)
  648. netdev->mtu = mtu;
  649. return rc;
  650. }
  651. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  652. int size, __le32 * buf)
  653. {
  654. int i, v, addr;
  655. __le32 *ptr32;
  656. addr = base;
  657. ptr32 = buf;
  658. for (i = 0; i < size / sizeof(u32); i++) {
  659. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  660. return -1;
  661. *ptr32 = cpu_to_le32(v);
  662. ptr32++;
  663. addr += sizeof(u32);
  664. }
  665. if ((char *)buf + size > (char *)ptr32) {
  666. __le32 local;
  667. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  668. return -1;
  669. local = cpu_to_le32(v);
  670. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  671. }
  672. return 0;
  673. }
  674. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  675. {
  676. __le32 *pmac = (__le32 *) mac;
  677. u32 offset;
  678. offset = NETXEN_USER_START +
  679. offsetof(struct netxen_new_user_info, mac_addr) +
  680. adapter->portnum * sizeof(u64);
  681. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  682. return -1;
  683. if (*mac == cpu_to_le64(~0ULL)) {
  684. offset = NETXEN_USER_START_OLD +
  685. offsetof(struct netxen_user_old_info, mac_addr) +
  686. adapter->portnum * sizeof(u64);
  687. if (netxen_get_flash_block(adapter,
  688. offset, sizeof(u64), pmac) == -1)
  689. return -1;
  690. if (*mac == cpu_to_le64(~0ULL))
  691. return -1;
  692. }
  693. return 0;
  694. }
  695. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  696. {
  697. uint32_t crbaddr, mac_hi, mac_lo;
  698. int pci_func = adapter->ahw.pci_func;
  699. crbaddr = CRB_MAC_BLOCK_START +
  700. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  701. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  702. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  703. if (pci_func & 1)
  704. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  705. else
  706. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  707. return 0;
  708. }
  709. #define CRB_WIN_LOCK_TIMEOUT 100000000
  710. static int crb_win_lock(struct netxen_adapter *adapter)
  711. {
  712. int done = 0, timeout = 0;
  713. while (!done) {
  714. /* acquire semaphore3 from PCI HW block */
  715. adapter->hw_read_wx(adapter,
  716. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  717. if (done == 1)
  718. break;
  719. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  720. return -1;
  721. timeout++;
  722. udelay(1);
  723. }
  724. netxen_crb_writelit_adapter(adapter,
  725. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  726. return 0;
  727. }
  728. static void crb_win_unlock(struct netxen_adapter *adapter)
  729. {
  730. int val;
  731. adapter->hw_read_wx(adapter,
  732. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  733. }
  734. /*
  735. * Changes the CRB window to the specified window.
  736. */
  737. void
  738. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  739. {
  740. void __iomem *offset;
  741. u32 tmp;
  742. int count = 0;
  743. uint8_t func = adapter->ahw.pci_func;
  744. if (adapter->curr_window == wndw)
  745. return;
  746. /*
  747. * Move the CRB window.
  748. * We need to write to the "direct access" region of PCI
  749. * to avoid a race condition where the window register has
  750. * not been successfully written across CRB before the target
  751. * register address is received by PCI. The direct region bypasses
  752. * the CRB bus.
  753. */
  754. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  755. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  756. if (wndw & 0x1)
  757. wndw = NETXEN_WINDOW_ONE;
  758. writel(wndw, offset);
  759. /* MUST make sure window is set before we forge on... */
  760. while ((tmp = readl(offset)) != wndw) {
  761. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  762. "registered properly: 0x%08x.\n",
  763. netxen_nic_driver_name, __func__, tmp);
  764. mdelay(1);
  765. if (count >= 10)
  766. break;
  767. count++;
  768. }
  769. if (wndw == NETXEN_WINDOW_ONE)
  770. adapter->curr_window = 1;
  771. else
  772. adapter->curr_window = 0;
  773. }
  774. /*
  775. * Return -1 if off is not valid,
  776. * 1 if window access is needed. 'off' is set to offset from
  777. * CRB space in 128M pci map
  778. * 0 if no window access is needed. 'off' is set to 2M addr
  779. * In: 'off' is offset from base in 128M pci map
  780. */
  781. static int
  782. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  783. ulong *off, int len)
  784. {
  785. unsigned long end = *off + len;
  786. crb_128M_2M_sub_block_map_t *m;
  787. if (*off >= NETXEN_CRB_MAX)
  788. return -1;
  789. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  790. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  791. (ulong)adapter->ahw.pci_base0;
  792. return 0;
  793. }
  794. if (*off < NETXEN_PCI_CRBSPACE)
  795. return -1;
  796. *off -= NETXEN_PCI_CRBSPACE;
  797. end = *off + len;
  798. /*
  799. * Try direct map
  800. */
  801. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  802. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  803. *off = *off + m->start_2M - m->start_128M +
  804. (ulong)adapter->ahw.pci_base0;
  805. return 0;
  806. }
  807. /*
  808. * Not in direct map, use crb window
  809. */
  810. return 1;
  811. }
  812. /*
  813. * In: 'off' is offset from CRB space in 128M pci map
  814. * Out: 'off' is 2M pci map addr
  815. * side effect: lock crb window
  816. */
  817. static void
  818. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  819. {
  820. u32 win_read;
  821. adapter->crb_win = CRB_HI(*off);
  822. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  823. /*
  824. * Read back value to make sure write has gone through before trying
  825. * to use it.
  826. */
  827. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  828. if (win_read != adapter->crb_win) {
  829. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  830. "Read crbwin (0x%x), off=0x%lx\n",
  831. __func__, adapter->crb_win, win_read, *off);
  832. }
  833. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  834. (ulong)adapter->ahw.pci_base0;
  835. }
  836. static int
  837. netxen_do_load_firmware(struct netxen_adapter *adapter, const char *fwname,
  838. const struct firmware *fw)
  839. {
  840. u64 *ptr64;
  841. u32 i, flashaddr, size;
  842. struct pci_dev *pdev = adapter->pdev;
  843. if (fw)
  844. dev_info(&pdev->dev, "loading firmware from file %s\n", fwname);
  845. else
  846. dev_info(&pdev->dev, "loading firmware from flash\n");
  847. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  848. adapter->pci_write_normalize(adapter,
  849. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  850. if (fw) {
  851. __le64 data;
  852. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  853. ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
  854. flashaddr = NETXEN_BOOTLD_START;
  855. for (i = 0; i < size; i++) {
  856. data = cpu_to_le64(ptr64[i]);
  857. adapter->pci_mem_write(adapter, flashaddr, &data, 8);
  858. flashaddr += 8;
  859. }
  860. size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
  861. size = (__force u32)cpu_to_le32(size) / 8;
  862. ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
  863. flashaddr = NETXEN_IMAGE_START;
  864. for (i = 0; i < size; i++) {
  865. data = cpu_to_le64(ptr64[i]);
  866. if (adapter->pci_mem_write(adapter,
  867. flashaddr, &data, 8))
  868. return -EIO;
  869. flashaddr += 8;
  870. }
  871. } else {
  872. u32 data;
  873. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
  874. flashaddr = NETXEN_BOOTLD_START;
  875. for (i = 0; i < size; i++) {
  876. if (netxen_rom_fast_read(adapter,
  877. flashaddr, (int *)&data) != 0)
  878. return -EIO;
  879. if (adapter->pci_mem_write(adapter,
  880. flashaddr, &data, 4))
  881. return -EIO;
  882. flashaddr += 4;
  883. }
  884. }
  885. msleep(1);
  886. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  887. adapter->pci_write_normalize(adapter,
  888. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  889. else {
  890. adapter->pci_write_normalize(adapter,
  891. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  892. adapter->pci_write_normalize(adapter,
  893. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  894. }
  895. return 0;
  896. }
  897. static int
  898. netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname,
  899. const struct firmware *fw)
  900. {
  901. __le32 val;
  902. u32 major, minor, build, ver, min_ver, bios;
  903. struct pci_dev *pdev = adapter->pdev;
  904. if (fw->size < NX_FW_MIN_SIZE)
  905. return -EINVAL;
  906. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
  907. if ((__force u32)val != NETXEN_BDINFO_MAGIC)
  908. return -EINVAL;
  909. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  910. major = (__force u32)val & 0xff;
  911. minor = ((__force u32)val >> 8) & 0xff;
  912. build = (__force u32)val >> 16;
  913. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  914. min_ver = NETXEN_VERSION_CODE(4, 0, 216);
  915. else
  916. min_ver = NETXEN_VERSION_CODE(3, 4, 216);
  917. ver = NETXEN_VERSION_CODE(major, minor, build);
  918. if ((major > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
  919. dev_err(&pdev->dev,
  920. "%s: firmware version %d.%d.%d unsupported\n",
  921. fwname, major, minor, build);
  922. return -EINVAL;
  923. }
  924. val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
  925. netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
  926. if ((__force u32)val != bios) {
  927. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  928. fwname);
  929. return -EINVAL;
  930. }
  931. /* check if flashed firmware is newer */
  932. if (netxen_rom_fast_read(adapter,
  933. NX_FW_VERSION_OFFSET, (int *)&val))
  934. return -EIO;
  935. major = (__force u32)val & 0xff;
  936. minor = ((__force u32)val >> 8) & 0xff;
  937. build = (__force u32)val >> 16;
  938. if (NETXEN_VERSION_CODE(major, minor, build) > ver)
  939. return -EINVAL;
  940. netxen_nic_reg_write(adapter, NETXEN_CAM_RAM(0x1fc),
  941. NETXEN_BDINFO_MAGIC);
  942. return 0;
  943. }
  944. static char *fw_name[] = { "nxromimg.bin", "nx3fwct.bin", "nx3fwmn.bin" };
  945. int netxen_load_firmware(struct netxen_adapter *adapter)
  946. {
  947. u32 capability, flashed_ver;
  948. const struct firmware *fw;
  949. int fw_type;
  950. struct pci_dev *pdev = adapter->pdev;
  951. int rc = 0;
  952. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  953. fw_type = NX_P2_MN_ROMIMAGE;
  954. goto request_fw;
  955. } else {
  956. fw_type = NX_P3_CT_ROMIMAGE;
  957. goto request_fw;
  958. }
  959. request_mn:
  960. capability = 0;
  961. netxen_rom_fast_read(adapter,
  962. NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
  963. if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
  964. adapter->hw_read_wx(adapter,
  965. NX_PEG_TUNE_CAPABILITY, &capability, 4);
  966. if (capability & NX_PEG_TUNE_MN_PRESENT) {
  967. fw_type = NX_P3_MN_ROMIMAGE;
  968. goto request_fw;
  969. }
  970. }
  971. request_fw:
  972. rc = request_firmware(&fw, fw_name[fw_type], &pdev->dev);
  973. if (rc != 0) {
  974. if (fw_type == NX_P3_CT_ROMIMAGE) {
  975. msleep(1);
  976. goto request_mn;
  977. }
  978. fw = NULL;
  979. goto load_fw;
  980. }
  981. rc = netxen_validate_firmware(adapter, fw_name[fw_type], fw);
  982. if (rc != 0) {
  983. release_firmware(fw);
  984. if (fw_type == NX_P3_CT_ROMIMAGE) {
  985. msleep(1);
  986. goto request_mn;
  987. }
  988. fw = NULL;
  989. }
  990. load_fw:
  991. rc = netxen_do_load_firmware(adapter, fw_name[fw_type], fw);
  992. if (fw)
  993. release_firmware(fw);
  994. return rc;
  995. }
  996. int
  997. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  998. ulong off, void *data, int len)
  999. {
  1000. void __iomem *addr;
  1001. BUG_ON(len != 4);
  1002. if (ADDR_IN_WINDOW1(off)) {
  1003. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  1004. } else { /* Window 0 */
  1005. addr = pci_base_offset(adapter, off);
  1006. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1007. }
  1008. if (!addr) {
  1009. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1010. return 1;
  1011. }
  1012. writel(*(u32 *) data, addr);
  1013. if (!ADDR_IN_WINDOW1(off))
  1014. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1015. return 0;
  1016. }
  1017. int
  1018. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  1019. ulong off, void *data, int len)
  1020. {
  1021. void __iomem *addr;
  1022. BUG_ON(len != 4);
  1023. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  1024. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  1025. } else { /* Window 0 */
  1026. addr = pci_base_offset(adapter, off);
  1027. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1028. }
  1029. if (!addr) {
  1030. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1031. return 1;
  1032. }
  1033. *(u32 *)data = readl(addr);
  1034. if (!ADDR_IN_WINDOW1(off))
  1035. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1036. return 0;
  1037. }
  1038. int
  1039. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1040. ulong off, void *data, int len)
  1041. {
  1042. unsigned long flags = 0;
  1043. int rv;
  1044. BUG_ON(len != 4);
  1045. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1046. if (rv == -1) {
  1047. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1048. __func__, off);
  1049. dump_stack();
  1050. return -1;
  1051. }
  1052. if (rv == 1) {
  1053. write_lock_irqsave(&adapter->adapter_lock, flags);
  1054. crb_win_lock(adapter);
  1055. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1056. writel(*(uint32_t *)data, (void __iomem *)off);
  1057. crb_win_unlock(adapter);
  1058. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1059. } else
  1060. writel(*(uint32_t *)data, (void __iomem *)off);
  1061. return 0;
  1062. }
  1063. int
  1064. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1065. ulong off, void *data, int len)
  1066. {
  1067. unsigned long flags = 0;
  1068. int rv;
  1069. BUG_ON(len != 4);
  1070. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1071. if (rv == -1) {
  1072. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1073. __func__, off);
  1074. dump_stack();
  1075. return -1;
  1076. }
  1077. if (rv == 1) {
  1078. write_lock_irqsave(&adapter->adapter_lock, flags);
  1079. crb_win_lock(adapter);
  1080. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1081. *(uint32_t *)data = readl((void __iomem *)off);
  1082. crb_win_unlock(adapter);
  1083. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1084. } else
  1085. *(uint32_t *)data = readl((void __iomem *)off);
  1086. return 0;
  1087. }
  1088. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  1089. {
  1090. adapter->hw_write_wx(adapter, off, &val, 4);
  1091. }
  1092. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  1093. {
  1094. int val;
  1095. adapter->hw_read_wx(adapter, off, &val, 4);
  1096. return val;
  1097. }
  1098. /* Change the window to 0, write and change back to window 1. */
  1099. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1100. {
  1101. adapter->hw_write_wx(adapter, index, &value, 4);
  1102. }
  1103. /* Change the window to 0, read and change back to window 1. */
  1104. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1105. {
  1106. adapter->hw_read_wx(adapter, index, value, 4);
  1107. }
  1108. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1109. {
  1110. adapter->hw_write_wx(adapter, index, &value, 4);
  1111. }
  1112. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1113. {
  1114. adapter->hw_read_wx(adapter, index, value, 4);
  1115. }
  1116. /*
  1117. * check memory access boundary.
  1118. * used by test agent. support ddr access only for now
  1119. */
  1120. static unsigned long
  1121. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1122. unsigned long long addr, int size)
  1123. {
  1124. if (!ADDR_IN_RANGE(addr,
  1125. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1126. !ADDR_IN_RANGE(addr+size-1,
  1127. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1128. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1129. return 0;
  1130. }
  1131. return 1;
  1132. }
  1133. static int netxen_pci_set_window_warning_count;
  1134. unsigned long
  1135. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1136. unsigned long long addr)
  1137. {
  1138. void __iomem *offset;
  1139. int window;
  1140. unsigned long long qdr_max;
  1141. uint8_t func = adapter->ahw.pci_func;
  1142. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1143. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1144. } else {
  1145. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1146. }
  1147. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1148. /* DDR network side */
  1149. addr -= NETXEN_ADDR_DDR_NET;
  1150. window = (addr >> 25) & 0x3ff;
  1151. if (adapter->ahw.ddr_mn_window != window) {
  1152. adapter->ahw.ddr_mn_window = window;
  1153. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1154. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1155. writel(window, offset);
  1156. /* MUST make sure window is set before we forge on... */
  1157. readl(offset);
  1158. }
  1159. addr -= (window * NETXEN_WINDOW_ONE);
  1160. addr += NETXEN_PCI_DDR_NET;
  1161. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1162. addr -= NETXEN_ADDR_OCM0;
  1163. addr += NETXEN_PCI_OCM0;
  1164. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1165. addr -= NETXEN_ADDR_OCM1;
  1166. addr += NETXEN_PCI_OCM1;
  1167. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1168. /* QDR network side */
  1169. addr -= NETXEN_ADDR_QDR_NET;
  1170. window = (addr >> 22) & 0x3f;
  1171. if (adapter->ahw.qdr_sn_window != window) {
  1172. adapter->ahw.qdr_sn_window = window;
  1173. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1174. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1175. writel((window << 22), offset);
  1176. /* MUST make sure window is set before we forge on... */
  1177. readl(offset);
  1178. }
  1179. addr -= (window * 0x400000);
  1180. addr += NETXEN_PCI_QDR_NET;
  1181. } else {
  1182. /*
  1183. * peg gdb frequently accesses memory that doesn't exist,
  1184. * this limits the chit chat so debugging isn't slowed down.
  1185. */
  1186. if ((netxen_pci_set_window_warning_count++ < 8)
  1187. || (netxen_pci_set_window_warning_count % 64 == 0))
  1188. printk("%s: Warning:netxen_nic_pci_set_window()"
  1189. " Unknown address range!\n",
  1190. netxen_nic_driver_name);
  1191. addr = -1UL;
  1192. }
  1193. return addr;
  1194. }
  1195. /*
  1196. * Note : only 32-bit writes!
  1197. */
  1198. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1199. u64 off, u32 data)
  1200. {
  1201. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1202. return 0;
  1203. }
  1204. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1205. {
  1206. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1207. }
  1208. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1209. u64 off, u32 data)
  1210. {
  1211. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1212. }
  1213. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1214. {
  1215. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1216. }
  1217. unsigned long
  1218. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1219. unsigned long long addr)
  1220. {
  1221. int window;
  1222. u32 win_read;
  1223. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1224. /* DDR network side */
  1225. window = MN_WIN(addr);
  1226. adapter->ahw.ddr_mn_window = window;
  1227. adapter->hw_write_wx(adapter,
  1228. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1229. &window, 4);
  1230. adapter->hw_read_wx(adapter,
  1231. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1232. &win_read, 4);
  1233. if ((win_read << 17) != window) {
  1234. printk(KERN_INFO "Written MNwin (0x%x) != "
  1235. "Read MNwin (0x%x)\n", window, win_read);
  1236. }
  1237. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1238. } else if (ADDR_IN_RANGE(addr,
  1239. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1240. if ((addr & 0x00ff800) == 0xff800) {
  1241. printk("%s: QM access not handled.\n", __func__);
  1242. addr = -1UL;
  1243. }
  1244. window = OCM_WIN(addr);
  1245. adapter->ahw.ddr_mn_window = window;
  1246. adapter->hw_write_wx(adapter,
  1247. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1248. &window, 4);
  1249. adapter->hw_read_wx(adapter,
  1250. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1251. &win_read, 4);
  1252. if ((win_read >> 7) != window) {
  1253. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1254. "Read OCMwin (0x%x)\n",
  1255. __func__, window, win_read);
  1256. }
  1257. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1258. } else if (ADDR_IN_RANGE(addr,
  1259. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1260. /* QDR network side */
  1261. window = MS_WIN(addr);
  1262. adapter->ahw.qdr_sn_window = window;
  1263. adapter->hw_write_wx(adapter,
  1264. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1265. &window, 4);
  1266. adapter->hw_read_wx(adapter,
  1267. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1268. &win_read, 4);
  1269. if (win_read != window) {
  1270. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1271. "Read MSwin (0x%x)\n",
  1272. __func__, window, win_read);
  1273. }
  1274. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1275. } else {
  1276. /*
  1277. * peg gdb frequently accesses memory that doesn't exist,
  1278. * this limits the chit chat so debugging isn't slowed down.
  1279. */
  1280. if ((netxen_pci_set_window_warning_count++ < 8)
  1281. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1282. printk("%s: Warning:%s Unknown address range!\n",
  1283. __func__, netxen_nic_driver_name);
  1284. }
  1285. addr = -1UL;
  1286. }
  1287. return addr;
  1288. }
  1289. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1290. unsigned long long addr)
  1291. {
  1292. int window;
  1293. unsigned long long qdr_max;
  1294. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1295. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1296. else
  1297. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1298. if (ADDR_IN_RANGE(addr,
  1299. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1300. /* DDR network side */
  1301. BUG(); /* MN access can not come here */
  1302. } else if (ADDR_IN_RANGE(addr,
  1303. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1304. return 1;
  1305. } else if (ADDR_IN_RANGE(addr,
  1306. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1307. return 1;
  1308. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1309. /* QDR network side */
  1310. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1311. if (adapter->ahw.qdr_sn_window == window)
  1312. return 1;
  1313. }
  1314. return 0;
  1315. }
  1316. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1317. u64 off, void *data, int size)
  1318. {
  1319. unsigned long flags;
  1320. void __iomem *addr, *mem_ptr = NULL;
  1321. int ret = 0;
  1322. u64 start;
  1323. unsigned long mem_base;
  1324. unsigned long mem_page;
  1325. write_lock_irqsave(&adapter->adapter_lock, flags);
  1326. /*
  1327. * If attempting to access unknown address or straddle hw windows,
  1328. * do not access.
  1329. */
  1330. start = adapter->pci_set_window(adapter, off);
  1331. if ((start == -1UL) ||
  1332. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1333. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1334. printk(KERN_ERR "%s out of bound pci memory access. "
  1335. "offset is 0x%llx\n", netxen_nic_driver_name,
  1336. (unsigned long long)off);
  1337. return -1;
  1338. }
  1339. addr = pci_base_offset(adapter, start);
  1340. if (!addr) {
  1341. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1342. mem_base = pci_resource_start(adapter->pdev, 0);
  1343. mem_page = start & PAGE_MASK;
  1344. /* Map two pages whenever user tries to access addresses in two
  1345. consecutive pages.
  1346. */
  1347. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1348. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1349. else
  1350. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1351. if (mem_ptr == NULL) {
  1352. *(uint8_t *)data = 0;
  1353. return -1;
  1354. }
  1355. addr = mem_ptr;
  1356. addr += start & (PAGE_SIZE - 1);
  1357. write_lock_irqsave(&adapter->adapter_lock, flags);
  1358. }
  1359. switch (size) {
  1360. case 1:
  1361. *(uint8_t *)data = readb(addr);
  1362. break;
  1363. case 2:
  1364. *(uint16_t *)data = readw(addr);
  1365. break;
  1366. case 4:
  1367. *(uint32_t *)data = readl(addr);
  1368. break;
  1369. case 8:
  1370. *(uint64_t *)data = readq(addr);
  1371. break;
  1372. default:
  1373. ret = -1;
  1374. break;
  1375. }
  1376. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1377. if (mem_ptr)
  1378. iounmap(mem_ptr);
  1379. return ret;
  1380. }
  1381. static int
  1382. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1383. void *data, int size)
  1384. {
  1385. unsigned long flags;
  1386. void __iomem *addr, *mem_ptr = NULL;
  1387. int ret = 0;
  1388. u64 start;
  1389. unsigned long mem_base;
  1390. unsigned long mem_page;
  1391. write_lock_irqsave(&adapter->adapter_lock, flags);
  1392. /*
  1393. * If attempting to access unknown address or straddle hw windows,
  1394. * do not access.
  1395. */
  1396. start = adapter->pci_set_window(adapter, off);
  1397. if ((start == -1UL) ||
  1398. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1399. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1400. printk(KERN_ERR "%s out of bound pci memory access. "
  1401. "offset is 0x%llx\n", netxen_nic_driver_name,
  1402. (unsigned long long)off);
  1403. return -1;
  1404. }
  1405. addr = pci_base_offset(adapter, start);
  1406. if (!addr) {
  1407. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1408. mem_base = pci_resource_start(adapter->pdev, 0);
  1409. mem_page = start & PAGE_MASK;
  1410. /* Map two pages whenever user tries to access addresses in two
  1411. * consecutive pages.
  1412. */
  1413. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1414. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1415. else
  1416. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1417. if (mem_ptr == NULL)
  1418. return -1;
  1419. addr = mem_ptr;
  1420. addr += start & (PAGE_SIZE - 1);
  1421. write_lock_irqsave(&adapter->adapter_lock, flags);
  1422. }
  1423. switch (size) {
  1424. case 1:
  1425. writeb(*(uint8_t *)data, addr);
  1426. break;
  1427. case 2:
  1428. writew(*(uint16_t *)data, addr);
  1429. break;
  1430. case 4:
  1431. writel(*(uint32_t *)data, addr);
  1432. break;
  1433. case 8:
  1434. writeq(*(uint64_t *)data, addr);
  1435. break;
  1436. default:
  1437. ret = -1;
  1438. break;
  1439. }
  1440. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1441. if (mem_ptr)
  1442. iounmap(mem_ptr);
  1443. return ret;
  1444. }
  1445. #define MAX_CTL_CHECK 1000
  1446. int
  1447. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1448. u64 off, void *data, int size)
  1449. {
  1450. unsigned long flags;
  1451. int i, j, ret = 0, loop, sz[2], off0;
  1452. uint32_t temp;
  1453. uint64_t off8, tmpw, word[2] = {0, 0};
  1454. void __iomem *mem_crb;
  1455. /*
  1456. * If not MN, go check for MS or invalid.
  1457. */
  1458. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1459. return netxen_nic_pci_mem_write_direct(adapter,
  1460. off, data, size);
  1461. off8 = off & 0xfffffff8;
  1462. off0 = off & 0x7;
  1463. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1464. sz[1] = size - sz[0];
  1465. loop = ((off0 + size - 1) >> 3) + 1;
  1466. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1467. if ((size != 8) || (off0 != 0)) {
  1468. for (i = 0; i < loop; i++) {
  1469. if (adapter->pci_mem_read(adapter,
  1470. off8 + (i << 3), &word[i], 8))
  1471. return -1;
  1472. }
  1473. }
  1474. switch (size) {
  1475. case 1:
  1476. tmpw = *((uint8_t *)data);
  1477. break;
  1478. case 2:
  1479. tmpw = *((uint16_t *)data);
  1480. break;
  1481. case 4:
  1482. tmpw = *((uint32_t *)data);
  1483. break;
  1484. case 8:
  1485. default:
  1486. tmpw = *((uint64_t *)data);
  1487. break;
  1488. }
  1489. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1490. word[0] |= tmpw << (off0 * 8);
  1491. if (loop == 2) {
  1492. word[1] &= ~(~0ULL << (sz[1] * 8));
  1493. word[1] |= tmpw >> (sz[0] * 8);
  1494. }
  1495. write_lock_irqsave(&adapter->adapter_lock, flags);
  1496. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1497. for (i = 0; i < loop; i++) {
  1498. writel((uint32_t)(off8 + (i << 3)),
  1499. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1500. writel(0,
  1501. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1502. writel(word[i] & 0xffffffff,
  1503. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1504. writel((word[i] >> 32) & 0xffffffff,
  1505. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1506. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1507. (mem_crb+MIU_TEST_AGT_CTRL));
  1508. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1509. (mem_crb+MIU_TEST_AGT_CTRL));
  1510. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1511. temp = readl(
  1512. (mem_crb+MIU_TEST_AGT_CTRL));
  1513. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1514. break;
  1515. }
  1516. if (j >= MAX_CTL_CHECK) {
  1517. if (printk_ratelimit())
  1518. dev_err(&adapter->pdev->dev,
  1519. "failed to write through agent\n");
  1520. ret = -1;
  1521. break;
  1522. }
  1523. }
  1524. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1525. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1526. return ret;
  1527. }
  1528. int
  1529. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1530. u64 off, void *data, int size)
  1531. {
  1532. unsigned long flags;
  1533. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1534. uint32_t temp;
  1535. uint64_t off8, val, word[2] = {0, 0};
  1536. void __iomem *mem_crb;
  1537. /*
  1538. * If not MN, go check for MS or invalid.
  1539. */
  1540. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1541. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1542. off8 = off & 0xfffffff8;
  1543. off0[0] = off & 0x7;
  1544. off0[1] = 0;
  1545. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1546. sz[1] = size - sz[0];
  1547. loop = ((off0[0] + size - 1) >> 3) + 1;
  1548. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1549. write_lock_irqsave(&adapter->adapter_lock, flags);
  1550. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1551. for (i = 0; i < loop; i++) {
  1552. writel((uint32_t)(off8 + (i << 3)),
  1553. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1554. writel(0,
  1555. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1556. writel(MIU_TA_CTL_ENABLE,
  1557. (mem_crb+MIU_TEST_AGT_CTRL));
  1558. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1559. (mem_crb+MIU_TEST_AGT_CTRL));
  1560. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1561. temp = readl(
  1562. (mem_crb+MIU_TEST_AGT_CTRL));
  1563. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1564. break;
  1565. }
  1566. if (j >= MAX_CTL_CHECK) {
  1567. if (printk_ratelimit())
  1568. dev_err(&adapter->pdev->dev,
  1569. "failed to read through agent\n");
  1570. break;
  1571. }
  1572. start = off0[i] >> 2;
  1573. end = (off0[i] + sz[i] - 1) >> 2;
  1574. for (k = start; k <= end; k++) {
  1575. word[i] |= ((uint64_t) readl(
  1576. (mem_crb +
  1577. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1578. }
  1579. }
  1580. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1581. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1582. if (j >= MAX_CTL_CHECK)
  1583. return -1;
  1584. if (sz[0] == 8) {
  1585. val = word[0];
  1586. } else {
  1587. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1588. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1589. }
  1590. switch (size) {
  1591. case 1:
  1592. *(uint8_t *)data = val;
  1593. break;
  1594. case 2:
  1595. *(uint16_t *)data = val;
  1596. break;
  1597. case 4:
  1598. *(uint32_t *)data = val;
  1599. break;
  1600. case 8:
  1601. *(uint64_t *)data = val;
  1602. break;
  1603. }
  1604. return 0;
  1605. }
  1606. int
  1607. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1608. u64 off, void *data, int size)
  1609. {
  1610. int i, j, ret = 0, loop, sz[2], off0;
  1611. uint32_t temp;
  1612. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1613. /*
  1614. * If not MN, go check for MS or invalid.
  1615. */
  1616. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1617. mem_crb = NETXEN_CRB_QDR_NET;
  1618. else {
  1619. mem_crb = NETXEN_CRB_DDR_NET;
  1620. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1621. return netxen_nic_pci_mem_write_direct(adapter,
  1622. off, data, size);
  1623. }
  1624. off8 = off & 0xfffffff8;
  1625. off0 = off & 0x7;
  1626. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1627. sz[1] = size - sz[0];
  1628. loop = ((off0 + size - 1) >> 3) + 1;
  1629. if ((size != 8) || (off0 != 0)) {
  1630. for (i = 0; i < loop; i++) {
  1631. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1632. &word[i], 8))
  1633. return -1;
  1634. }
  1635. }
  1636. switch (size) {
  1637. case 1:
  1638. tmpw = *((uint8_t *)data);
  1639. break;
  1640. case 2:
  1641. tmpw = *((uint16_t *)data);
  1642. break;
  1643. case 4:
  1644. tmpw = *((uint32_t *)data);
  1645. break;
  1646. case 8:
  1647. default:
  1648. tmpw = *((uint64_t *)data);
  1649. break;
  1650. }
  1651. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1652. word[0] |= tmpw << (off0 * 8);
  1653. if (loop == 2) {
  1654. word[1] &= ~(~0ULL << (sz[1] * 8));
  1655. word[1] |= tmpw >> (sz[0] * 8);
  1656. }
  1657. /*
  1658. * don't lock here - write_wx gets the lock if each time
  1659. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1660. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1661. */
  1662. for (i = 0; i < loop; i++) {
  1663. temp = off8 + (i << 3);
  1664. adapter->hw_write_wx(adapter,
  1665. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1666. temp = 0;
  1667. adapter->hw_write_wx(adapter,
  1668. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1669. temp = word[i] & 0xffffffff;
  1670. adapter->hw_write_wx(adapter,
  1671. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1672. temp = (word[i] >> 32) & 0xffffffff;
  1673. adapter->hw_write_wx(adapter,
  1674. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1675. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1676. adapter->hw_write_wx(adapter,
  1677. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1678. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1679. adapter->hw_write_wx(adapter,
  1680. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1681. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1682. adapter->hw_read_wx(adapter,
  1683. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1684. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1685. break;
  1686. }
  1687. if (j >= MAX_CTL_CHECK) {
  1688. if (printk_ratelimit())
  1689. dev_err(&adapter->pdev->dev,
  1690. "failed to write through agent\n");
  1691. ret = -1;
  1692. break;
  1693. }
  1694. }
  1695. /*
  1696. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1697. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1698. */
  1699. return ret;
  1700. }
  1701. int
  1702. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1703. u64 off, void *data, int size)
  1704. {
  1705. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1706. uint32_t temp;
  1707. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1708. /*
  1709. * If not MN, go check for MS or invalid.
  1710. */
  1711. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1712. mem_crb = NETXEN_CRB_QDR_NET;
  1713. else {
  1714. mem_crb = NETXEN_CRB_DDR_NET;
  1715. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1716. return netxen_nic_pci_mem_read_direct(adapter,
  1717. off, data, size);
  1718. }
  1719. off8 = off & 0xfffffff8;
  1720. off0[0] = off & 0x7;
  1721. off0[1] = 0;
  1722. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1723. sz[1] = size - sz[0];
  1724. loop = ((off0[0] + size - 1) >> 3) + 1;
  1725. /*
  1726. * don't lock here - write_wx gets the lock if each time
  1727. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1728. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1729. */
  1730. for (i = 0; i < loop; i++) {
  1731. temp = off8 + (i << 3);
  1732. adapter->hw_write_wx(adapter,
  1733. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1734. temp = 0;
  1735. adapter->hw_write_wx(adapter,
  1736. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1737. temp = MIU_TA_CTL_ENABLE;
  1738. adapter->hw_write_wx(adapter,
  1739. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1740. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1741. adapter->hw_write_wx(adapter,
  1742. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1743. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1744. adapter->hw_read_wx(adapter,
  1745. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1746. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1747. break;
  1748. }
  1749. if (j >= MAX_CTL_CHECK) {
  1750. if (printk_ratelimit())
  1751. dev_err(&adapter->pdev->dev,
  1752. "failed to read through agent\n");
  1753. break;
  1754. }
  1755. start = off0[i] >> 2;
  1756. end = (off0[i] + sz[i] - 1) >> 2;
  1757. for (k = start; k <= end; k++) {
  1758. adapter->hw_read_wx(adapter,
  1759. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1760. word[i] |= ((uint64_t)temp << (32 * k));
  1761. }
  1762. }
  1763. /*
  1764. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1765. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1766. */
  1767. if (j >= MAX_CTL_CHECK)
  1768. return -1;
  1769. if (sz[0] == 8) {
  1770. val = word[0];
  1771. } else {
  1772. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1773. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1774. }
  1775. switch (size) {
  1776. case 1:
  1777. *(uint8_t *)data = val;
  1778. break;
  1779. case 2:
  1780. *(uint16_t *)data = val;
  1781. break;
  1782. case 4:
  1783. *(uint32_t *)data = val;
  1784. break;
  1785. case 8:
  1786. *(uint64_t *)data = val;
  1787. break;
  1788. }
  1789. return 0;
  1790. }
  1791. /*
  1792. * Note : only 32-bit writes!
  1793. */
  1794. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1795. u64 off, u32 data)
  1796. {
  1797. adapter->hw_write_wx(adapter, off, &data, 4);
  1798. return 0;
  1799. }
  1800. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1801. {
  1802. u32 temp;
  1803. adapter->hw_read_wx(adapter, off, &temp, 4);
  1804. return temp;
  1805. }
  1806. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1807. u64 off, u32 data)
  1808. {
  1809. adapter->hw_write_wx(adapter, off, &data, 4);
  1810. }
  1811. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1812. {
  1813. u32 temp;
  1814. adapter->hw_read_wx(adapter, off, &temp, 4);
  1815. return temp;
  1816. }
  1817. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1818. {
  1819. int offset, board_type, magic, header_version;
  1820. struct pci_dev *pdev = adapter->pdev;
  1821. offset = NETXEN_BRDCFG_START +
  1822. offsetof(struct netxen_board_info, magic);
  1823. if (netxen_rom_fast_read(adapter, offset, &magic))
  1824. return -EIO;
  1825. offset = NETXEN_BRDCFG_START +
  1826. offsetof(struct netxen_board_info, header_version);
  1827. if (netxen_rom_fast_read(adapter, offset, &header_version))
  1828. return -EIO;
  1829. if (magic != NETXEN_BDINFO_MAGIC ||
  1830. header_version != NETXEN_BDINFO_VERSION) {
  1831. dev_err(&pdev->dev,
  1832. "invalid board config, magic=%08x, version=%08x\n",
  1833. magic, header_version);
  1834. return -EIO;
  1835. }
  1836. offset = NETXEN_BRDCFG_START +
  1837. offsetof(struct netxen_board_info, board_type);
  1838. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1839. return -EIO;
  1840. adapter->ahw.board_type = board_type;
  1841. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1842. u32 gpio = netxen_nic_reg_read(adapter,
  1843. NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1844. if ((gpio & 0x8000) == 0)
  1845. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1846. }
  1847. switch (board_type) {
  1848. case NETXEN_BRDTYPE_P2_SB35_4G:
  1849. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1850. break;
  1851. case NETXEN_BRDTYPE_P2_SB31_10G:
  1852. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1853. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1854. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1855. case NETXEN_BRDTYPE_P3_HMEZ:
  1856. case NETXEN_BRDTYPE_P3_XG_LOM:
  1857. case NETXEN_BRDTYPE_P3_10G_CX4:
  1858. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1859. case NETXEN_BRDTYPE_P3_IMEZ:
  1860. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1861. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1862. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1863. case NETXEN_BRDTYPE_P3_10G_XFP:
  1864. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1865. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1866. break;
  1867. case NETXEN_BRDTYPE_P1_BD:
  1868. case NETXEN_BRDTYPE_P1_SB:
  1869. case NETXEN_BRDTYPE_P1_SMAX:
  1870. case NETXEN_BRDTYPE_P1_SOCK:
  1871. case NETXEN_BRDTYPE_P3_REF_QG:
  1872. case NETXEN_BRDTYPE_P3_4_GB:
  1873. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1874. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1875. break;
  1876. case NETXEN_BRDTYPE_P3_10G_TP:
  1877. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1878. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1879. break;
  1880. default:
  1881. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1882. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1883. break;
  1884. }
  1885. return 0;
  1886. }
  1887. /* NIU access sections */
  1888. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1889. {
  1890. new_mtu += MTU_FUDGE_FACTOR;
  1891. netxen_nic_write_w0(adapter,
  1892. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1893. new_mtu);
  1894. return 0;
  1895. }
  1896. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1897. {
  1898. new_mtu += MTU_FUDGE_FACTOR;
  1899. if (adapter->physical_port == 0)
  1900. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1901. new_mtu);
  1902. else
  1903. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1904. new_mtu);
  1905. return 0;
  1906. }
  1907. void
  1908. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1909. unsigned long off, int data)
  1910. {
  1911. adapter->hw_write_wx(adapter, off, &data, 4);
  1912. }
  1913. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1914. {
  1915. __u32 status;
  1916. __u32 autoneg;
  1917. __u32 port_mode;
  1918. if (!netif_carrier_ok(adapter->netdev)) {
  1919. adapter->link_speed = 0;
  1920. adapter->link_duplex = -1;
  1921. adapter->link_autoneg = AUTONEG_ENABLE;
  1922. return;
  1923. }
  1924. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1925. adapter->hw_read_wx(adapter,
  1926. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1927. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1928. adapter->link_speed = SPEED_1000;
  1929. adapter->link_duplex = DUPLEX_FULL;
  1930. adapter->link_autoneg = AUTONEG_DISABLE;
  1931. return;
  1932. }
  1933. if (adapter->phy_read
  1934. && adapter->phy_read(adapter,
  1935. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1936. &status) == 0) {
  1937. if (netxen_get_phy_link(status)) {
  1938. switch (netxen_get_phy_speed(status)) {
  1939. case 0:
  1940. adapter->link_speed = SPEED_10;
  1941. break;
  1942. case 1:
  1943. adapter->link_speed = SPEED_100;
  1944. break;
  1945. case 2:
  1946. adapter->link_speed = SPEED_1000;
  1947. break;
  1948. default:
  1949. adapter->link_speed = 0;
  1950. break;
  1951. }
  1952. switch (netxen_get_phy_duplex(status)) {
  1953. case 0:
  1954. adapter->link_duplex = DUPLEX_HALF;
  1955. break;
  1956. case 1:
  1957. adapter->link_duplex = DUPLEX_FULL;
  1958. break;
  1959. default:
  1960. adapter->link_duplex = -1;
  1961. break;
  1962. }
  1963. if (adapter->phy_read
  1964. && adapter->phy_read(adapter,
  1965. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1966. &autoneg) != 0)
  1967. adapter->link_autoneg = autoneg;
  1968. } else
  1969. goto link_down;
  1970. } else {
  1971. link_down:
  1972. adapter->link_speed = 0;
  1973. adapter->link_duplex = -1;
  1974. }
  1975. }
  1976. }
  1977. void netxen_nic_get_firmware_info(struct netxen_adapter *adapter)
  1978. {
  1979. u32 fw_major, fw_minor, fw_build;
  1980. char brd_name[NETXEN_MAX_SHORT_NAME];
  1981. char serial_num[32];
  1982. int i, addr, val;
  1983. int *ptr32;
  1984. struct pci_dev *pdev = adapter->pdev;
  1985. adapter->driver_mismatch = 0;
  1986. ptr32 = (int *)&serial_num;
  1987. addr = NETXEN_USER_START +
  1988. offsetof(struct netxen_new_user_info, serial_num);
  1989. for (i = 0; i < 8; i++) {
  1990. if (netxen_rom_fast_read(adapter, addr, &val) == -1) {
  1991. dev_err(&pdev->dev, "error reading board info\n");
  1992. adapter->driver_mismatch = 1;
  1993. return;
  1994. }
  1995. ptr32[i] = cpu_to_le32(val);
  1996. addr += sizeof(u32);
  1997. }
  1998. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1999. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  2000. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  2001. adapter->fw_major = fw_major;
  2002. adapter->fw_version = NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build);
  2003. if (adapter->portnum == 0) {
  2004. get_brd_name_by_type(adapter->ahw.board_type, brd_name);
  2005. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  2006. brd_name, serial_num, adapter->ahw.revision_id);
  2007. }
  2008. if (adapter->fw_version < NETXEN_VERSION_CODE(3, 4, 216)) {
  2009. adapter->driver_mismatch = 1;
  2010. dev_warn(&pdev->dev, "firmware version %d.%d.%d unsupported\n",
  2011. fw_major, fw_minor, fw_build);
  2012. return;
  2013. }
  2014. dev_info(&pdev->dev, "firmware version %d.%d.%d\n",
  2015. fw_major, fw_minor, fw_build);
  2016. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  2017. adapter->hw_read_wx(adapter,
  2018. NETXEN_MIU_MN_CONTROL, &i, 4);
  2019. adapter->ahw.cut_through = (i & 0x4) ? 1 : 0;
  2020. dev_info(&pdev->dev, "firmware running in %s mode\n",
  2021. adapter->ahw.cut_through ? "cut-through" : "legacy");
  2022. }
  2023. }
  2024. int
  2025. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  2026. {
  2027. u32 wol_cfg;
  2028. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  2029. return 0;
  2030. wol_cfg = netxen_nic_reg_read(adapter, NETXEN_WOL_CONFIG_NV);
  2031. if (wol_cfg & (1UL << adapter->portnum)) {
  2032. wol_cfg = netxen_nic_reg_read(adapter, NETXEN_WOL_CONFIG);
  2033. if (wol_cfg & (1 << adapter->portnum))
  2034. return 1;
  2035. }
  2036. return 0;
  2037. }