emulate.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "mmu.h" /* for is_long_mode() */
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Misc flags */
  75. #define No64 (1<<28)
  76. /* Source 2 operand type */
  77. #define Src2None (0<<29)
  78. #define Src2CL (1<<29)
  79. #define Src2ImmByte (2<<29)
  80. #define Src2One (3<<29)
  81. #define Src2Imm16 (4<<29)
  82. #define Src2Mask (7<<29)
  83. enum {
  84. Group1_80, Group1_81, Group1_82, Group1_83,
  85. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  86. };
  87. static u32 opcode_table[256] = {
  88. /* 0x00 - 0x07 */
  89. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  90. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  91. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  92. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  93. /* 0x08 - 0x0F */
  94. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  95. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  96. 0, 0, ImplicitOps | Stack | No64, 0,
  97. /* 0x10 - 0x17 */
  98. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  99. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  100. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  101. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  102. /* 0x18 - 0x1F */
  103. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  104. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  105. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  106. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  107. /* 0x20 - 0x27 */
  108. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  109. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  110. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  111. /* 0x28 - 0x2F */
  112. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  113. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  114. 0, 0, 0, 0,
  115. /* 0x30 - 0x37 */
  116. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  117. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  118. 0, 0, 0, 0,
  119. /* 0x38 - 0x3F */
  120. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  121. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  122. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  123. 0, 0,
  124. /* 0x40 - 0x47 */
  125. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  126. /* 0x48 - 0x4F */
  127. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  128. /* 0x50 - 0x57 */
  129. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  130. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  131. /* 0x58 - 0x5F */
  132. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  133. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  134. /* 0x60 - 0x67 */
  135. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  136. 0, 0, 0, 0,
  137. /* 0x68 - 0x6F */
  138. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  139. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  140. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  141. /* 0x70 - 0x77 */
  142. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  143. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  144. /* 0x78 - 0x7F */
  145. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  146. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  147. /* 0x80 - 0x87 */
  148. Group | Group1_80, Group | Group1_81,
  149. Group | Group1_82, Group | Group1_83,
  150. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  151. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  152. /* 0x88 - 0x8F */
  153. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  154. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  155. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  156. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  157. /* 0x90 - 0x97 */
  158. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  159. /* 0x98 - 0x9F */
  160. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  161. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  162. /* 0xA0 - 0xA7 */
  163. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  164. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  165. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  166. ByteOp | ImplicitOps | String, ImplicitOps | String,
  167. /* 0xA8 - 0xAF */
  168. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  169. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  170. ByteOp | ImplicitOps | String, ImplicitOps | String,
  171. /* 0xB0 - 0xB7 */
  172. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  173. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  174. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  175. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  176. /* 0xB8 - 0xBF */
  177. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  178. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  179. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  180. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  181. /* 0xC0 - 0xC7 */
  182. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  183. 0, ImplicitOps | Stack, 0, 0,
  184. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  185. /* 0xC8 - 0xCF */
  186. 0, 0, 0, ImplicitOps | Stack,
  187. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  188. /* 0xD0 - 0xD7 */
  189. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  190. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  191. 0, 0, 0, 0,
  192. /* 0xD8 - 0xDF */
  193. 0, 0, 0, 0, 0, 0, 0, 0,
  194. /* 0xE0 - 0xE7 */
  195. 0, 0, 0, 0,
  196. ByteOp | SrcImmUByte, SrcImmUByte,
  197. ByteOp | SrcImmUByte, SrcImmUByte,
  198. /* 0xE8 - 0xEF */
  199. SrcImm | Stack, SrcImm | ImplicitOps,
  200. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  201. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  202. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  203. /* 0xF0 - 0xF7 */
  204. 0, 0, 0, 0,
  205. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  206. /* 0xF8 - 0xFF */
  207. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  208. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  209. };
  210. static u32 twobyte_table[256] = {
  211. /* 0x00 - 0x0F */
  212. 0, Group | GroupDual | Group7, 0, 0, 0, ImplicitOps, ImplicitOps, 0,
  213. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  214. /* 0x10 - 0x1F */
  215. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  216. /* 0x20 - 0x2F */
  217. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  218. 0, 0, 0, 0, 0, 0, 0, 0,
  219. /* 0x30 - 0x3F */
  220. ImplicitOps, 0, ImplicitOps, 0,
  221. ImplicitOps, ImplicitOps, 0, 0,
  222. 0, 0, 0, 0, 0, 0, 0, 0,
  223. /* 0x40 - 0x47 */
  224. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  225. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  226. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  227. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  228. /* 0x48 - 0x4F */
  229. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  230. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  231. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  232. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  233. /* 0x50 - 0x5F */
  234. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  235. /* 0x60 - 0x6F */
  236. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  237. /* 0x70 - 0x7F */
  238. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  239. /* 0x80 - 0x8F */
  240. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  241. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  242. /* 0x90 - 0x9F */
  243. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  244. /* 0xA0 - 0xA7 */
  245. ImplicitOps | Stack, ImplicitOps | Stack,
  246. 0, DstMem | SrcReg | ModRM | BitOp,
  247. DstMem | SrcReg | Src2ImmByte | ModRM,
  248. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  249. /* 0xA8 - 0xAF */
  250. ImplicitOps | Stack, ImplicitOps | Stack,
  251. 0, DstMem | SrcReg | ModRM | BitOp,
  252. DstMem | SrcReg | Src2ImmByte | ModRM,
  253. DstMem | SrcReg | Src2CL | ModRM,
  254. ModRM, 0,
  255. /* 0xB0 - 0xB7 */
  256. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  257. DstMem | SrcReg | ModRM | BitOp,
  258. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  259. DstReg | SrcMem16 | ModRM | Mov,
  260. /* 0xB8 - 0xBF */
  261. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  262. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  263. DstReg | SrcMem16 | ModRM | Mov,
  264. /* 0xC0 - 0xCF */
  265. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  266. 0, 0, 0, 0, 0, 0, 0, 0,
  267. /* 0xD0 - 0xDF */
  268. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  269. /* 0xE0 - 0xEF */
  270. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  271. /* 0xF0 - 0xFF */
  272. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  273. };
  274. static u32 group_table[] = {
  275. [Group1_80*8] =
  276. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  277. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  278. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  279. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  280. [Group1_81*8] =
  281. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  282. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  283. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  284. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  285. [Group1_82*8] =
  286. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  287. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  288. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  289. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  290. [Group1_83*8] =
  291. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  292. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  293. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  294. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  295. [Group1A*8] =
  296. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  297. [Group3_Byte*8] =
  298. ByteOp | SrcImm | DstMem | ModRM, 0,
  299. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  300. 0, 0, 0, 0,
  301. [Group3*8] =
  302. DstMem | SrcImm | ModRM, 0,
  303. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  304. 0, 0, 0, 0,
  305. [Group4*8] =
  306. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  307. 0, 0, 0, 0, 0, 0,
  308. [Group5*8] =
  309. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  310. SrcMem | ModRM | Stack, 0,
  311. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  312. [Group7*8] =
  313. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  314. SrcNone | ModRM | DstMem | Mov, 0,
  315. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  316. };
  317. static u32 group2_table[] = {
  318. [Group7*8] =
  319. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  320. SrcNone | ModRM | DstMem | Mov, 0,
  321. SrcMem16 | ModRM | Mov, 0,
  322. };
  323. /* EFLAGS bit definitions. */
  324. #define EFLG_VM (1<<17)
  325. #define EFLG_RF (1<<16)
  326. #define EFLG_OF (1<<11)
  327. #define EFLG_DF (1<<10)
  328. #define EFLG_IF (1<<9)
  329. #define EFLG_SF (1<<7)
  330. #define EFLG_ZF (1<<6)
  331. #define EFLG_AF (1<<4)
  332. #define EFLG_PF (1<<2)
  333. #define EFLG_CF (1<<0)
  334. /*
  335. * Instruction emulation:
  336. * Most instructions are emulated directly via a fragment of inline assembly
  337. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  338. * any modified flags.
  339. */
  340. #if defined(CONFIG_X86_64)
  341. #define _LO32 "k" /* force 32-bit operand */
  342. #define _STK "%%rsp" /* stack pointer */
  343. #elif defined(__i386__)
  344. #define _LO32 "" /* force 32-bit operand */
  345. #define _STK "%%esp" /* stack pointer */
  346. #endif
  347. /*
  348. * These EFLAGS bits are restored from saved value during emulation, and
  349. * any changes are written back to the saved value after emulation.
  350. */
  351. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  352. /* Before executing instruction: restore necessary bits in EFLAGS. */
  353. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  354. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  355. "movl %"_sav",%"_LO32 _tmp"; " \
  356. "push %"_tmp"; " \
  357. "push %"_tmp"; " \
  358. "movl %"_msk",%"_LO32 _tmp"; " \
  359. "andl %"_LO32 _tmp",("_STK"); " \
  360. "pushf; " \
  361. "notl %"_LO32 _tmp"; " \
  362. "andl %"_LO32 _tmp",("_STK"); " \
  363. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  364. "pop %"_tmp"; " \
  365. "orl %"_LO32 _tmp",("_STK"); " \
  366. "popf; " \
  367. "pop %"_sav"; "
  368. /* After executing instruction: write-back necessary bits in EFLAGS. */
  369. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  370. /* _sav |= EFLAGS & _msk; */ \
  371. "pushf; " \
  372. "pop %"_tmp"; " \
  373. "andl %"_msk",%"_LO32 _tmp"; " \
  374. "orl %"_LO32 _tmp",%"_sav"; "
  375. #ifdef CONFIG_X86_64
  376. #define ON64(x) x
  377. #else
  378. #define ON64(x)
  379. #endif
  380. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  381. do { \
  382. __asm__ __volatile__ ( \
  383. _PRE_EFLAGS("0", "4", "2") \
  384. _op _suffix " %"_x"3,%1; " \
  385. _POST_EFLAGS("0", "4", "2") \
  386. : "=m" (_eflags), "=m" ((_dst).val), \
  387. "=&r" (_tmp) \
  388. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  389. } while (0)
  390. /* Raw emulation: instruction has two explicit operands. */
  391. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  392. do { \
  393. unsigned long _tmp; \
  394. \
  395. switch ((_dst).bytes) { \
  396. case 2: \
  397. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  398. break; \
  399. case 4: \
  400. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  401. break; \
  402. case 8: \
  403. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  404. break; \
  405. } \
  406. } while (0)
  407. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  408. do { \
  409. unsigned long _tmp; \
  410. switch ((_dst).bytes) { \
  411. case 1: \
  412. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  413. break; \
  414. default: \
  415. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  416. _wx, _wy, _lx, _ly, _qx, _qy); \
  417. break; \
  418. } \
  419. } while (0)
  420. /* Source operand is byte-sized and may be restricted to just %cl. */
  421. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  422. __emulate_2op(_op, _src, _dst, _eflags, \
  423. "b", "c", "b", "c", "b", "c", "b", "c")
  424. /* Source operand is byte, word, long or quad sized. */
  425. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  426. __emulate_2op(_op, _src, _dst, _eflags, \
  427. "b", "q", "w", "r", _LO32, "r", "", "r")
  428. /* Source operand is word, long or quad sized. */
  429. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  430. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  431. "w", "r", _LO32, "r", "", "r")
  432. /* Instruction has three operands and one operand is stored in ECX register */
  433. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  434. do { \
  435. unsigned long _tmp; \
  436. _type _clv = (_cl).val; \
  437. _type _srcv = (_src).val; \
  438. _type _dstv = (_dst).val; \
  439. \
  440. __asm__ __volatile__ ( \
  441. _PRE_EFLAGS("0", "5", "2") \
  442. _op _suffix " %4,%1 \n" \
  443. _POST_EFLAGS("0", "5", "2") \
  444. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  445. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  446. ); \
  447. \
  448. (_cl).val = (unsigned long) _clv; \
  449. (_src).val = (unsigned long) _srcv; \
  450. (_dst).val = (unsigned long) _dstv; \
  451. } while (0)
  452. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  453. do { \
  454. switch ((_dst).bytes) { \
  455. case 2: \
  456. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  457. "w", unsigned short); \
  458. break; \
  459. case 4: \
  460. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  461. "l", unsigned int); \
  462. break; \
  463. case 8: \
  464. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  465. "q", unsigned long)); \
  466. break; \
  467. } \
  468. } while (0)
  469. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  470. do { \
  471. unsigned long _tmp; \
  472. \
  473. __asm__ __volatile__ ( \
  474. _PRE_EFLAGS("0", "3", "2") \
  475. _op _suffix " %1; " \
  476. _POST_EFLAGS("0", "3", "2") \
  477. : "=m" (_eflags), "+m" ((_dst).val), \
  478. "=&r" (_tmp) \
  479. : "i" (EFLAGS_MASK)); \
  480. } while (0)
  481. /* Instruction has only one explicit operand (no source operand). */
  482. #define emulate_1op(_op, _dst, _eflags) \
  483. do { \
  484. switch ((_dst).bytes) { \
  485. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  486. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  487. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  488. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  489. } \
  490. } while (0)
  491. /* Fetch next part of the instruction being emulated. */
  492. #define insn_fetch(_type, _size, _eip) \
  493. ({ unsigned long _x; \
  494. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  495. if (rc != 0) \
  496. goto done; \
  497. (_eip) += (_size); \
  498. (_type)_x; \
  499. })
  500. static inline unsigned long ad_mask(struct decode_cache *c)
  501. {
  502. return (1UL << (c->ad_bytes << 3)) - 1;
  503. }
  504. /* Access/update address held in a register, based on addressing mode. */
  505. static inline unsigned long
  506. address_mask(struct decode_cache *c, unsigned long reg)
  507. {
  508. if (c->ad_bytes == sizeof(unsigned long))
  509. return reg;
  510. else
  511. return reg & ad_mask(c);
  512. }
  513. static inline unsigned long
  514. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  515. {
  516. return base + address_mask(c, reg);
  517. }
  518. static inline void
  519. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  520. {
  521. if (c->ad_bytes == sizeof(unsigned long))
  522. *reg += inc;
  523. else
  524. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  525. }
  526. static inline void jmp_rel(struct decode_cache *c, int rel)
  527. {
  528. register_address_increment(c, &c->eip, rel);
  529. }
  530. static void set_seg_override(struct decode_cache *c, int seg)
  531. {
  532. c->has_seg_override = true;
  533. c->seg_override = seg;
  534. }
  535. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  536. {
  537. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  538. return 0;
  539. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  540. }
  541. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  542. struct decode_cache *c)
  543. {
  544. if (!c->has_seg_override)
  545. return 0;
  546. return seg_base(ctxt, c->seg_override);
  547. }
  548. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  549. {
  550. return seg_base(ctxt, VCPU_SREG_ES);
  551. }
  552. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  553. {
  554. return seg_base(ctxt, VCPU_SREG_SS);
  555. }
  556. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  557. struct x86_emulate_ops *ops,
  558. unsigned long linear, u8 *dest)
  559. {
  560. struct fetch_cache *fc = &ctxt->decode.fetch;
  561. int rc;
  562. int size;
  563. if (linear < fc->start || linear >= fc->end) {
  564. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  565. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  566. if (rc)
  567. return rc;
  568. fc->start = linear;
  569. fc->end = linear + size;
  570. }
  571. *dest = fc->data[linear - fc->start];
  572. return 0;
  573. }
  574. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  575. struct x86_emulate_ops *ops,
  576. unsigned long eip, void *dest, unsigned size)
  577. {
  578. int rc = 0;
  579. eip += ctxt->cs_base;
  580. while (size--) {
  581. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  582. if (rc)
  583. return rc;
  584. }
  585. return 0;
  586. }
  587. /*
  588. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  589. * pointer into the block that addresses the relevant register.
  590. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  591. */
  592. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  593. int highbyte_regs)
  594. {
  595. void *p;
  596. p = &regs[modrm_reg];
  597. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  598. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  599. return p;
  600. }
  601. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  602. struct x86_emulate_ops *ops,
  603. void *ptr,
  604. u16 *size, unsigned long *address, int op_bytes)
  605. {
  606. int rc;
  607. if (op_bytes == 2)
  608. op_bytes = 3;
  609. *address = 0;
  610. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  611. ctxt->vcpu);
  612. if (rc)
  613. return rc;
  614. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  615. ctxt->vcpu);
  616. return rc;
  617. }
  618. static int test_cc(unsigned int condition, unsigned int flags)
  619. {
  620. int rc = 0;
  621. switch ((condition & 15) >> 1) {
  622. case 0: /* o */
  623. rc |= (flags & EFLG_OF);
  624. break;
  625. case 1: /* b/c/nae */
  626. rc |= (flags & EFLG_CF);
  627. break;
  628. case 2: /* z/e */
  629. rc |= (flags & EFLG_ZF);
  630. break;
  631. case 3: /* be/na */
  632. rc |= (flags & (EFLG_CF|EFLG_ZF));
  633. break;
  634. case 4: /* s */
  635. rc |= (flags & EFLG_SF);
  636. break;
  637. case 5: /* p/pe */
  638. rc |= (flags & EFLG_PF);
  639. break;
  640. case 7: /* le/ng */
  641. rc |= (flags & EFLG_ZF);
  642. /* fall through */
  643. case 6: /* l/nge */
  644. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  645. break;
  646. }
  647. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  648. return (!!rc ^ (condition & 1));
  649. }
  650. static void decode_register_operand(struct operand *op,
  651. struct decode_cache *c,
  652. int inhibit_bytereg)
  653. {
  654. unsigned reg = c->modrm_reg;
  655. int highbyte_regs = c->rex_prefix == 0;
  656. if (!(c->d & ModRM))
  657. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  658. op->type = OP_REG;
  659. if ((c->d & ByteOp) && !inhibit_bytereg) {
  660. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  661. op->val = *(u8 *)op->ptr;
  662. op->bytes = 1;
  663. } else {
  664. op->ptr = decode_register(reg, c->regs, 0);
  665. op->bytes = c->op_bytes;
  666. switch (op->bytes) {
  667. case 2:
  668. op->val = *(u16 *)op->ptr;
  669. break;
  670. case 4:
  671. op->val = *(u32 *)op->ptr;
  672. break;
  673. case 8:
  674. op->val = *(u64 *) op->ptr;
  675. break;
  676. }
  677. }
  678. op->orig_val = op->val;
  679. }
  680. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  681. struct x86_emulate_ops *ops)
  682. {
  683. struct decode_cache *c = &ctxt->decode;
  684. u8 sib;
  685. int index_reg = 0, base_reg = 0, scale;
  686. int rc = 0;
  687. if (c->rex_prefix) {
  688. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  689. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  690. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  691. }
  692. c->modrm = insn_fetch(u8, 1, c->eip);
  693. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  694. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  695. c->modrm_rm |= (c->modrm & 0x07);
  696. c->modrm_ea = 0;
  697. c->use_modrm_ea = 1;
  698. if (c->modrm_mod == 3) {
  699. c->modrm_ptr = decode_register(c->modrm_rm,
  700. c->regs, c->d & ByteOp);
  701. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  702. return rc;
  703. }
  704. if (c->ad_bytes == 2) {
  705. unsigned bx = c->regs[VCPU_REGS_RBX];
  706. unsigned bp = c->regs[VCPU_REGS_RBP];
  707. unsigned si = c->regs[VCPU_REGS_RSI];
  708. unsigned di = c->regs[VCPU_REGS_RDI];
  709. /* 16-bit ModR/M decode. */
  710. switch (c->modrm_mod) {
  711. case 0:
  712. if (c->modrm_rm == 6)
  713. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  714. break;
  715. case 1:
  716. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  717. break;
  718. case 2:
  719. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  720. break;
  721. }
  722. switch (c->modrm_rm) {
  723. case 0:
  724. c->modrm_ea += bx + si;
  725. break;
  726. case 1:
  727. c->modrm_ea += bx + di;
  728. break;
  729. case 2:
  730. c->modrm_ea += bp + si;
  731. break;
  732. case 3:
  733. c->modrm_ea += bp + di;
  734. break;
  735. case 4:
  736. c->modrm_ea += si;
  737. break;
  738. case 5:
  739. c->modrm_ea += di;
  740. break;
  741. case 6:
  742. if (c->modrm_mod != 0)
  743. c->modrm_ea += bp;
  744. break;
  745. case 7:
  746. c->modrm_ea += bx;
  747. break;
  748. }
  749. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  750. (c->modrm_rm == 6 && c->modrm_mod != 0))
  751. if (!c->has_seg_override)
  752. set_seg_override(c, VCPU_SREG_SS);
  753. c->modrm_ea = (u16)c->modrm_ea;
  754. } else {
  755. /* 32/64-bit ModR/M decode. */
  756. if ((c->modrm_rm & 7) == 4) {
  757. sib = insn_fetch(u8, 1, c->eip);
  758. index_reg |= (sib >> 3) & 7;
  759. base_reg |= sib & 7;
  760. scale = sib >> 6;
  761. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  762. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  763. else
  764. c->modrm_ea += c->regs[base_reg];
  765. if (index_reg != 4)
  766. c->modrm_ea += c->regs[index_reg] << scale;
  767. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  768. if (ctxt->mode == X86EMUL_MODE_PROT64)
  769. c->rip_relative = 1;
  770. } else
  771. c->modrm_ea += c->regs[c->modrm_rm];
  772. switch (c->modrm_mod) {
  773. case 0:
  774. if (c->modrm_rm == 5)
  775. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  776. break;
  777. case 1:
  778. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  779. break;
  780. case 2:
  781. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  782. break;
  783. }
  784. }
  785. done:
  786. return rc;
  787. }
  788. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  789. struct x86_emulate_ops *ops)
  790. {
  791. struct decode_cache *c = &ctxt->decode;
  792. int rc = 0;
  793. switch (c->ad_bytes) {
  794. case 2:
  795. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  796. break;
  797. case 4:
  798. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  799. break;
  800. case 8:
  801. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  802. break;
  803. }
  804. done:
  805. return rc;
  806. }
  807. int
  808. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  809. {
  810. struct decode_cache *c = &ctxt->decode;
  811. int rc = 0;
  812. int mode = ctxt->mode;
  813. int def_op_bytes, def_ad_bytes, group;
  814. /* Shadow copy of register state. Committed on successful emulation. */
  815. memset(c, 0, sizeof(struct decode_cache));
  816. c->eip = kvm_rip_read(ctxt->vcpu);
  817. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  818. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  819. switch (mode) {
  820. case X86EMUL_MODE_REAL:
  821. case X86EMUL_MODE_PROT16:
  822. def_op_bytes = def_ad_bytes = 2;
  823. break;
  824. case X86EMUL_MODE_PROT32:
  825. def_op_bytes = def_ad_bytes = 4;
  826. break;
  827. #ifdef CONFIG_X86_64
  828. case X86EMUL_MODE_PROT64:
  829. def_op_bytes = 4;
  830. def_ad_bytes = 8;
  831. break;
  832. #endif
  833. default:
  834. return -1;
  835. }
  836. c->op_bytes = def_op_bytes;
  837. c->ad_bytes = def_ad_bytes;
  838. /* Legacy prefixes. */
  839. for (;;) {
  840. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  841. case 0x66: /* operand-size override */
  842. /* switch between 2/4 bytes */
  843. c->op_bytes = def_op_bytes ^ 6;
  844. break;
  845. case 0x67: /* address-size override */
  846. if (mode == X86EMUL_MODE_PROT64)
  847. /* switch between 4/8 bytes */
  848. c->ad_bytes = def_ad_bytes ^ 12;
  849. else
  850. /* switch between 2/4 bytes */
  851. c->ad_bytes = def_ad_bytes ^ 6;
  852. break;
  853. case 0x26: /* ES override */
  854. case 0x2e: /* CS override */
  855. case 0x36: /* SS override */
  856. case 0x3e: /* DS override */
  857. set_seg_override(c, (c->b >> 3) & 3);
  858. break;
  859. case 0x64: /* FS override */
  860. case 0x65: /* GS override */
  861. set_seg_override(c, c->b & 7);
  862. break;
  863. case 0x40 ... 0x4f: /* REX */
  864. if (mode != X86EMUL_MODE_PROT64)
  865. goto done_prefixes;
  866. c->rex_prefix = c->b;
  867. continue;
  868. case 0xf0: /* LOCK */
  869. c->lock_prefix = 1;
  870. break;
  871. case 0xf2: /* REPNE/REPNZ */
  872. c->rep_prefix = REPNE_PREFIX;
  873. break;
  874. case 0xf3: /* REP/REPE/REPZ */
  875. c->rep_prefix = REPE_PREFIX;
  876. break;
  877. default:
  878. goto done_prefixes;
  879. }
  880. /* Any legacy prefix after a REX prefix nullifies its effect. */
  881. c->rex_prefix = 0;
  882. }
  883. done_prefixes:
  884. /* REX prefix. */
  885. if (c->rex_prefix)
  886. if (c->rex_prefix & 8)
  887. c->op_bytes = 8; /* REX.W */
  888. /* Opcode byte(s). */
  889. c->d = opcode_table[c->b];
  890. if (c->d == 0) {
  891. /* Two-byte opcode? */
  892. if (c->b == 0x0f) {
  893. c->twobyte = 1;
  894. c->b = insn_fetch(u8, 1, c->eip);
  895. c->d = twobyte_table[c->b];
  896. }
  897. }
  898. if (mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  899. kvm_report_emulation_failure(ctxt->vcpu, "invalid x86/64 instruction");;
  900. return -1;
  901. }
  902. if (c->d & Group) {
  903. group = c->d & GroupMask;
  904. c->modrm = insn_fetch(u8, 1, c->eip);
  905. --c->eip;
  906. group = (group << 3) + ((c->modrm >> 3) & 7);
  907. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  908. c->d = group2_table[group];
  909. else
  910. c->d = group_table[group];
  911. }
  912. /* Unrecognised? */
  913. if (c->d == 0) {
  914. DPRINTF("Cannot emulate %02x\n", c->b);
  915. return -1;
  916. }
  917. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  918. c->op_bytes = 8;
  919. /* ModRM and SIB bytes. */
  920. if (c->d & ModRM)
  921. rc = decode_modrm(ctxt, ops);
  922. else if (c->d & MemAbs)
  923. rc = decode_abs(ctxt, ops);
  924. if (rc)
  925. goto done;
  926. if (!c->has_seg_override)
  927. set_seg_override(c, VCPU_SREG_DS);
  928. if (!(!c->twobyte && c->b == 0x8d))
  929. c->modrm_ea += seg_override_base(ctxt, c);
  930. if (c->ad_bytes != 8)
  931. c->modrm_ea = (u32)c->modrm_ea;
  932. /*
  933. * Decode and fetch the source operand: register, memory
  934. * or immediate.
  935. */
  936. switch (c->d & SrcMask) {
  937. case SrcNone:
  938. break;
  939. case SrcReg:
  940. decode_register_operand(&c->src, c, 0);
  941. break;
  942. case SrcMem16:
  943. c->src.bytes = 2;
  944. goto srcmem_common;
  945. case SrcMem32:
  946. c->src.bytes = 4;
  947. goto srcmem_common;
  948. case SrcMem:
  949. c->src.bytes = (c->d & ByteOp) ? 1 :
  950. c->op_bytes;
  951. /* Don't fetch the address for invlpg: it could be unmapped. */
  952. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  953. break;
  954. srcmem_common:
  955. /*
  956. * For instructions with a ModR/M byte, switch to register
  957. * access if Mod = 3.
  958. */
  959. if ((c->d & ModRM) && c->modrm_mod == 3) {
  960. c->src.type = OP_REG;
  961. c->src.val = c->modrm_val;
  962. c->src.ptr = c->modrm_ptr;
  963. break;
  964. }
  965. c->src.type = OP_MEM;
  966. break;
  967. case SrcImm:
  968. case SrcImmU:
  969. c->src.type = OP_IMM;
  970. c->src.ptr = (unsigned long *)c->eip;
  971. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  972. if (c->src.bytes == 8)
  973. c->src.bytes = 4;
  974. /* NB. Immediates are sign-extended as necessary. */
  975. switch (c->src.bytes) {
  976. case 1:
  977. c->src.val = insn_fetch(s8, 1, c->eip);
  978. break;
  979. case 2:
  980. c->src.val = insn_fetch(s16, 2, c->eip);
  981. break;
  982. case 4:
  983. c->src.val = insn_fetch(s32, 4, c->eip);
  984. break;
  985. }
  986. if ((c->d & SrcMask) == SrcImmU) {
  987. switch (c->src.bytes) {
  988. case 1:
  989. c->src.val &= 0xff;
  990. break;
  991. case 2:
  992. c->src.val &= 0xffff;
  993. break;
  994. case 4:
  995. c->src.val &= 0xffffffff;
  996. break;
  997. }
  998. }
  999. break;
  1000. case SrcImmByte:
  1001. case SrcImmUByte:
  1002. c->src.type = OP_IMM;
  1003. c->src.ptr = (unsigned long *)c->eip;
  1004. c->src.bytes = 1;
  1005. if ((c->d & SrcMask) == SrcImmByte)
  1006. c->src.val = insn_fetch(s8, 1, c->eip);
  1007. else
  1008. c->src.val = insn_fetch(u8, 1, c->eip);
  1009. break;
  1010. case SrcOne:
  1011. c->src.bytes = 1;
  1012. c->src.val = 1;
  1013. break;
  1014. }
  1015. /*
  1016. * Decode and fetch the second source operand: register, memory
  1017. * or immediate.
  1018. */
  1019. switch (c->d & Src2Mask) {
  1020. case Src2None:
  1021. break;
  1022. case Src2CL:
  1023. c->src2.bytes = 1;
  1024. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1025. break;
  1026. case Src2ImmByte:
  1027. c->src2.type = OP_IMM;
  1028. c->src2.ptr = (unsigned long *)c->eip;
  1029. c->src2.bytes = 1;
  1030. c->src2.val = insn_fetch(u8, 1, c->eip);
  1031. break;
  1032. case Src2Imm16:
  1033. c->src2.type = OP_IMM;
  1034. c->src2.ptr = (unsigned long *)c->eip;
  1035. c->src2.bytes = 2;
  1036. c->src2.val = insn_fetch(u16, 2, c->eip);
  1037. break;
  1038. case Src2One:
  1039. c->src2.bytes = 1;
  1040. c->src2.val = 1;
  1041. break;
  1042. }
  1043. /* Decode and fetch the destination operand: register or memory. */
  1044. switch (c->d & DstMask) {
  1045. case ImplicitOps:
  1046. /* Special instructions do their own operand decoding. */
  1047. return 0;
  1048. case DstReg:
  1049. decode_register_operand(&c->dst, c,
  1050. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1051. break;
  1052. case DstMem:
  1053. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1054. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1055. c->dst.type = OP_REG;
  1056. c->dst.val = c->dst.orig_val = c->modrm_val;
  1057. c->dst.ptr = c->modrm_ptr;
  1058. break;
  1059. }
  1060. c->dst.type = OP_MEM;
  1061. break;
  1062. case DstAcc:
  1063. c->dst.type = OP_REG;
  1064. c->dst.bytes = c->op_bytes;
  1065. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1066. switch (c->op_bytes) {
  1067. case 1:
  1068. c->dst.val = *(u8 *)c->dst.ptr;
  1069. break;
  1070. case 2:
  1071. c->dst.val = *(u16 *)c->dst.ptr;
  1072. break;
  1073. case 4:
  1074. c->dst.val = *(u32 *)c->dst.ptr;
  1075. break;
  1076. }
  1077. c->dst.orig_val = c->dst.val;
  1078. break;
  1079. }
  1080. if (c->rip_relative)
  1081. c->modrm_ea += c->eip;
  1082. done:
  1083. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1084. }
  1085. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1086. {
  1087. struct decode_cache *c = &ctxt->decode;
  1088. c->dst.type = OP_MEM;
  1089. c->dst.bytes = c->op_bytes;
  1090. c->dst.val = c->src.val;
  1091. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1092. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1093. c->regs[VCPU_REGS_RSP]);
  1094. }
  1095. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1096. struct x86_emulate_ops *ops,
  1097. void *dest, int len)
  1098. {
  1099. struct decode_cache *c = &ctxt->decode;
  1100. int rc;
  1101. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1102. c->regs[VCPU_REGS_RSP]),
  1103. dest, len, ctxt->vcpu);
  1104. if (rc != 0)
  1105. return rc;
  1106. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1107. return rc;
  1108. }
  1109. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1110. {
  1111. struct decode_cache *c = &ctxt->decode;
  1112. struct kvm_segment segment;
  1113. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1114. c->src.val = segment.selector;
  1115. emulate_push(ctxt);
  1116. }
  1117. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1118. struct x86_emulate_ops *ops, int seg)
  1119. {
  1120. struct decode_cache *c = &ctxt->decode;
  1121. unsigned long selector;
  1122. int rc;
  1123. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1124. if (rc != 0)
  1125. return rc;
  1126. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, 1, seg);
  1127. return rc;
  1128. }
  1129. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1130. struct x86_emulate_ops *ops)
  1131. {
  1132. struct decode_cache *c = &ctxt->decode;
  1133. int rc;
  1134. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1135. if (rc != 0)
  1136. return rc;
  1137. return 0;
  1138. }
  1139. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1140. {
  1141. struct decode_cache *c = &ctxt->decode;
  1142. switch (c->modrm_reg) {
  1143. case 0: /* rol */
  1144. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1145. break;
  1146. case 1: /* ror */
  1147. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1148. break;
  1149. case 2: /* rcl */
  1150. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1151. break;
  1152. case 3: /* rcr */
  1153. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1154. break;
  1155. case 4: /* sal/shl */
  1156. case 6: /* sal/shl */
  1157. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1158. break;
  1159. case 5: /* shr */
  1160. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1161. break;
  1162. case 7: /* sar */
  1163. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1164. break;
  1165. }
  1166. }
  1167. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1168. struct x86_emulate_ops *ops)
  1169. {
  1170. struct decode_cache *c = &ctxt->decode;
  1171. int rc = 0;
  1172. switch (c->modrm_reg) {
  1173. case 0 ... 1: /* test */
  1174. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1175. break;
  1176. case 2: /* not */
  1177. c->dst.val = ~c->dst.val;
  1178. break;
  1179. case 3: /* neg */
  1180. emulate_1op("neg", c->dst, ctxt->eflags);
  1181. break;
  1182. default:
  1183. DPRINTF("Cannot emulate %02x\n", c->b);
  1184. rc = X86EMUL_UNHANDLEABLE;
  1185. break;
  1186. }
  1187. return rc;
  1188. }
  1189. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1190. struct x86_emulate_ops *ops)
  1191. {
  1192. struct decode_cache *c = &ctxt->decode;
  1193. switch (c->modrm_reg) {
  1194. case 0: /* inc */
  1195. emulate_1op("inc", c->dst, ctxt->eflags);
  1196. break;
  1197. case 1: /* dec */
  1198. emulate_1op("dec", c->dst, ctxt->eflags);
  1199. break;
  1200. case 2: /* call near abs */ {
  1201. long int old_eip;
  1202. old_eip = c->eip;
  1203. c->eip = c->src.val;
  1204. c->src.val = old_eip;
  1205. emulate_push(ctxt);
  1206. break;
  1207. }
  1208. case 4: /* jmp abs */
  1209. c->eip = c->src.val;
  1210. break;
  1211. case 6: /* push */
  1212. emulate_push(ctxt);
  1213. break;
  1214. }
  1215. return 0;
  1216. }
  1217. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1218. struct x86_emulate_ops *ops,
  1219. unsigned long memop)
  1220. {
  1221. struct decode_cache *c = &ctxt->decode;
  1222. u64 old, new;
  1223. int rc;
  1224. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1225. if (rc != 0)
  1226. return rc;
  1227. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1228. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1229. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1230. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1231. ctxt->eflags &= ~EFLG_ZF;
  1232. } else {
  1233. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1234. (u32) c->regs[VCPU_REGS_RBX];
  1235. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1236. if (rc != 0)
  1237. return rc;
  1238. ctxt->eflags |= EFLG_ZF;
  1239. }
  1240. return 0;
  1241. }
  1242. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1243. struct x86_emulate_ops *ops)
  1244. {
  1245. struct decode_cache *c = &ctxt->decode;
  1246. int rc;
  1247. unsigned long cs;
  1248. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1249. if (rc)
  1250. return rc;
  1251. if (c->op_bytes == 4)
  1252. c->eip = (u32)c->eip;
  1253. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1254. if (rc)
  1255. return rc;
  1256. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1257. return rc;
  1258. }
  1259. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1260. struct x86_emulate_ops *ops)
  1261. {
  1262. int rc;
  1263. struct decode_cache *c = &ctxt->decode;
  1264. switch (c->dst.type) {
  1265. case OP_REG:
  1266. /* The 4-byte case *is* correct:
  1267. * in 64-bit mode we zero-extend.
  1268. */
  1269. switch (c->dst.bytes) {
  1270. case 1:
  1271. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1272. break;
  1273. case 2:
  1274. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1275. break;
  1276. case 4:
  1277. *c->dst.ptr = (u32)c->dst.val;
  1278. break; /* 64b: zero-ext */
  1279. case 8:
  1280. *c->dst.ptr = c->dst.val;
  1281. break;
  1282. }
  1283. break;
  1284. case OP_MEM:
  1285. if (c->lock_prefix)
  1286. rc = ops->cmpxchg_emulated(
  1287. (unsigned long)c->dst.ptr,
  1288. &c->dst.orig_val,
  1289. &c->dst.val,
  1290. c->dst.bytes,
  1291. ctxt->vcpu);
  1292. else
  1293. rc = ops->write_emulated(
  1294. (unsigned long)c->dst.ptr,
  1295. &c->dst.val,
  1296. c->dst.bytes,
  1297. ctxt->vcpu);
  1298. if (rc != 0)
  1299. return rc;
  1300. break;
  1301. case OP_NONE:
  1302. /* no writeback */
  1303. break;
  1304. default:
  1305. break;
  1306. }
  1307. return 0;
  1308. }
  1309. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1310. {
  1311. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1312. /*
  1313. * an sti; sti; sequence only disable interrupts for the first
  1314. * instruction. So, if the last instruction, be it emulated or
  1315. * not, left the system with the INT_STI flag enabled, it
  1316. * means that the last instruction is an sti. We should not
  1317. * leave the flag on in this case. The same goes for mov ss
  1318. */
  1319. if (!(int_shadow & mask))
  1320. ctxt->interruptibility = mask;
  1321. }
  1322. static inline void
  1323. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1324. struct kvm_segment *cs, struct kvm_segment *ss)
  1325. {
  1326. memset(cs, 0, sizeof(struct kvm_segment));
  1327. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1328. memset(ss, 0, sizeof(struct kvm_segment));
  1329. cs->l = 0; /* will be adjusted later */
  1330. cs->base = 0; /* flat segment */
  1331. cs->g = 1; /* 4kb granularity */
  1332. cs->limit = 0xffffffff; /* 4GB limit */
  1333. cs->type = 0x0b; /* Read, Execute, Accessed */
  1334. cs->s = 1;
  1335. cs->dpl = 0; /* will be adjusted later */
  1336. cs->present = 1;
  1337. cs->db = 1;
  1338. ss->unusable = 0;
  1339. ss->base = 0; /* flat segment */
  1340. ss->limit = 0xffffffff; /* 4GB limit */
  1341. ss->g = 1; /* 4kb granularity */
  1342. ss->s = 1;
  1343. ss->type = 0x03; /* Read/Write, Accessed */
  1344. ss->db = 1; /* 32bit stack segment */
  1345. ss->dpl = 0;
  1346. ss->present = 1;
  1347. }
  1348. static int
  1349. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1350. {
  1351. struct decode_cache *c = &ctxt->decode;
  1352. struct kvm_segment cs, ss;
  1353. u64 msr_data;
  1354. /* syscall is not available in real mode */
  1355. if (c->lock_prefix || ctxt->mode == X86EMUL_MODE_REAL
  1356. || !(ctxt->vcpu->arch.cr0 & X86_CR0_PE))
  1357. return -1;
  1358. setup_syscalls_segments(ctxt, &cs, &ss);
  1359. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1360. msr_data >>= 32;
  1361. cs.selector = (u16)(msr_data & 0xfffc);
  1362. ss.selector = (u16)(msr_data + 8);
  1363. if (is_long_mode(ctxt->vcpu)) {
  1364. cs.db = 0;
  1365. cs.l = 1;
  1366. }
  1367. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1368. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1369. c->regs[VCPU_REGS_RCX] = c->eip;
  1370. if (is_long_mode(ctxt->vcpu)) {
  1371. #ifdef CONFIG_X86_64
  1372. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1373. kvm_x86_ops->get_msr(ctxt->vcpu,
  1374. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1375. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1376. c->eip = msr_data;
  1377. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1378. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1379. #endif
  1380. } else {
  1381. /* legacy mode */
  1382. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1383. c->eip = (u32)msr_data;
  1384. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1385. }
  1386. return 0;
  1387. }
  1388. static int
  1389. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1390. {
  1391. struct decode_cache *c = &ctxt->decode;
  1392. struct kvm_segment cs, ss;
  1393. u64 msr_data;
  1394. /* inject #UD if LOCK prefix is used */
  1395. if (c->lock_prefix)
  1396. return -1;
  1397. /* inject #GP if in real mode or paging is disabled */
  1398. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1399. !(ctxt->vcpu->arch.cr0 & X86_CR0_PE)) {
  1400. kvm_inject_gp(ctxt->vcpu, 0);
  1401. return -1;
  1402. }
  1403. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1404. * Therefore, we inject an #UD.
  1405. */
  1406. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1407. return -1;
  1408. setup_syscalls_segments(ctxt, &cs, &ss);
  1409. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1410. switch (ctxt->mode) {
  1411. case X86EMUL_MODE_PROT32:
  1412. if ((msr_data & 0xfffc) == 0x0) {
  1413. kvm_inject_gp(ctxt->vcpu, 0);
  1414. return -1;
  1415. }
  1416. break;
  1417. case X86EMUL_MODE_PROT64:
  1418. if (msr_data == 0x0) {
  1419. kvm_inject_gp(ctxt->vcpu, 0);
  1420. return -1;
  1421. }
  1422. break;
  1423. }
  1424. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1425. cs.selector = (u16)msr_data;
  1426. cs.selector &= ~SELECTOR_RPL_MASK;
  1427. ss.selector = cs.selector + 8;
  1428. ss.selector &= ~SELECTOR_RPL_MASK;
  1429. if (ctxt->mode == X86EMUL_MODE_PROT64
  1430. || is_long_mode(ctxt->vcpu)) {
  1431. cs.db = 0;
  1432. cs.l = 1;
  1433. }
  1434. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1435. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1436. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1437. c->eip = msr_data;
  1438. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1439. c->regs[VCPU_REGS_RSP] = msr_data;
  1440. return 0;
  1441. }
  1442. static int
  1443. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1444. {
  1445. struct decode_cache *c = &ctxt->decode;
  1446. struct kvm_segment cs, ss;
  1447. u64 msr_data;
  1448. int usermode;
  1449. /* inject #UD if LOCK prefix is used */
  1450. if (c->lock_prefix)
  1451. return -1;
  1452. /* inject #GP if in real mode or paging is disabled */
  1453. if (ctxt->mode == X86EMUL_MODE_REAL
  1454. || !(ctxt->vcpu->arch.cr0 & X86_CR0_PE)) {
  1455. kvm_inject_gp(ctxt->vcpu, 0);
  1456. return -1;
  1457. }
  1458. /* sysexit must be called from CPL 0 */
  1459. if (kvm_x86_ops->get_cpl(ctxt->vcpu) != 0) {
  1460. kvm_inject_gp(ctxt->vcpu, 0);
  1461. return -1;
  1462. }
  1463. setup_syscalls_segments(ctxt, &cs, &ss);
  1464. if ((c->rex_prefix & 0x8) != 0x0)
  1465. usermode = X86EMUL_MODE_PROT64;
  1466. else
  1467. usermode = X86EMUL_MODE_PROT32;
  1468. cs.dpl = 3;
  1469. ss.dpl = 3;
  1470. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1471. switch (usermode) {
  1472. case X86EMUL_MODE_PROT32:
  1473. cs.selector = (u16)(msr_data + 16);
  1474. if ((msr_data & 0xfffc) == 0x0) {
  1475. kvm_inject_gp(ctxt->vcpu, 0);
  1476. return -1;
  1477. }
  1478. ss.selector = (u16)(msr_data + 24);
  1479. break;
  1480. case X86EMUL_MODE_PROT64:
  1481. cs.selector = (u16)(msr_data + 32);
  1482. if (msr_data == 0x0) {
  1483. kvm_inject_gp(ctxt->vcpu, 0);
  1484. return -1;
  1485. }
  1486. ss.selector = cs.selector + 8;
  1487. cs.db = 0;
  1488. cs.l = 1;
  1489. break;
  1490. }
  1491. cs.selector |= SELECTOR_RPL_MASK;
  1492. ss.selector |= SELECTOR_RPL_MASK;
  1493. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1494. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1495. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1496. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1497. return 0;
  1498. }
  1499. int
  1500. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1501. {
  1502. unsigned long memop = 0;
  1503. u64 msr_data;
  1504. unsigned long saved_eip = 0;
  1505. struct decode_cache *c = &ctxt->decode;
  1506. unsigned int port;
  1507. int io_dir_in;
  1508. int rc = 0;
  1509. ctxt->interruptibility = 0;
  1510. /* Shadow copy of register state. Committed on successful emulation.
  1511. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1512. * modify them.
  1513. */
  1514. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1515. saved_eip = c->eip;
  1516. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1517. memop = c->modrm_ea;
  1518. if (c->rep_prefix && (c->d & String)) {
  1519. /* All REP prefixes have the same first termination condition */
  1520. if (c->regs[VCPU_REGS_RCX] == 0) {
  1521. kvm_rip_write(ctxt->vcpu, c->eip);
  1522. goto done;
  1523. }
  1524. /* The second termination condition only applies for REPE
  1525. * and REPNE. Test if the repeat string operation prefix is
  1526. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1527. * corresponding termination condition according to:
  1528. * - if REPE/REPZ and ZF = 0 then done
  1529. * - if REPNE/REPNZ and ZF = 1 then done
  1530. */
  1531. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1532. (c->b == 0xae) || (c->b == 0xaf)) {
  1533. if ((c->rep_prefix == REPE_PREFIX) &&
  1534. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1535. kvm_rip_write(ctxt->vcpu, c->eip);
  1536. goto done;
  1537. }
  1538. if ((c->rep_prefix == REPNE_PREFIX) &&
  1539. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1540. kvm_rip_write(ctxt->vcpu, c->eip);
  1541. goto done;
  1542. }
  1543. }
  1544. c->regs[VCPU_REGS_RCX]--;
  1545. c->eip = kvm_rip_read(ctxt->vcpu);
  1546. }
  1547. if (c->src.type == OP_MEM) {
  1548. c->src.ptr = (unsigned long *)memop;
  1549. c->src.val = 0;
  1550. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1551. &c->src.val,
  1552. c->src.bytes,
  1553. ctxt->vcpu);
  1554. if (rc != 0)
  1555. goto done;
  1556. c->src.orig_val = c->src.val;
  1557. }
  1558. if ((c->d & DstMask) == ImplicitOps)
  1559. goto special_insn;
  1560. if (c->dst.type == OP_MEM) {
  1561. c->dst.ptr = (unsigned long *)memop;
  1562. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1563. c->dst.val = 0;
  1564. if (c->d & BitOp) {
  1565. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1566. c->dst.ptr = (void *)c->dst.ptr +
  1567. (c->src.val & mask) / 8;
  1568. }
  1569. if (!(c->d & Mov) &&
  1570. /* optimisation - avoid slow emulated read */
  1571. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1572. &c->dst.val,
  1573. c->dst.bytes, ctxt->vcpu)) != 0))
  1574. goto done;
  1575. }
  1576. c->dst.orig_val = c->dst.val;
  1577. special_insn:
  1578. if (c->twobyte)
  1579. goto twobyte_insn;
  1580. switch (c->b) {
  1581. case 0x00 ... 0x05:
  1582. add: /* add */
  1583. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1584. break;
  1585. case 0x06: /* push es */
  1586. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1587. break;
  1588. case 0x07: /* pop es */
  1589. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1590. if (rc != 0)
  1591. goto done;
  1592. break;
  1593. case 0x08 ... 0x0d:
  1594. or: /* or */
  1595. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1596. break;
  1597. case 0x0e: /* push cs */
  1598. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1599. break;
  1600. case 0x10 ... 0x15:
  1601. adc: /* adc */
  1602. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1603. break;
  1604. case 0x16: /* push ss */
  1605. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1606. break;
  1607. case 0x17: /* pop ss */
  1608. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1609. if (rc != 0)
  1610. goto done;
  1611. break;
  1612. case 0x18 ... 0x1d:
  1613. sbb: /* sbb */
  1614. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1615. break;
  1616. case 0x1e: /* push ds */
  1617. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1618. break;
  1619. case 0x1f: /* pop ds */
  1620. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1621. if (rc != 0)
  1622. goto done;
  1623. break;
  1624. case 0x20 ... 0x25:
  1625. and: /* and */
  1626. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1627. break;
  1628. case 0x28 ... 0x2d:
  1629. sub: /* sub */
  1630. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1631. break;
  1632. case 0x30 ... 0x35:
  1633. xor: /* xor */
  1634. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1635. break;
  1636. case 0x38 ... 0x3d:
  1637. cmp: /* cmp */
  1638. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1639. break;
  1640. case 0x40 ... 0x47: /* inc r16/r32 */
  1641. emulate_1op("inc", c->dst, ctxt->eflags);
  1642. break;
  1643. case 0x48 ... 0x4f: /* dec r16/r32 */
  1644. emulate_1op("dec", c->dst, ctxt->eflags);
  1645. break;
  1646. case 0x50 ... 0x57: /* push reg */
  1647. emulate_push(ctxt);
  1648. break;
  1649. case 0x58 ... 0x5f: /* pop reg */
  1650. pop_instruction:
  1651. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1652. if (rc != 0)
  1653. goto done;
  1654. break;
  1655. case 0x63: /* movsxd */
  1656. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1657. goto cannot_emulate;
  1658. c->dst.val = (s32) c->src.val;
  1659. break;
  1660. case 0x68: /* push imm */
  1661. case 0x6a: /* push imm8 */
  1662. emulate_push(ctxt);
  1663. break;
  1664. case 0x6c: /* insb */
  1665. case 0x6d: /* insw/insd */
  1666. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1667. 1,
  1668. (c->d & ByteOp) ? 1 : c->op_bytes,
  1669. c->rep_prefix ?
  1670. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1671. (ctxt->eflags & EFLG_DF),
  1672. register_address(c, es_base(ctxt),
  1673. c->regs[VCPU_REGS_RDI]),
  1674. c->rep_prefix,
  1675. c->regs[VCPU_REGS_RDX]) == 0) {
  1676. c->eip = saved_eip;
  1677. return -1;
  1678. }
  1679. return 0;
  1680. case 0x6e: /* outsb */
  1681. case 0x6f: /* outsw/outsd */
  1682. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1683. 0,
  1684. (c->d & ByteOp) ? 1 : c->op_bytes,
  1685. c->rep_prefix ?
  1686. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1687. (ctxt->eflags & EFLG_DF),
  1688. register_address(c,
  1689. seg_override_base(ctxt, c),
  1690. c->regs[VCPU_REGS_RSI]),
  1691. c->rep_prefix,
  1692. c->regs[VCPU_REGS_RDX]) == 0) {
  1693. c->eip = saved_eip;
  1694. return -1;
  1695. }
  1696. return 0;
  1697. case 0x70 ... 0x7f: /* jcc (short) */
  1698. if (test_cc(c->b, ctxt->eflags))
  1699. jmp_rel(c, c->src.val);
  1700. break;
  1701. case 0x80 ... 0x83: /* Grp1 */
  1702. switch (c->modrm_reg) {
  1703. case 0:
  1704. goto add;
  1705. case 1:
  1706. goto or;
  1707. case 2:
  1708. goto adc;
  1709. case 3:
  1710. goto sbb;
  1711. case 4:
  1712. goto and;
  1713. case 5:
  1714. goto sub;
  1715. case 6:
  1716. goto xor;
  1717. case 7:
  1718. goto cmp;
  1719. }
  1720. break;
  1721. case 0x84 ... 0x85:
  1722. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1723. break;
  1724. case 0x86 ... 0x87: /* xchg */
  1725. xchg:
  1726. /* Write back the register source. */
  1727. switch (c->dst.bytes) {
  1728. case 1:
  1729. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1730. break;
  1731. case 2:
  1732. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1733. break;
  1734. case 4:
  1735. *c->src.ptr = (u32) c->dst.val;
  1736. break; /* 64b reg: zero-extend */
  1737. case 8:
  1738. *c->src.ptr = c->dst.val;
  1739. break;
  1740. }
  1741. /*
  1742. * Write back the memory destination with implicit LOCK
  1743. * prefix.
  1744. */
  1745. c->dst.val = c->src.val;
  1746. c->lock_prefix = 1;
  1747. break;
  1748. case 0x88 ... 0x8b: /* mov */
  1749. goto mov;
  1750. case 0x8c: { /* mov r/m, sreg */
  1751. struct kvm_segment segreg;
  1752. if (c->modrm_reg <= 5)
  1753. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1754. else {
  1755. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1756. c->modrm);
  1757. goto cannot_emulate;
  1758. }
  1759. c->dst.val = segreg.selector;
  1760. break;
  1761. }
  1762. case 0x8d: /* lea r16/r32, m */
  1763. c->dst.val = c->modrm_ea;
  1764. break;
  1765. case 0x8e: { /* mov seg, r/m16 */
  1766. uint16_t sel;
  1767. int type_bits;
  1768. int err;
  1769. sel = c->src.val;
  1770. if (c->modrm_reg == VCPU_SREG_SS)
  1771. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1772. if (c->modrm_reg <= 5) {
  1773. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1774. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1775. type_bits, c->modrm_reg);
  1776. } else {
  1777. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1778. c->modrm);
  1779. goto cannot_emulate;
  1780. }
  1781. if (err < 0)
  1782. goto cannot_emulate;
  1783. c->dst.type = OP_NONE; /* Disable writeback. */
  1784. break;
  1785. }
  1786. case 0x8f: /* pop (sole member of Grp1a) */
  1787. rc = emulate_grp1a(ctxt, ops);
  1788. if (rc != 0)
  1789. goto done;
  1790. break;
  1791. case 0x90: /* nop / xchg r8,rax */
  1792. if (!(c->rex_prefix & 1)) { /* nop */
  1793. c->dst.type = OP_NONE;
  1794. break;
  1795. }
  1796. case 0x91 ... 0x97: /* xchg reg,rax */
  1797. c->src.type = c->dst.type = OP_REG;
  1798. c->src.bytes = c->dst.bytes = c->op_bytes;
  1799. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1800. c->src.val = *(c->src.ptr);
  1801. goto xchg;
  1802. case 0x9c: /* pushf */
  1803. c->src.val = (unsigned long) ctxt->eflags;
  1804. emulate_push(ctxt);
  1805. break;
  1806. case 0x9d: /* popf */
  1807. c->dst.type = OP_REG;
  1808. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1809. c->dst.bytes = c->op_bytes;
  1810. goto pop_instruction;
  1811. case 0xa0 ... 0xa1: /* mov */
  1812. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1813. c->dst.val = c->src.val;
  1814. break;
  1815. case 0xa2 ... 0xa3: /* mov */
  1816. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1817. break;
  1818. case 0xa4 ... 0xa5: /* movs */
  1819. c->dst.type = OP_MEM;
  1820. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1821. c->dst.ptr = (unsigned long *)register_address(c,
  1822. es_base(ctxt),
  1823. c->regs[VCPU_REGS_RDI]);
  1824. if ((rc = ops->read_emulated(register_address(c,
  1825. seg_override_base(ctxt, c),
  1826. c->regs[VCPU_REGS_RSI]),
  1827. &c->dst.val,
  1828. c->dst.bytes, ctxt->vcpu)) != 0)
  1829. goto done;
  1830. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1831. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1832. : c->dst.bytes);
  1833. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1834. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1835. : c->dst.bytes);
  1836. break;
  1837. case 0xa6 ... 0xa7: /* cmps */
  1838. c->src.type = OP_NONE; /* Disable writeback. */
  1839. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1840. c->src.ptr = (unsigned long *)register_address(c,
  1841. seg_override_base(ctxt, c),
  1842. c->regs[VCPU_REGS_RSI]);
  1843. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1844. &c->src.val,
  1845. c->src.bytes,
  1846. ctxt->vcpu)) != 0)
  1847. goto done;
  1848. c->dst.type = OP_NONE; /* Disable writeback. */
  1849. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1850. c->dst.ptr = (unsigned long *)register_address(c,
  1851. es_base(ctxt),
  1852. c->regs[VCPU_REGS_RDI]);
  1853. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1854. &c->dst.val,
  1855. c->dst.bytes,
  1856. ctxt->vcpu)) != 0)
  1857. goto done;
  1858. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1859. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1860. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1861. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1862. : c->src.bytes);
  1863. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1864. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1865. : c->dst.bytes);
  1866. break;
  1867. case 0xaa ... 0xab: /* stos */
  1868. c->dst.type = OP_MEM;
  1869. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1870. c->dst.ptr = (unsigned long *)register_address(c,
  1871. es_base(ctxt),
  1872. c->regs[VCPU_REGS_RDI]);
  1873. c->dst.val = c->regs[VCPU_REGS_RAX];
  1874. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1875. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1876. : c->dst.bytes);
  1877. break;
  1878. case 0xac ... 0xad: /* lods */
  1879. c->dst.type = OP_REG;
  1880. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1881. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1882. if ((rc = ops->read_emulated(register_address(c,
  1883. seg_override_base(ctxt, c),
  1884. c->regs[VCPU_REGS_RSI]),
  1885. &c->dst.val,
  1886. c->dst.bytes,
  1887. ctxt->vcpu)) != 0)
  1888. goto done;
  1889. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1890. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1891. : c->dst.bytes);
  1892. break;
  1893. case 0xae ... 0xaf: /* scas */
  1894. DPRINTF("Urk! I don't handle SCAS.\n");
  1895. goto cannot_emulate;
  1896. case 0xb0 ... 0xbf: /* mov r, imm */
  1897. goto mov;
  1898. case 0xc0 ... 0xc1:
  1899. emulate_grp2(ctxt);
  1900. break;
  1901. case 0xc3: /* ret */
  1902. c->dst.type = OP_REG;
  1903. c->dst.ptr = &c->eip;
  1904. c->dst.bytes = c->op_bytes;
  1905. goto pop_instruction;
  1906. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1907. mov:
  1908. c->dst.val = c->src.val;
  1909. break;
  1910. case 0xcb: /* ret far */
  1911. rc = emulate_ret_far(ctxt, ops);
  1912. if (rc)
  1913. goto done;
  1914. break;
  1915. case 0xd0 ... 0xd1: /* Grp2 */
  1916. c->src.val = 1;
  1917. emulate_grp2(ctxt);
  1918. break;
  1919. case 0xd2 ... 0xd3: /* Grp2 */
  1920. c->src.val = c->regs[VCPU_REGS_RCX];
  1921. emulate_grp2(ctxt);
  1922. break;
  1923. case 0xe4: /* inb */
  1924. case 0xe5: /* in */
  1925. port = c->src.val;
  1926. io_dir_in = 1;
  1927. goto do_io;
  1928. case 0xe6: /* outb */
  1929. case 0xe7: /* out */
  1930. port = c->src.val;
  1931. io_dir_in = 0;
  1932. goto do_io;
  1933. case 0xe8: /* call (near) */ {
  1934. long int rel = c->src.val;
  1935. c->src.val = (unsigned long) c->eip;
  1936. jmp_rel(c, rel);
  1937. emulate_push(ctxt);
  1938. break;
  1939. }
  1940. case 0xe9: /* jmp rel */
  1941. goto jmp;
  1942. case 0xea: /* jmp far */
  1943. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1944. VCPU_SREG_CS) < 0) {
  1945. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1946. goto cannot_emulate;
  1947. }
  1948. c->eip = c->src.val;
  1949. break;
  1950. case 0xeb:
  1951. jmp: /* jmp rel short */
  1952. jmp_rel(c, c->src.val);
  1953. c->dst.type = OP_NONE; /* Disable writeback. */
  1954. break;
  1955. case 0xec: /* in al,dx */
  1956. case 0xed: /* in (e/r)ax,dx */
  1957. port = c->regs[VCPU_REGS_RDX];
  1958. io_dir_in = 1;
  1959. goto do_io;
  1960. case 0xee: /* out al,dx */
  1961. case 0xef: /* out (e/r)ax,dx */
  1962. port = c->regs[VCPU_REGS_RDX];
  1963. io_dir_in = 0;
  1964. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1965. (c->d & ByteOp) ? 1 : c->op_bytes,
  1966. port) != 0) {
  1967. c->eip = saved_eip;
  1968. goto cannot_emulate;
  1969. }
  1970. break;
  1971. case 0xf4: /* hlt */
  1972. ctxt->vcpu->arch.halt_request = 1;
  1973. break;
  1974. case 0xf5: /* cmc */
  1975. /* complement carry flag from eflags reg */
  1976. ctxt->eflags ^= EFLG_CF;
  1977. c->dst.type = OP_NONE; /* Disable writeback. */
  1978. break;
  1979. case 0xf6 ... 0xf7: /* Grp3 */
  1980. rc = emulate_grp3(ctxt, ops);
  1981. if (rc != 0)
  1982. goto done;
  1983. break;
  1984. case 0xf8: /* clc */
  1985. ctxt->eflags &= ~EFLG_CF;
  1986. c->dst.type = OP_NONE; /* Disable writeback. */
  1987. break;
  1988. case 0xfa: /* cli */
  1989. ctxt->eflags &= ~X86_EFLAGS_IF;
  1990. c->dst.type = OP_NONE; /* Disable writeback. */
  1991. break;
  1992. case 0xfb: /* sti */
  1993. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  1994. ctxt->eflags |= X86_EFLAGS_IF;
  1995. c->dst.type = OP_NONE; /* Disable writeback. */
  1996. break;
  1997. case 0xfc: /* cld */
  1998. ctxt->eflags &= ~EFLG_DF;
  1999. c->dst.type = OP_NONE; /* Disable writeback. */
  2000. break;
  2001. case 0xfd: /* std */
  2002. ctxt->eflags |= EFLG_DF;
  2003. c->dst.type = OP_NONE; /* Disable writeback. */
  2004. break;
  2005. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2006. rc = emulate_grp45(ctxt, ops);
  2007. if (rc != 0)
  2008. goto done;
  2009. break;
  2010. }
  2011. writeback:
  2012. rc = writeback(ctxt, ops);
  2013. if (rc != 0)
  2014. goto done;
  2015. /* Commit shadow register state. */
  2016. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2017. kvm_rip_write(ctxt->vcpu, c->eip);
  2018. done:
  2019. if (rc == X86EMUL_UNHANDLEABLE) {
  2020. c->eip = saved_eip;
  2021. return -1;
  2022. }
  2023. return 0;
  2024. twobyte_insn:
  2025. switch (c->b) {
  2026. case 0x01: /* lgdt, lidt, lmsw */
  2027. switch (c->modrm_reg) {
  2028. u16 size;
  2029. unsigned long address;
  2030. case 0: /* vmcall */
  2031. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2032. goto cannot_emulate;
  2033. rc = kvm_fix_hypercall(ctxt->vcpu);
  2034. if (rc)
  2035. goto done;
  2036. /* Let the processor re-execute the fixed hypercall */
  2037. c->eip = kvm_rip_read(ctxt->vcpu);
  2038. /* Disable writeback. */
  2039. c->dst.type = OP_NONE;
  2040. break;
  2041. case 2: /* lgdt */
  2042. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2043. &size, &address, c->op_bytes);
  2044. if (rc)
  2045. goto done;
  2046. realmode_lgdt(ctxt->vcpu, size, address);
  2047. /* Disable writeback. */
  2048. c->dst.type = OP_NONE;
  2049. break;
  2050. case 3: /* lidt/vmmcall */
  2051. if (c->modrm_mod == 3) {
  2052. switch (c->modrm_rm) {
  2053. case 1:
  2054. rc = kvm_fix_hypercall(ctxt->vcpu);
  2055. if (rc)
  2056. goto done;
  2057. break;
  2058. default:
  2059. goto cannot_emulate;
  2060. }
  2061. } else {
  2062. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2063. &size, &address,
  2064. c->op_bytes);
  2065. if (rc)
  2066. goto done;
  2067. realmode_lidt(ctxt->vcpu, size, address);
  2068. }
  2069. /* Disable writeback. */
  2070. c->dst.type = OP_NONE;
  2071. break;
  2072. case 4: /* smsw */
  2073. c->dst.bytes = 2;
  2074. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2075. break;
  2076. case 6: /* lmsw */
  2077. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2078. &ctxt->eflags);
  2079. c->dst.type = OP_NONE;
  2080. break;
  2081. case 7: /* invlpg*/
  2082. emulate_invlpg(ctxt->vcpu, memop);
  2083. /* Disable writeback. */
  2084. c->dst.type = OP_NONE;
  2085. break;
  2086. default:
  2087. goto cannot_emulate;
  2088. }
  2089. break;
  2090. case 0x05: /* syscall */
  2091. if (emulate_syscall(ctxt) == -1)
  2092. goto cannot_emulate;
  2093. else
  2094. goto writeback;
  2095. break;
  2096. case 0x06:
  2097. emulate_clts(ctxt->vcpu);
  2098. c->dst.type = OP_NONE;
  2099. break;
  2100. case 0x08: /* invd */
  2101. case 0x09: /* wbinvd */
  2102. case 0x0d: /* GrpP (prefetch) */
  2103. case 0x18: /* Grp16 (prefetch/nop) */
  2104. c->dst.type = OP_NONE;
  2105. break;
  2106. case 0x20: /* mov cr, reg */
  2107. if (c->modrm_mod != 3)
  2108. goto cannot_emulate;
  2109. c->regs[c->modrm_rm] =
  2110. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2111. c->dst.type = OP_NONE; /* no writeback */
  2112. break;
  2113. case 0x21: /* mov from dr to reg */
  2114. if (c->modrm_mod != 3)
  2115. goto cannot_emulate;
  2116. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2117. if (rc)
  2118. goto cannot_emulate;
  2119. c->dst.type = OP_NONE; /* no writeback */
  2120. break;
  2121. case 0x22: /* mov reg, cr */
  2122. if (c->modrm_mod != 3)
  2123. goto cannot_emulate;
  2124. realmode_set_cr(ctxt->vcpu,
  2125. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2126. c->dst.type = OP_NONE;
  2127. break;
  2128. case 0x23: /* mov from reg to dr */
  2129. if (c->modrm_mod != 3)
  2130. goto cannot_emulate;
  2131. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2132. c->regs[c->modrm_rm]);
  2133. if (rc)
  2134. goto cannot_emulate;
  2135. c->dst.type = OP_NONE; /* no writeback */
  2136. break;
  2137. case 0x30:
  2138. /* wrmsr */
  2139. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2140. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2141. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2142. if (rc) {
  2143. kvm_inject_gp(ctxt->vcpu, 0);
  2144. c->eip = kvm_rip_read(ctxt->vcpu);
  2145. }
  2146. rc = X86EMUL_CONTINUE;
  2147. c->dst.type = OP_NONE;
  2148. break;
  2149. case 0x32:
  2150. /* rdmsr */
  2151. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2152. if (rc) {
  2153. kvm_inject_gp(ctxt->vcpu, 0);
  2154. c->eip = kvm_rip_read(ctxt->vcpu);
  2155. } else {
  2156. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2157. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2158. }
  2159. rc = X86EMUL_CONTINUE;
  2160. c->dst.type = OP_NONE;
  2161. break;
  2162. case 0x34: /* sysenter */
  2163. if (emulate_sysenter(ctxt) == -1)
  2164. goto cannot_emulate;
  2165. else
  2166. goto writeback;
  2167. break;
  2168. case 0x35: /* sysexit */
  2169. if (emulate_sysexit(ctxt) == -1)
  2170. goto cannot_emulate;
  2171. else
  2172. goto writeback;
  2173. break;
  2174. case 0x40 ... 0x4f: /* cmov */
  2175. c->dst.val = c->dst.orig_val = c->src.val;
  2176. if (!test_cc(c->b, ctxt->eflags))
  2177. c->dst.type = OP_NONE; /* no writeback */
  2178. break;
  2179. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2180. if (test_cc(c->b, ctxt->eflags))
  2181. jmp_rel(c, c->src.val);
  2182. c->dst.type = OP_NONE;
  2183. break;
  2184. case 0xa0: /* push fs */
  2185. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2186. break;
  2187. case 0xa1: /* pop fs */
  2188. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2189. if (rc != 0)
  2190. goto done;
  2191. break;
  2192. case 0xa3:
  2193. bt: /* bt */
  2194. c->dst.type = OP_NONE;
  2195. /* only subword offset */
  2196. c->src.val &= (c->dst.bytes << 3) - 1;
  2197. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2198. break;
  2199. case 0xa4: /* shld imm8, r, r/m */
  2200. case 0xa5: /* shld cl, r, r/m */
  2201. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2202. break;
  2203. case 0xa8: /* push gs */
  2204. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2205. break;
  2206. case 0xa9: /* pop gs */
  2207. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2208. if (rc != 0)
  2209. goto done;
  2210. break;
  2211. case 0xab:
  2212. bts: /* bts */
  2213. /* only subword offset */
  2214. c->src.val &= (c->dst.bytes << 3) - 1;
  2215. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2216. break;
  2217. case 0xac: /* shrd imm8, r, r/m */
  2218. case 0xad: /* shrd cl, r, r/m */
  2219. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2220. break;
  2221. case 0xae: /* clflush */
  2222. break;
  2223. case 0xb0 ... 0xb1: /* cmpxchg */
  2224. /*
  2225. * Save real source value, then compare EAX against
  2226. * destination.
  2227. */
  2228. c->src.orig_val = c->src.val;
  2229. c->src.val = c->regs[VCPU_REGS_RAX];
  2230. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2231. if (ctxt->eflags & EFLG_ZF) {
  2232. /* Success: write back to memory. */
  2233. c->dst.val = c->src.orig_val;
  2234. } else {
  2235. /* Failure: write the value we saw to EAX. */
  2236. c->dst.type = OP_REG;
  2237. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2238. }
  2239. break;
  2240. case 0xb3:
  2241. btr: /* btr */
  2242. /* only subword offset */
  2243. c->src.val &= (c->dst.bytes << 3) - 1;
  2244. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2245. break;
  2246. case 0xb6 ... 0xb7: /* movzx */
  2247. c->dst.bytes = c->op_bytes;
  2248. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2249. : (u16) c->src.val;
  2250. break;
  2251. case 0xba: /* Grp8 */
  2252. switch (c->modrm_reg & 3) {
  2253. case 0:
  2254. goto bt;
  2255. case 1:
  2256. goto bts;
  2257. case 2:
  2258. goto btr;
  2259. case 3:
  2260. goto btc;
  2261. }
  2262. break;
  2263. case 0xbb:
  2264. btc: /* btc */
  2265. /* only subword offset */
  2266. c->src.val &= (c->dst.bytes << 3) - 1;
  2267. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2268. break;
  2269. case 0xbe ... 0xbf: /* movsx */
  2270. c->dst.bytes = c->op_bytes;
  2271. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2272. (s16) c->src.val;
  2273. break;
  2274. case 0xc3: /* movnti */
  2275. c->dst.bytes = c->op_bytes;
  2276. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2277. (u64) c->src.val;
  2278. break;
  2279. case 0xc7: /* Grp9 (cmpxchg8b) */
  2280. rc = emulate_grp9(ctxt, ops, memop);
  2281. if (rc != 0)
  2282. goto done;
  2283. c->dst.type = OP_NONE;
  2284. break;
  2285. }
  2286. goto writeback;
  2287. cannot_emulate:
  2288. DPRINTF("Cannot emulate %02x\n", c->b);
  2289. c->eip = saved_eip;
  2290. return -1;
  2291. }