via_dma.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /* via_dma.c -- DMA support for the VIA Unichrome/Pro
  2. *
  3. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  4. * All Rights Reserved.
  5. *
  6. * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
  7. * All Rights Reserved.
  8. *
  9. * Copyright 2004 The Unichrome project.
  10. * All Rights Reserved.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a
  13. * copy of this software and associated documentation files (the "Software"),
  14. * to deal in the Software without restriction, including without limitation
  15. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  16. * and/or sell copies of the Software, and to permit persons to whom the
  17. * Software is furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice (including the
  20. * next paragraph) shall be included in all copies or substantial portions
  21. * of the Software.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  24. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  25. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  26. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  27. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  28. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  29. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  30. *
  31. * Authors:
  32. * Tungsten Graphics,
  33. * Erdi Chen,
  34. * Thomas Hellstrom.
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "via_drm.h"
  39. #include "via_drv.h"
  40. #include "via_3d_reg.h"
  41. #define CMDBUF_ALIGNMENT_SIZE (0x100)
  42. #define CMDBUF_ALIGNMENT_MASK (0x0ff)
  43. /* defines for VIA 3D registers */
  44. #define VIA_REG_STATUS 0x400
  45. #define VIA_REG_TRANSET 0x43C
  46. #define VIA_REG_TRANSPACE 0x440
  47. /* VIA_REG_STATUS(0x400): Engine Status */
  48. #define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
  49. #define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
  50. #define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
  51. #define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
  52. #define SetReg2DAGP(nReg, nData) { \
  53. *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
  54. *((uint32_t *)(vb) + 1) = (nData); \
  55. vb = ((uint32_t *)vb) + 2; \
  56. dev_priv->dma_low +=8; \
  57. }
  58. #define via_flush_write_combine() DRM_MEMORYBARRIER()
  59. #define VIA_OUT_RING_QW(w1,w2) \
  60. *vb++ = (w1); \
  61. *vb++ = (w2); \
  62. dev_priv->dma_low += 8;
  63. static void via_cmdbuf_start(drm_via_private_t * dev_priv);
  64. static void via_cmdbuf_pause(drm_via_private_t * dev_priv);
  65. static void via_cmdbuf_reset(drm_via_private_t * dev_priv);
  66. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv);
  67. static int via_wait_idle(drm_via_private_t * dev_priv);
  68. static void via_pad_cache(drm_via_private_t * dev_priv, int qwords);
  69. /*
  70. * Free space in command buffer.
  71. */
  72. static uint32_t via_cmdbuf_space(drm_via_private_t * dev_priv)
  73. {
  74. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  75. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  76. return ((hw_addr <= dev_priv->dma_low) ?
  77. (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
  78. (hw_addr - dev_priv->dma_low));
  79. }
  80. /*
  81. * How much does the command regulator lag behind?
  82. */
  83. static uint32_t via_cmdbuf_lag(drm_via_private_t * dev_priv)
  84. {
  85. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  86. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  87. return ((hw_addr <= dev_priv->dma_low) ?
  88. (dev_priv->dma_low - hw_addr) :
  89. (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
  90. }
  91. /*
  92. * Check that the given size fits in the buffer, otherwise wait.
  93. */
  94. static inline int
  95. via_cmdbuf_wait(drm_via_private_t * dev_priv, unsigned int size)
  96. {
  97. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  98. uint32_t cur_addr, hw_addr, next_addr;
  99. volatile uint32_t *hw_addr_ptr;
  100. uint32_t count;
  101. hw_addr_ptr = dev_priv->hw_addr_ptr;
  102. cur_addr = dev_priv->dma_low;
  103. next_addr = cur_addr + size + 512 * 1024;
  104. count = 1000000;
  105. do {
  106. hw_addr = *hw_addr_ptr - agp_base;
  107. if (count-- == 0) {
  108. DRM_ERROR
  109. ("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
  110. hw_addr, cur_addr, next_addr);
  111. return -1;
  112. }
  113. } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
  114. return 0;
  115. }
  116. /*
  117. * Checks whether buffer head has reach the end. Rewind the ring buffer
  118. * when necessary.
  119. *
  120. * Returns virtual pointer to ring buffer.
  121. */
  122. static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
  123. unsigned int size)
  124. {
  125. if ((dev_priv->dma_low + size + 4 * CMDBUF_ALIGNMENT_SIZE) >
  126. dev_priv->dma_high) {
  127. via_cmdbuf_rewind(dev_priv);
  128. }
  129. if (via_cmdbuf_wait(dev_priv, size) != 0) {
  130. return NULL;
  131. }
  132. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  133. }
  134. int via_dma_cleanup(drm_device_t * dev)
  135. {
  136. if (dev->dev_private) {
  137. drm_via_private_t *dev_priv =
  138. (drm_via_private_t *) dev->dev_private;
  139. if (dev_priv->ring.virtual_start) {
  140. via_cmdbuf_reset(dev_priv);
  141. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  142. dev_priv->ring.virtual_start = NULL;
  143. }
  144. }
  145. return 0;
  146. }
  147. static int via_initialize(drm_device_t * dev,
  148. drm_via_private_t * dev_priv,
  149. drm_via_dma_init_t * init)
  150. {
  151. if (!dev_priv || !dev_priv->mmio) {
  152. DRM_ERROR("via_dma_init called before via_map_init\n");
  153. return DRM_ERR(EFAULT);
  154. }
  155. if (dev_priv->ring.virtual_start != NULL) {
  156. DRM_ERROR("%s called again without calling cleanup\n",
  157. __FUNCTION__);
  158. return DRM_ERR(EFAULT);
  159. }
  160. if (!dev->agp || !dev->agp->base) {
  161. DRM_ERROR("%s called with no agp memory available\n",
  162. __FUNCTION__);
  163. return DRM_ERR(EFAULT);
  164. }
  165. dev_priv->ring.map.offset = dev->agp->base + init->offset;
  166. dev_priv->ring.map.size = init->size;
  167. dev_priv->ring.map.type = 0;
  168. dev_priv->ring.map.flags = 0;
  169. dev_priv->ring.map.mtrr = 0;
  170. drm_core_ioremap(&dev_priv->ring.map, dev);
  171. if (dev_priv->ring.map.handle == NULL) {
  172. via_dma_cleanup(dev);
  173. DRM_ERROR("can not ioremap virtual address for"
  174. " ring buffer\n");
  175. return DRM_ERR(ENOMEM);
  176. }
  177. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  178. dev_priv->dma_ptr = dev_priv->ring.virtual_start;
  179. dev_priv->dma_low = 0;
  180. dev_priv->dma_high = init->size;
  181. dev_priv->dma_wrap = init->size;
  182. dev_priv->dma_offset = init->offset;
  183. dev_priv->last_pause_ptr = NULL;
  184. dev_priv->hw_addr_ptr = dev_priv->mmio->handle + init->reg_pause_addr;
  185. via_cmdbuf_start(dev_priv);
  186. return 0;
  187. }
  188. int via_dma_init(DRM_IOCTL_ARGS)
  189. {
  190. DRM_DEVICE;
  191. drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
  192. drm_via_dma_init_t init;
  193. int retcode = 0;
  194. DRM_COPY_FROM_USER_IOCTL(init, (drm_via_dma_init_t __user *) data,
  195. sizeof(init));
  196. switch (init.func) {
  197. case VIA_INIT_DMA:
  198. if (!capable(CAP_SYS_ADMIN))
  199. retcode = DRM_ERR(EPERM);
  200. else
  201. retcode = via_initialize(dev, dev_priv, &init);
  202. break;
  203. case VIA_CLEANUP_DMA:
  204. if (!capable(CAP_SYS_ADMIN))
  205. retcode = DRM_ERR(EPERM);
  206. else
  207. retcode = via_dma_cleanup(dev);
  208. break;
  209. case VIA_DMA_INITIALIZED:
  210. retcode = (dev_priv->ring.virtual_start != NULL) ?
  211. 0 : DRM_ERR(EFAULT);
  212. break;
  213. default:
  214. retcode = DRM_ERR(EINVAL);
  215. break;
  216. }
  217. return retcode;
  218. }
  219. static int via_dispatch_cmdbuffer(drm_device_t * dev, drm_via_cmdbuffer_t * cmd)
  220. {
  221. drm_via_private_t *dev_priv;
  222. uint32_t *vb;
  223. int ret;
  224. dev_priv = (drm_via_private_t *) dev->dev_private;
  225. if (dev_priv->ring.virtual_start == NULL) {
  226. DRM_ERROR("%s called without initializing AGP ring buffer.\n",
  227. __FUNCTION__);
  228. return DRM_ERR(EFAULT);
  229. }
  230. if (cmd->size > VIA_PCI_BUF_SIZE) {
  231. return DRM_ERR(ENOMEM);
  232. }
  233. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  234. return DRM_ERR(EFAULT);
  235. /*
  236. * Running this function on AGP memory is dead slow. Therefore
  237. * we run it on a temporary cacheable system memory buffer and
  238. * copy it to AGP memory when ready.
  239. */
  240. if ((ret =
  241. via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
  242. cmd->size, dev, 1))) {
  243. return ret;
  244. }
  245. vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
  246. if (vb == NULL) {
  247. return DRM_ERR(EAGAIN);
  248. }
  249. memcpy(vb, dev_priv->pci_buf, cmd->size);
  250. dev_priv->dma_low += cmd->size;
  251. /*
  252. * Small submissions somehow stalls the CPU. (AGP cache effects?)
  253. * pad to greater size.
  254. */
  255. if (cmd->size < 0x100)
  256. via_pad_cache(dev_priv, (0x100 - cmd->size) >> 3);
  257. via_cmdbuf_pause(dev_priv);
  258. return 0;
  259. }
  260. int via_driver_dma_quiescent(drm_device_t * dev)
  261. {
  262. drm_via_private_t *dev_priv = dev->dev_private;
  263. if (!via_wait_idle(dev_priv)) {
  264. return DRM_ERR(EBUSY);
  265. }
  266. return 0;
  267. }
  268. int via_flush_ioctl(DRM_IOCTL_ARGS)
  269. {
  270. DRM_DEVICE;
  271. LOCK_TEST_WITH_RETURN(dev, filp);
  272. return via_driver_dma_quiescent(dev);
  273. }
  274. int via_cmdbuffer(DRM_IOCTL_ARGS)
  275. {
  276. DRM_DEVICE;
  277. drm_via_cmdbuffer_t cmdbuf;
  278. int ret;
  279. LOCK_TEST_WITH_RETURN(dev, filp);
  280. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_via_cmdbuffer_t __user *) data,
  281. sizeof(cmdbuf));
  282. DRM_DEBUG("via cmdbuffer, buf %p size %lu\n", cmdbuf.buf, cmdbuf.size);
  283. ret = via_dispatch_cmdbuffer(dev, &cmdbuf);
  284. if (ret) {
  285. return ret;
  286. }
  287. return 0;
  288. }
  289. extern int
  290. via_parse_command_stream(drm_device_t * dev, const uint32_t * buf,
  291. unsigned int size);
  292. static int via_dispatch_pci_cmdbuffer(drm_device_t * dev,
  293. drm_via_cmdbuffer_t * cmd)
  294. {
  295. drm_via_private_t *dev_priv = dev->dev_private;
  296. int ret;
  297. if (cmd->size > VIA_PCI_BUF_SIZE) {
  298. return DRM_ERR(ENOMEM);
  299. }
  300. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  301. return DRM_ERR(EFAULT);
  302. if ((ret =
  303. via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
  304. cmd->size, dev, 0))) {
  305. return ret;
  306. }
  307. ret =
  308. via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf,
  309. cmd->size);
  310. return ret;
  311. }
  312. int via_pci_cmdbuffer(DRM_IOCTL_ARGS)
  313. {
  314. DRM_DEVICE;
  315. drm_via_cmdbuffer_t cmdbuf;
  316. int ret;
  317. LOCK_TEST_WITH_RETURN(dev, filp);
  318. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_via_cmdbuffer_t __user *) data,
  319. sizeof(cmdbuf));
  320. DRM_DEBUG("via_pci_cmdbuffer, buf %p size %lu\n", cmdbuf.buf,
  321. cmdbuf.size);
  322. ret = via_dispatch_pci_cmdbuffer(dev, &cmdbuf);
  323. if (ret) {
  324. return ret;
  325. }
  326. return 0;
  327. }
  328. static inline uint32_t *via_align_buffer(drm_via_private_t * dev_priv,
  329. uint32_t * vb, int qw_count)
  330. {
  331. for (; qw_count > 0; --qw_count) {
  332. VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
  333. }
  334. return vb;
  335. }
  336. /*
  337. * This function is used internally by ring buffer mangement code.
  338. *
  339. * Returns virtual pointer to ring buffer.
  340. */
  341. static inline uint32_t *via_get_dma(drm_via_private_t * dev_priv)
  342. {
  343. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  344. }
  345. /*
  346. * Hooks a segment of data into the tail of the ring-buffer by
  347. * modifying the pause address stored in the buffer itself. If
  348. * the regulator has already paused, restart it.
  349. */
  350. static int via_hook_segment(drm_via_private_t * dev_priv,
  351. uint32_t pause_addr_hi, uint32_t pause_addr_lo,
  352. int no_pci_fire)
  353. {
  354. int paused, count;
  355. volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
  356. via_flush_write_combine();
  357. while (!*(via_get_dma(dev_priv) - 1)) ;
  358. *dev_priv->last_pause_ptr = pause_addr_lo;
  359. via_flush_write_combine();
  360. /*
  361. * The below statement is inserted to really force the flush.
  362. * Not sure it is needed.
  363. */
  364. while (!*dev_priv->last_pause_ptr) ;
  365. dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
  366. while (!*dev_priv->last_pause_ptr) ;
  367. paused = 0;
  368. count = 20;
  369. while (!(paused = (VIA_READ(0x41c) & 0x80000000)) && count--) ;
  370. if ((count <= 8) && (count >= 0)) {
  371. uint32_t rgtr, ptr;
  372. rgtr = *(dev_priv->hw_addr_ptr);
  373. ptr = ((char *)dev_priv->last_pause_ptr - dev_priv->dma_ptr) +
  374. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4 -
  375. CMDBUF_ALIGNMENT_SIZE;
  376. if (rgtr <= ptr) {
  377. DRM_ERROR
  378. ("Command regulator\npaused at count %d, address %x, "
  379. "while current pause address is %x.\n"
  380. "Please mail this message to "
  381. "<unichrome-devel@lists.sourceforge.net>\n", count,
  382. rgtr, ptr);
  383. }
  384. }
  385. if (paused && !no_pci_fire) {
  386. uint32_t rgtr, ptr;
  387. uint32_t ptr_low;
  388. count = 1000000;
  389. while ((VIA_READ(VIA_REG_STATUS) & VIA_CMD_RGTR_BUSY)
  390. && count--) ;
  391. rgtr = *(dev_priv->hw_addr_ptr);
  392. ptr = ((char *)paused_at - dev_priv->dma_ptr) +
  393. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
  394. ptr_low = (ptr > 3 * CMDBUF_ALIGNMENT_SIZE) ?
  395. ptr - 3 * CMDBUF_ALIGNMENT_SIZE : 0;
  396. if (rgtr <= ptr && rgtr >= ptr_low) {
  397. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  398. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  399. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  400. }
  401. }
  402. return paused;
  403. }
  404. static int via_wait_idle(drm_via_private_t * dev_priv)
  405. {
  406. int count = 10000000;
  407. while (count-- && (VIA_READ(VIA_REG_STATUS) &
  408. (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
  409. VIA_3D_ENG_BUSY))) ;
  410. return count;
  411. }
  412. static uint32_t *via_align_cmd(drm_via_private_t * dev_priv, uint32_t cmd_type,
  413. uint32_t addr, uint32_t * cmd_addr_hi,
  414. uint32_t * cmd_addr_lo, int skip_wait)
  415. {
  416. uint32_t agp_base;
  417. uint32_t cmd_addr, addr_lo, addr_hi;
  418. uint32_t *vb;
  419. uint32_t qw_pad_count;
  420. if (!skip_wait)
  421. via_cmdbuf_wait(dev_priv, 2 * CMDBUF_ALIGNMENT_SIZE);
  422. vb = via_get_dma(dev_priv);
  423. VIA_OUT_RING_QW(HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
  424. (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
  425. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  426. qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
  427. ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
  428. cmd_addr = (addr) ? addr :
  429. agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
  430. addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
  431. (cmd_addr & HC_HAGPBpL_MASK));
  432. addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
  433. vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
  434. VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi, *cmd_addr_lo = addr_lo);
  435. return vb;
  436. }
  437. static void via_cmdbuf_start(drm_via_private_t * dev_priv)
  438. {
  439. uint32_t pause_addr_lo, pause_addr_hi;
  440. uint32_t start_addr, start_addr_lo;
  441. uint32_t end_addr, end_addr_lo;
  442. uint32_t command;
  443. uint32_t agp_base;
  444. dev_priv->dma_low = 0;
  445. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  446. start_addr = agp_base;
  447. end_addr = agp_base + dev_priv->dma_high;
  448. start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
  449. end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
  450. command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
  451. ((end_addr & 0xff000000) >> 16));
  452. dev_priv->last_pause_ptr =
  453. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
  454. &pause_addr_hi, &pause_addr_lo, 1) - 1;
  455. via_flush_write_combine();
  456. while (!*dev_priv->last_pause_ptr) ;
  457. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  458. VIA_WRITE(VIA_REG_TRANSPACE, command);
  459. VIA_WRITE(VIA_REG_TRANSPACE, start_addr_lo);
  460. VIA_WRITE(VIA_REG_TRANSPACE, end_addr_lo);
  461. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  462. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  463. VIA_WRITE(VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
  464. }
  465. static void via_pad_cache(drm_via_private_t * dev_priv, int qwords)
  466. {
  467. uint32_t *vb;
  468. via_cmdbuf_wait(dev_priv, qwords + 2);
  469. vb = via_get_dma(dev_priv);
  470. VIA_OUT_RING_QW(HC_HEADER2, HC_ParaType_NotTex << 16);
  471. via_align_buffer(dev_priv, vb, qwords);
  472. }
  473. static inline void via_dummy_bitblt(drm_via_private_t * dev_priv)
  474. {
  475. uint32_t *vb = via_get_dma(dev_priv);
  476. SetReg2DAGP(0x0C, (0 | (0 << 16)));
  477. SetReg2DAGP(0x10, 0 | (0 << 16));
  478. SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
  479. }
  480. static void via_cmdbuf_jump(drm_via_private_t * dev_priv)
  481. {
  482. uint32_t agp_base;
  483. uint32_t pause_addr_lo, pause_addr_hi;
  484. uint32_t jump_addr_lo, jump_addr_hi;
  485. volatile uint32_t *last_pause_ptr;
  486. uint32_t dma_low_save1, dma_low_save2;
  487. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  488. via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
  489. &jump_addr_lo, 0);
  490. dev_priv->dma_wrap = dev_priv->dma_low;
  491. /*
  492. * Wrap command buffer to the beginning.
  493. */
  494. dev_priv->dma_low = 0;
  495. if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0) {
  496. DRM_ERROR("via_cmdbuf_jump failed\n");
  497. }
  498. via_dummy_bitblt(dev_priv);
  499. via_dummy_bitblt(dev_priv);
  500. last_pause_ptr =
  501. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  502. &pause_addr_lo, 0) - 1;
  503. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  504. &pause_addr_lo, 0);
  505. *last_pause_ptr = pause_addr_lo;
  506. dma_low_save1 = dev_priv->dma_low;
  507. /*
  508. * Now, set a trap that will pause the regulator if it tries to rerun the old
  509. * command buffer. (Which may happen if via_hook_segment detecs a command regulator pause
  510. * and reissues the jump command over PCI, while the regulator has already taken the jump
  511. * and actually paused at the current buffer end).
  512. * There appears to be no other way to detect this condition, since the hw_addr_pointer
  513. * does not seem to get updated immediately when a jump occurs.
  514. */
  515. last_pause_ptr =
  516. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  517. &pause_addr_lo, 0) - 1;
  518. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  519. &pause_addr_lo, 0);
  520. *last_pause_ptr = pause_addr_lo;
  521. dma_low_save2 = dev_priv->dma_low;
  522. dev_priv->dma_low = dma_low_save1;
  523. via_hook_segment(dev_priv, jump_addr_hi, jump_addr_lo, 0);
  524. dev_priv->dma_low = dma_low_save2;
  525. via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
  526. }
  527. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv)
  528. {
  529. via_cmdbuf_jump(dev_priv);
  530. }
  531. static void via_cmdbuf_flush(drm_via_private_t * dev_priv, uint32_t cmd_type)
  532. {
  533. uint32_t pause_addr_lo, pause_addr_hi;
  534. via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
  535. via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
  536. }
  537. static void via_cmdbuf_pause(drm_via_private_t * dev_priv)
  538. {
  539. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
  540. }
  541. static void via_cmdbuf_reset(drm_via_private_t * dev_priv)
  542. {
  543. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
  544. via_wait_idle(dev_priv);
  545. }
  546. /*
  547. * User interface to the space and lag functions.
  548. */
  549. int via_cmdbuf_size(DRM_IOCTL_ARGS)
  550. {
  551. DRM_DEVICE;
  552. drm_via_cmdbuf_size_t d_siz;
  553. int ret = 0;
  554. uint32_t tmp_size, count;
  555. drm_via_private_t *dev_priv;
  556. DRM_DEBUG("via cmdbuf_size\n");
  557. LOCK_TEST_WITH_RETURN(dev, filp);
  558. dev_priv = (drm_via_private_t *) dev->dev_private;
  559. if (dev_priv->ring.virtual_start == NULL) {
  560. DRM_ERROR("%s called without initializing AGP ring buffer.\n",
  561. __FUNCTION__);
  562. return DRM_ERR(EFAULT);
  563. }
  564. DRM_COPY_FROM_USER_IOCTL(d_siz, (drm_via_cmdbuf_size_t __user *) data,
  565. sizeof(d_siz));
  566. count = 1000000;
  567. tmp_size = d_siz.size;
  568. switch (d_siz.func) {
  569. case VIA_CMDBUF_SPACE:
  570. while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz.size)
  571. && count--) {
  572. if (!d_siz.wait) {
  573. break;
  574. }
  575. }
  576. if (!count) {
  577. DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
  578. ret = DRM_ERR(EAGAIN);
  579. }
  580. break;
  581. case VIA_CMDBUF_LAG:
  582. while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz.size)
  583. && count--) {
  584. if (!d_siz.wait) {
  585. break;
  586. }
  587. }
  588. if (!count) {
  589. DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
  590. ret = DRM_ERR(EAGAIN);
  591. }
  592. break;
  593. default:
  594. ret = DRM_ERR(EFAULT);
  595. }
  596. d_siz.size = tmp_size;
  597. DRM_COPY_TO_USER_IOCTL((drm_via_cmdbuf_size_t __user *) data, d_siz,
  598. sizeof(d_siz));
  599. return ret;
  600. }