savage_bci.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099
  1. /* savage_bci.c -- BCI support for Savage
  2. *
  3. * Copyright 2004 Felix Kuehling
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  20. * NON-INFRINGEMENT. IN NO EVENT SHALL FELIX KUEHLING BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
  22. * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. */
  25. #include "drmP.h"
  26. #include "savage_drm.h"
  27. #include "savage_drv.h"
  28. /* Need a long timeout for shadow status updates can take a while
  29. * and so can waiting for events when the queue is full. */
  30. #define SAVAGE_DEFAULT_USEC_TIMEOUT 1000000 /* 1s */
  31. #define SAVAGE_EVENT_USEC_TIMEOUT 5000000 /* 5s */
  32. #define SAVAGE_FREELIST_DEBUG 0
  33. static int
  34. savage_bci_wait_fifo_shadow(drm_savage_private_t * dev_priv, unsigned int n)
  35. {
  36. uint32_t mask = dev_priv->status_used_mask;
  37. uint32_t threshold = dev_priv->bci_threshold_hi;
  38. uint32_t status;
  39. int i;
  40. #if SAVAGE_BCI_DEBUG
  41. if (n > dev_priv->cob_size + SAVAGE_BCI_FIFO_SIZE - threshold)
  42. DRM_ERROR("Trying to emit %d words "
  43. "(more than guaranteed space in COB)\n", n);
  44. #endif
  45. for (i = 0; i < SAVAGE_DEFAULT_USEC_TIMEOUT; i++) {
  46. DRM_MEMORYBARRIER();
  47. status = dev_priv->status_ptr[0];
  48. if ((status & mask) < threshold)
  49. return 0;
  50. DRM_UDELAY(1);
  51. }
  52. #if SAVAGE_BCI_DEBUG
  53. DRM_ERROR("failed!\n");
  54. DRM_INFO(" status=0x%08x, threshold=0x%08x\n", status, threshold);
  55. #endif
  56. return DRM_ERR(EBUSY);
  57. }
  58. static int
  59. savage_bci_wait_fifo_s3d(drm_savage_private_t * dev_priv, unsigned int n)
  60. {
  61. uint32_t maxUsed = dev_priv->cob_size + SAVAGE_BCI_FIFO_SIZE - n;
  62. uint32_t status;
  63. int i;
  64. for (i = 0; i < SAVAGE_DEFAULT_USEC_TIMEOUT; i++) {
  65. status = SAVAGE_READ(SAVAGE_STATUS_WORD0);
  66. if ((status & SAVAGE_FIFO_USED_MASK_S3D) <= maxUsed)
  67. return 0;
  68. DRM_UDELAY(1);
  69. }
  70. #if SAVAGE_BCI_DEBUG
  71. DRM_ERROR("failed!\n");
  72. DRM_INFO(" status=0x%08x\n", status);
  73. #endif
  74. return DRM_ERR(EBUSY);
  75. }
  76. static int
  77. savage_bci_wait_fifo_s4(drm_savage_private_t * dev_priv, unsigned int n)
  78. {
  79. uint32_t maxUsed = dev_priv->cob_size + SAVAGE_BCI_FIFO_SIZE - n;
  80. uint32_t status;
  81. int i;
  82. for (i = 0; i < SAVAGE_DEFAULT_USEC_TIMEOUT; i++) {
  83. status = SAVAGE_READ(SAVAGE_ALT_STATUS_WORD0);
  84. if ((status & SAVAGE_FIFO_USED_MASK_S4) <= maxUsed)
  85. return 0;
  86. DRM_UDELAY(1);
  87. }
  88. #if SAVAGE_BCI_DEBUG
  89. DRM_ERROR("failed!\n");
  90. DRM_INFO(" status=0x%08x\n", status);
  91. #endif
  92. return DRM_ERR(EBUSY);
  93. }
  94. /*
  95. * Waiting for events.
  96. *
  97. * The BIOSresets the event tag to 0 on mode changes. Therefore we
  98. * never emit 0 to the event tag. If we find a 0 event tag we know the
  99. * BIOS stomped on it and return success assuming that the BIOS waited
  100. * for engine idle.
  101. *
  102. * Note: if the Xserver uses the event tag it has to follow the same
  103. * rule. Otherwise there may be glitches every 2^16 events.
  104. */
  105. static int
  106. savage_bci_wait_event_shadow(drm_savage_private_t * dev_priv, uint16_t e)
  107. {
  108. uint32_t status;
  109. int i;
  110. for (i = 0; i < SAVAGE_EVENT_USEC_TIMEOUT; i++) {
  111. DRM_MEMORYBARRIER();
  112. status = dev_priv->status_ptr[1];
  113. if ((((status & 0xffff) - e) & 0xffff) <= 0x7fff ||
  114. (status & 0xffff) == 0)
  115. return 0;
  116. DRM_UDELAY(1);
  117. }
  118. #if SAVAGE_BCI_DEBUG
  119. DRM_ERROR("failed!\n");
  120. DRM_INFO(" status=0x%08x, e=0x%04x\n", status, e);
  121. #endif
  122. return DRM_ERR(EBUSY);
  123. }
  124. static int
  125. savage_bci_wait_event_reg(drm_savage_private_t * dev_priv, uint16_t e)
  126. {
  127. uint32_t status;
  128. int i;
  129. for (i = 0; i < SAVAGE_EVENT_USEC_TIMEOUT; i++) {
  130. status = SAVAGE_READ(SAVAGE_STATUS_WORD1);
  131. if ((((status & 0xffff) - e) & 0xffff) <= 0x7fff ||
  132. (status & 0xffff) == 0)
  133. return 0;
  134. DRM_UDELAY(1);
  135. }
  136. #if SAVAGE_BCI_DEBUG
  137. DRM_ERROR("failed!\n");
  138. DRM_INFO(" status=0x%08x, e=0x%04x\n", status, e);
  139. #endif
  140. return DRM_ERR(EBUSY);
  141. }
  142. uint16_t savage_bci_emit_event(drm_savage_private_t * dev_priv,
  143. unsigned int flags)
  144. {
  145. uint16_t count;
  146. BCI_LOCALS;
  147. if (dev_priv->status_ptr) {
  148. /* coordinate with Xserver */
  149. count = dev_priv->status_ptr[1023];
  150. if (count < dev_priv->event_counter)
  151. dev_priv->event_wrap++;
  152. } else {
  153. count = dev_priv->event_counter;
  154. }
  155. count = (count + 1) & 0xffff;
  156. if (count == 0) {
  157. count++; /* See the comment above savage_wait_event_*. */
  158. dev_priv->event_wrap++;
  159. }
  160. dev_priv->event_counter = count;
  161. if (dev_priv->status_ptr)
  162. dev_priv->status_ptr[1023] = (uint32_t) count;
  163. if ((flags & (SAVAGE_WAIT_2D | SAVAGE_WAIT_3D))) {
  164. unsigned int wait_cmd = BCI_CMD_WAIT;
  165. if ((flags & SAVAGE_WAIT_2D))
  166. wait_cmd |= BCI_CMD_WAIT_2D;
  167. if ((flags & SAVAGE_WAIT_3D))
  168. wait_cmd |= BCI_CMD_WAIT_3D;
  169. BEGIN_BCI(2);
  170. BCI_WRITE(wait_cmd);
  171. } else {
  172. BEGIN_BCI(1);
  173. }
  174. BCI_WRITE(BCI_CMD_UPDATE_EVENT_TAG | (uint32_t) count);
  175. return count;
  176. }
  177. /*
  178. * Freelist management
  179. */
  180. static int savage_freelist_init(drm_device_t * dev)
  181. {
  182. drm_savage_private_t *dev_priv = dev->dev_private;
  183. drm_device_dma_t *dma = dev->dma;
  184. drm_buf_t *buf;
  185. drm_savage_buf_priv_t *entry;
  186. int i;
  187. DRM_DEBUG("count=%d\n", dma->buf_count);
  188. dev_priv->head.next = &dev_priv->tail;
  189. dev_priv->head.prev = NULL;
  190. dev_priv->head.buf = NULL;
  191. dev_priv->tail.next = NULL;
  192. dev_priv->tail.prev = &dev_priv->head;
  193. dev_priv->tail.buf = NULL;
  194. for (i = 0; i < dma->buf_count; i++) {
  195. buf = dma->buflist[i];
  196. entry = buf->dev_private;
  197. SET_AGE(&entry->age, 0, 0);
  198. entry->buf = buf;
  199. entry->next = dev_priv->head.next;
  200. entry->prev = &dev_priv->head;
  201. dev_priv->head.next->prev = entry;
  202. dev_priv->head.next = entry;
  203. }
  204. return 0;
  205. }
  206. static drm_buf_t *savage_freelist_get(drm_device_t * dev)
  207. {
  208. drm_savage_private_t *dev_priv = dev->dev_private;
  209. drm_savage_buf_priv_t *tail = dev_priv->tail.prev;
  210. uint16_t event;
  211. unsigned int wrap;
  212. DRM_DEBUG("\n");
  213. UPDATE_EVENT_COUNTER();
  214. if (dev_priv->status_ptr)
  215. event = dev_priv->status_ptr[1] & 0xffff;
  216. else
  217. event = SAVAGE_READ(SAVAGE_STATUS_WORD1) & 0xffff;
  218. wrap = dev_priv->event_wrap;
  219. if (event > dev_priv->event_counter)
  220. wrap--; /* hardware hasn't passed the last wrap yet */
  221. DRM_DEBUG(" tail=0x%04x %d\n", tail->age.event, tail->age.wrap);
  222. DRM_DEBUG(" head=0x%04x %d\n", event, wrap);
  223. if (tail->buf && (TEST_AGE(&tail->age, event, wrap) || event == 0)) {
  224. drm_savage_buf_priv_t *next = tail->next;
  225. drm_savage_buf_priv_t *prev = tail->prev;
  226. prev->next = next;
  227. next->prev = prev;
  228. tail->next = tail->prev = NULL;
  229. return tail->buf;
  230. }
  231. DRM_DEBUG("returning NULL, tail->buf=%p!\n", tail->buf);
  232. return NULL;
  233. }
  234. void savage_freelist_put(drm_device_t * dev, drm_buf_t * buf)
  235. {
  236. drm_savage_private_t *dev_priv = dev->dev_private;
  237. drm_savage_buf_priv_t *entry = buf->dev_private, *prev, *next;
  238. DRM_DEBUG("age=0x%04x wrap=%d\n", entry->age.event, entry->age.wrap);
  239. if (entry->next != NULL || entry->prev != NULL) {
  240. DRM_ERROR("entry already on freelist.\n");
  241. return;
  242. }
  243. prev = &dev_priv->head;
  244. next = prev->next;
  245. prev->next = entry;
  246. next->prev = entry;
  247. entry->prev = prev;
  248. entry->next = next;
  249. }
  250. /*
  251. * Command DMA
  252. */
  253. static int savage_dma_init(drm_savage_private_t * dev_priv)
  254. {
  255. unsigned int i;
  256. dev_priv->nr_dma_pages = dev_priv->cmd_dma->size /
  257. (SAVAGE_DMA_PAGE_SIZE * 4);
  258. dev_priv->dma_pages = drm_alloc(sizeof(drm_savage_dma_page_t) *
  259. dev_priv->nr_dma_pages, DRM_MEM_DRIVER);
  260. if (dev_priv->dma_pages == NULL)
  261. return DRM_ERR(ENOMEM);
  262. for (i = 0; i < dev_priv->nr_dma_pages; ++i) {
  263. SET_AGE(&dev_priv->dma_pages[i].age, 0, 0);
  264. dev_priv->dma_pages[i].used = 0;
  265. dev_priv->dma_pages[i].flushed = 0;
  266. }
  267. SET_AGE(&dev_priv->last_dma_age, 0, 0);
  268. dev_priv->first_dma_page = 0;
  269. dev_priv->current_dma_page = 0;
  270. return 0;
  271. }
  272. void savage_dma_reset(drm_savage_private_t * dev_priv)
  273. {
  274. uint16_t event;
  275. unsigned int wrap, i;
  276. event = savage_bci_emit_event(dev_priv, 0);
  277. wrap = dev_priv->event_wrap;
  278. for (i = 0; i < dev_priv->nr_dma_pages; ++i) {
  279. SET_AGE(&dev_priv->dma_pages[i].age, event, wrap);
  280. dev_priv->dma_pages[i].used = 0;
  281. dev_priv->dma_pages[i].flushed = 0;
  282. }
  283. SET_AGE(&dev_priv->last_dma_age, event, wrap);
  284. dev_priv->first_dma_page = dev_priv->current_dma_page = 0;
  285. }
  286. void savage_dma_wait(drm_savage_private_t * dev_priv, unsigned int page)
  287. {
  288. uint16_t event;
  289. unsigned int wrap;
  290. /* Faked DMA buffer pages don't age. */
  291. if (dev_priv->cmd_dma == &dev_priv->fake_dma)
  292. return;
  293. UPDATE_EVENT_COUNTER();
  294. if (dev_priv->status_ptr)
  295. event = dev_priv->status_ptr[1] & 0xffff;
  296. else
  297. event = SAVAGE_READ(SAVAGE_STATUS_WORD1) & 0xffff;
  298. wrap = dev_priv->event_wrap;
  299. if (event > dev_priv->event_counter)
  300. wrap--; /* hardware hasn't passed the last wrap yet */
  301. if (dev_priv->dma_pages[page].age.wrap > wrap ||
  302. (dev_priv->dma_pages[page].age.wrap == wrap &&
  303. dev_priv->dma_pages[page].age.event > event)) {
  304. if (dev_priv->wait_evnt(dev_priv,
  305. dev_priv->dma_pages[page].age.event)
  306. < 0)
  307. DRM_ERROR("wait_evnt failed!\n");
  308. }
  309. }
  310. uint32_t *savage_dma_alloc(drm_savage_private_t * dev_priv, unsigned int n)
  311. {
  312. unsigned int cur = dev_priv->current_dma_page;
  313. unsigned int rest = SAVAGE_DMA_PAGE_SIZE -
  314. dev_priv->dma_pages[cur].used;
  315. unsigned int nr_pages = (n - rest + SAVAGE_DMA_PAGE_SIZE - 1) /
  316. SAVAGE_DMA_PAGE_SIZE;
  317. uint32_t *dma_ptr;
  318. unsigned int i;
  319. DRM_DEBUG("cur=%u, cur->used=%u, n=%u, rest=%u, nr_pages=%u\n",
  320. cur, dev_priv->dma_pages[cur].used, n, rest, nr_pages);
  321. if (cur + nr_pages < dev_priv->nr_dma_pages) {
  322. dma_ptr = (uint32_t *) dev_priv->cmd_dma->handle +
  323. cur * SAVAGE_DMA_PAGE_SIZE + dev_priv->dma_pages[cur].used;
  324. if (n < rest)
  325. rest = n;
  326. dev_priv->dma_pages[cur].used += rest;
  327. n -= rest;
  328. cur++;
  329. } else {
  330. dev_priv->dma_flush(dev_priv);
  331. nr_pages =
  332. (n + SAVAGE_DMA_PAGE_SIZE - 1) / SAVAGE_DMA_PAGE_SIZE;
  333. for (i = cur; i < dev_priv->nr_dma_pages; ++i) {
  334. dev_priv->dma_pages[i].age = dev_priv->last_dma_age;
  335. dev_priv->dma_pages[i].used = 0;
  336. dev_priv->dma_pages[i].flushed = 0;
  337. }
  338. dma_ptr = (uint32_t *) dev_priv->cmd_dma->handle;
  339. dev_priv->first_dma_page = cur = 0;
  340. }
  341. for (i = cur; nr_pages > 0; ++i, --nr_pages) {
  342. #if SAVAGE_DMA_DEBUG
  343. if (dev_priv->dma_pages[i].used) {
  344. DRM_ERROR("unflushed page %u: used=%u\n",
  345. i, dev_priv->dma_pages[i].used);
  346. }
  347. #endif
  348. if (n > SAVAGE_DMA_PAGE_SIZE)
  349. dev_priv->dma_pages[i].used = SAVAGE_DMA_PAGE_SIZE;
  350. else
  351. dev_priv->dma_pages[i].used = n;
  352. n -= SAVAGE_DMA_PAGE_SIZE;
  353. }
  354. dev_priv->current_dma_page = --i;
  355. DRM_DEBUG("cur=%u, cur->used=%u, n=%u\n",
  356. i, dev_priv->dma_pages[i].used, n);
  357. savage_dma_wait(dev_priv, dev_priv->current_dma_page);
  358. return dma_ptr;
  359. }
  360. static void savage_dma_flush(drm_savage_private_t * dev_priv)
  361. {
  362. unsigned int first = dev_priv->first_dma_page;
  363. unsigned int cur = dev_priv->current_dma_page;
  364. uint16_t event;
  365. unsigned int wrap, pad, align, len, i;
  366. unsigned long phys_addr;
  367. BCI_LOCALS;
  368. if (first == cur &&
  369. dev_priv->dma_pages[cur].used == dev_priv->dma_pages[cur].flushed)
  370. return;
  371. /* pad length to multiples of 2 entries
  372. * align start of next DMA block to multiles of 8 entries */
  373. pad = -dev_priv->dma_pages[cur].used & 1;
  374. align = -(dev_priv->dma_pages[cur].used + pad) & 7;
  375. DRM_DEBUG("first=%u, cur=%u, first->flushed=%u, cur->used=%u, "
  376. "pad=%u, align=%u\n",
  377. first, cur, dev_priv->dma_pages[first].flushed,
  378. dev_priv->dma_pages[cur].used, pad, align);
  379. /* pad with noops */
  380. if (pad) {
  381. uint32_t *dma_ptr = (uint32_t *) dev_priv->cmd_dma->handle +
  382. cur * SAVAGE_DMA_PAGE_SIZE + dev_priv->dma_pages[cur].used;
  383. dev_priv->dma_pages[cur].used += pad;
  384. while (pad != 0) {
  385. *dma_ptr++ = BCI_CMD_WAIT;
  386. pad--;
  387. }
  388. }
  389. DRM_MEMORYBARRIER();
  390. /* do flush ... */
  391. phys_addr = dev_priv->cmd_dma->offset +
  392. (first * SAVAGE_DMA_PAGE_SIZE +
  393. dev_priv->dma_pages[first].flushed) * 4;
  394. len = (cur - first) * SAVAGE_DMA_PAGE_SIZE +
  395. dev_priv->dma_pages[cur].used - dev_priv->dma_pages[first].flushed;
  396. DRM_DEBUG("phys_addr=%lx, len=%u\n",
  397. phys_addr | dev_priv->dma_type, len);
  398. BEGIN_BCI(3);
  399. BCI_SET_REGISTERS(SAVAGE_DMABUFADDR, 1);
  400. BCI_WRITE(phys_addr | dev_priv->dma_type);
  401. BCI_DMA(len);
  402. /* fix alignment of the start of the next block */
  403. dev_priv->dma_pages[cur].used += align;
  404. /* age DMA pages */
  405. event = savage_bci_emit_event(dev_priv, 0);
  406. wrap = dev_priv->event_wrap;
  407. for (i = first; i < cur; ++i) {
  408. SET_AGE(&dev_priv->dma_pages[i].age, event, wrap);
  409. dev_priv->dma_pages[i].used = 0;
  410. dev_priv->dma_pages[i].flushed = 0;
  411. }
  412. /* age the current page only when it's full */
  413. if (dev_priv->dma_pages[cur].used == SAVAGE_DMA_PAGE_SIZE) {
  414. SET_AGE(&dev_priv->dma_pages[cur].age, event, wrap);
  415. dev_priv->dma_pages[cur].used = 0;
  416. dev_priv->dma_pages[cur].flushed = 0;
  417. /* advance to next page */
  418. cur++;
  419. if (cur == dev_priv->nr_dma_pages)
  420. cur = 0;
  421. dev_priv->first_dma_page = dev_priv->current_dma_page = cur;
  422. } else {
  423. dev_priv->first_dma_page = cur;
  424. dev_priv->dma_pages[cur].flushed = dev_priv->dma_pages[i].used;
  425. }
  426. SET_AGE(&dev_priv->last_dma_age, event, wrap);
  427. DRM_DEBUG("first=cur=%u, cur->used=%u, cur->flushed=%u\n", cur,
  428. dev_priv->dma_pages[cur].used,
  429. dev_priv->dma_pages[cur].flushed);
  430. }
  431. static void savage_fake_dma_flush(drm_savage_private_t * dev_priv)
  432. {
  433. unsigned int i, j;
  434. BCI_LOCALS;
  435. if (dev_priv->first_dma_page == dev_priv->current_dma_page &&
  436. dev_priv->dma_pages[dev_priv->current_dma_page].used == 0)
  437. return;
  438. DRM_DEBUG("first=%u, cur=%u, cur->used=%u\n",
  439. dev_priv->first_dma_page, dev_priv->current_dma_page,
  440. dev_priv->dma_pages[dev_priv->current_dma_page].used);
  441. for (i = dev_priv->first_dma_page;
  442. i <= dev_priv->current_dma_page && dev_priv->dma_pages[i].used;
  443. ++i) {
  444. uint32_t *dma_ptr = (uint32_t *) dev_priv->cmd_dma->handle +
  445. i * SAVAGE_DMA_PAGE_SIZE;
  446. #if SAVAGE_DMA_DEBUG
  447. /* Sanity check: all pages except the last one must be full. */
  448. if (i < dev_priv->current_dma_page &&
  449. dev_priv->dma_pages[i].used != SAVAGE_DMA_PAGE_SIZE) {
  450. DRM_ERROR("partial DMA page %u: used=%u",
  451. i, dev_priv->dma_pages[i].used);
  452. }
  453. #endif
  454. BEGIN_BCI(dev_priv->dma_pages[i].used);
  455. for (j = 0; j < dev_priv->dma_pages[i].used; ++j) {
  456. BCI_WRITE(dma_ptr[j]);
  457. }
  458. dev_priv->dma_pages[i].used = 0;
  459. }
  460. /* reset to first page */
  461. dev_priv->first_dma_page = dev_priv->current_dma_page = 0;
  462. }
  463. /*
  464. * Initalize mappings. On Savage4 and SavageIX the alignment
  465. * and size of the aperture is not suitable for automatic MTRR setup
  466. * in drm_addmap. Therefore we do it manually before the maps are
  467. * initialized. We also need to take care of deleting the MTRRs in
  468. * postcleanup.
  469. */
  470. int savage_preinit(drm_device_t * dev, unsigned long chipset)
  471. {
  472. drm_savage_private_t *dev_priv;
  473. unsigned long mmio_base, fb_base, fb_size, aperture_base;
  474. /* fb_rsrc and aper_rsrc aren't really used currently, but still exist
  475. * in case we decide we need information on the BAR for BSD in the
  476. * future.
  477. */
  478. unsigned int fb_rsrc, aper_rsrc;
  479. int ret = 0;
  480. dev_priv = drm_alloc(sizeof(drm_savage_private_t), DRM_MEM_DRIVER);
  481. if (dev_priv == NULL)
  482. return DRM_ERR(ENOMEM);
  483. memset(dev_priv, 0, sizeof(drm_savage_private_t));
  484. dev->dev_private = (void *)dev_priv;
  485. dev_priv->chipset = (enum savage_family)chipset;
  486. dev_priv->mtrr[0].handle = -1;
  487. dev_priv->mtrr[1].handle = -1;
  488. dev_priv->mtrr[2].handle = -1;
  489. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  490. fb_rsrc = 0;
  491. fb_base = drm_get_resource_start(dev, 0);
  492. fb_size = SAVAGE_FB_SIZE_S3;
  493. mmio_base = fb_base + SAVAGE_FB_SIZE_S3;
  494. aper_rsrc = 0;
  495. aperture_base = fb_base + SAVAGE_APERTURE_OFFSET;
  496. /* this should always be true */
  497. if (drm_get_resource_len(dev, 0) == 0x08000000) {
  498. /* Don't make MMIO write-cobining! We need 3
  499. * MTRRs. */
  500. dev_priv->mtrr[0].base = fb_base;
  501. dev_priv->mtrr[0].size = 0x01000000;
  502. dev_priv->mtrr[0].handle =
  503. mtrr_add(dev_priv->mtrr[0].base,
  504. dev_priv->mtrr[0].size, MTRR_TYPE_WRCOMB,
  505. 1);
  506. dev_priv->mtrr[1].base = fb_base + 0x02000000;
  507. dev_priv->mtrr[1].size = 0x02000000;
  508. dev_priv->mtrr[1].handle =
  509. mtrr_add(dev_priv->mtrr[1].base,
  510. dev_priv->mtrr[1].size, MTRR_TYPE_WRCOMB,
  511. 1);
  512. dev_priv->mtrr[2].base = fb_base + 0x04000000;
  513. dev_priv->mtrr[2].size = 0x04000000;
  514. dev_priv->mtrr[2].handle =
  515. mtrr_add(dev_priv->mtrr[2].base,
  516. dev_priv->mtrr[2].size, MTRR_TYPE_WRCOMB,
  517. 1);
  518. } else {
  519. DRM_ERROR("strange pci_resource_len %08lx\n",
  520. drm_get_resource_len(dev, 0));
  521. }
  522. } else if (chipset != S3_SUPERSAVAGE && chipset != S3_SAVAGE2000) {
  523. mmio_base = drm_get_resource_start(dev, 0);
  524. fb_rsrc = 1;
  525. fb_base = drm_get_resource_start(dev, 1);
  526. fb_size = SAVAGE_FB_SIZE_S4;
  527. aper_rsrc = 1;
  528. aperture_base = fb_base + SAVAGE_APERTURE_OFFSET;
  529. /* this should always be true */
  530. if (drm_get_resource_len(dev, 1) == 0x08000000) {
  531. /* Can use one MTRR to cover both fb and
  532. * aperture. */
  533. dev_priv->mtrr[0].base = fb_base;
  534. dev_priv->mtrr[0].size = 0x08000000;
  535. dev_priv->mtrr[0].handle =
  536. mtrr_add(dev_priv->mtrr[0].base,
  537. dev_priv->mtrr[0].size, MTRR_TYPE_WRCOMB,
  538. 1);
  539. } else {
  540. DRM_ERROR("strange pci_resource_len %08lx\n",
  541. drm_get_resource_len(dev, 1));
  542. }
  543. } else {
  544. mmio_base = drm_get_resource_start(dev, 0);
  545. fb_rsrc = 1;
  546. fb_base = drm_get_resource_start(dev, 1);
  547. fb_size = drm_get_resource_len(dev, 1);
  548. aper_rsrc = 2;
  549. aperture_base = drm_get_resource_start(dev, 2);
  550. /* Automatic MTRR setup will do the right thing. */
  551. }
  552. ret = drm_addmap(dev, mmio_base, SAVAGE_MMIO_SIZE, _DRM_REGISTERS,
  553. _DRM_READ_ONLY, &dev_priv->mmio);
  554. if (ret)
  555. return ret;
  556. ret = drm_addmap(dev, fb_base, fb_size, _DRM_FRAME_BUFFER,
  557. _DRM_WRITE_COMBINING, &dev_priv->fb);
  558. if (ret)
  559. return ret;
  560. ret = drm_addmap(dev, aperture_base, SAVAGE_APERTURE_SIZE,
  561. _DRM_FRAME_BUFFER, _DRM_WRITE_COMBINING,
  562. &dev_priv->aperture);
  563. if (ret)
  564. return ret;
  565. return ret;
  566. }
  567. /*
  568. * Delete MTRRs and free device-private data.
  569. */
  570. int savage_postcleanup(drm_device_t * dev)
  571. {
  572. drm_savage_private_t *dev_priv = dev->dev_private;
  573. int i;
  574. for (i = 0; i < 3; ++i)
  575. if (dev_priv->mtrr[i].handle >= 0)
  576. mtrr_del(dev_priv->mtrr[i].handle,
  577. dev_priv->mtrr[i].base,
  578. dev_priv->mtrr[i].size);
  579. drm_free(dev_priv, sizeof(drm_savage_private_t), DRM_MEM_DRIVER);
  580. return 0;
  581. }
  582. static int savage_do_init_bci(drm_device_t * dev, drm_savage_init_t * init)
  583. {
  584. drm_savage_private_t *dev_priv = dev->dev_private;
  585. if (init->fb_bpp != 16 && init->fb_bpp != 32) {
  586. DRM_ERROR("invalid frame buffer bpp %d!\n", init->fb_bpp);
  587. return DRM_ERR(EINVAL);
  588. }
  589. if (init->depth_bpp != 16 && init->depth_bpp != 32) {
  590. DRM_ERROR("invalid depth buffer bpp %d!\n", init->fb_bpp);
  591. return DRM_ERR(EINVAL);
  592. }
  593. if (init->dma_type != SAVAGE_DMA_AGP &&
  594. init->dma_type != SAVAGE_DMA_PCI) {
  595. DRM_ERROR("invalid dma memory type %d!\n", init->dma_type);
  596. return DRM_ERR(EINVAL);
  597. }
  598. dev_priv->cob_size = init->cob_size;
  599. dev_priv->bci_threshold_lo = init->bci_threshold_lo;
  600. dev_priv->bci_threshold_hi = init->bci_threshold_hi;
  601. dev_priv->dma_type = init->dma_type;
  602. dev_priv->fb_bpp = init->fb_bpp;
  603. dev_priv->front_offset = init->front_offset;
  604. dev_priv->front_pitch = init->front_pitch;
  605. dev_priv->back_offset = init->back_offset;
  606. dev_priv->back_pitch = init->back_pitch;
  607. dev_priv->depth_bpp = init->depth_bpp;
  608. dev_priv->depth_offset = init->depth_offset;
  609. dev_priv->depth_pitch = init->depth_pitch;
  610. dev_priv->texture_offset = init->texture_offset;
  611. dev_priv->texture_size = init->texture_size;
  612. DRM_GETSAREA();
  613. if (!dev_priv->sarea) {
  614. DRM_ERROR("could not find sarea!\n");
  615. savage_do_cleanup_bci(dev);
  616. return DRM_ERR(EINVAL);
  617. }
  618. if (init->status_offset != 0) {
  619. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  620. if (!dev_priv->status) {
  621. DRM_ERROR("could not find shadow status region!\n");
  622. savage_do_cleanup_bci(dev);
  623. return DRM_ERR(EINVAL);
  624. }
  625. } else {
  626. dev_priv->status = NULL;
  627. }
  628. if (dev_priv->dma_type == SAVAGE_DMA_AGP && init->buffers_offset) {
  629. dev->agp_buffer_map = drm_core_findmap(dev,
  630. init->buffers_offset);
  631. if (!dev->agp_buffer_map) {
  632. DRM_ERROR("could not find DMA buffer region!\n");
  633. savage_do_cleanup_bci(dev);
  634. return DRM_ERR(EINVAL);
  635. }
  636. drm_core_ioremap(dev->agp_buffer_map, dev);
  637. if (!dev->agp_buffer_map) {
  638. DRM_ERROR("failed to ioremap DMA buffer region!\n");
  639. savage_do_cleanup_bci(dev);
  640. return DRM_ERR(ENOMEM);
  641. }
  642. }
  643. if (init->agp_textures_offset) {
  644. dev_priv->agp_textures =
  645. drm_core_findmap(dev, init->agp_textures_offset);
  646. if (!dev_priv->agp_textures) {
  647. DRM_ERROR("could not find agp texture region!\n");
  648. savage_do_cleanup_bci(dev);
  649. return DRM_ERR(EINVAL);
  650. }
  651. } else {
  652. dev_priv->agp_textures = NULL;
  653. }
  654. if (init->cmd_dma_offset) {
  655. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  656. DRM_ERROR("command DMA not supported on "
  657. "Savage3D/MX/IX.\n");
  658. savage_do_cleanup_bci(dev);
  659. return DRM_ERR(EINVAL);
  660. }
  661. if (dev->dma && dev->dma->buflist) {
  662. DRM_ERROR("command and vertex DMA not supported "
  663. "at the same time.\n");
  664. savage_do_cleanup_bci(dev);
  665. return DRM_ERR(EINVAL);
  666. }
  667. dev_priv->cmd_dma = drm_core_findmap(dev, init->cmd_dma_offset);
  668. if (!dev_priv->cmd_dma) {
  669. DRM_ERROR("could not find command DMA region!\n");
  670. savage_do_cleanup_bci(dev);
  671. return DRM_ERR(EINVAL);
  672. }
  673. if (dev_priv->dma_type == SAVAGE_DMA_AGP) {
  674. if (dev_priv->cmd_dma->type != _DRM_AGP) {
  675. DRM_ERROR("AGP command DMA region is not a "
  676. "_DRM_AGP map!\n");
  677. savage_do_cleanup_bci(dev);
  678. return DRM_ERR(EINVAL);
  679. }
  680. drm_core_ioremap(dev_priv->cmd_dma, dev);
  681. if (!dev_priv->cmd_dma->handle) {
  682. DRM_ERROR("failed to ioremap command "
  683. "DMA region!\n");
  684. savage_do_cleanup_bci(dev);
  685. return DRM_ERR(ENOMEM);
  686. }
  687. } else if (dev_priv->cmd_dma->type != _DRM_CONSISTENT) {
  688. DRM_ERROR("PCI command DMA region is not a "
  689. "_DRM_CONSISTENT map!\n");
  690. savage_do_cleanup_bci(dev);
  691. return DRM_ERR(EINVAL);
  692. }
  693. } else {
  694. dev_priv->cmd_dma = NULL;
  695. }
  696. dev_priv->dma_flush = savage_dma_flush;
  697. if (!dev_priv->cmd_dma) {
  698. DRM_DEBUG("falling back to faked command DMA.\n");
  699. dev_priv->fake_dma.offset = 0;
  700. dev_priv->fake_dma.size = SAVAGE_FAKE_DMA_SIZE;
  701. dev_priv->fake_dma.type = _DRM_SHM;
  702. dev_priv->fake_dma.handle = drm_alloc(SAVAGE_FAKE_DMA_SIZE,
  703. DRM_MEM_DRIVER);
  704. if (!dev_priv->fake_dma.handle) {
  705. DRM_ERROR("could not allocate faked DMA buffer!\n");
  706. savage_do_cleanup_bci(dev);
  707. return DRM_ERR(ENOMEM);
  708. }
  709. dev_priv->cmd_dma = &dev_priv->fake_dma;
  710. dev_priv->dma_flush = savage_fake_dma_flush;
  711. }
  712. dev_priv->sarea_priv =
  713. (drm_savage_sarea_t *) ((uint8_t *) dev_priv->sarea->handle +
  714. init->sarea_priv_offset);
  715. /* setup bitmap descriptors */
  716. {
  717. unsigned int color_tile_format;
  718. unsigned int depth_tile_format;
  719. unsigned int front_stride, back_stride, depth_stride;
  720. if (dev_priv->chipset <= S3_SAVAGE4) {
  721. color_tile_format = dev_priv->fb_bpp == 16 ?
  722. SAVAGE_BD_TILE_16BPP : SAVAGE_BD_TILE_32BPP;
  723. depth_tile_format = dev_priv->depth_bpp == 16 ?
  724. SAVAGE_BD_TILE_16BPP : SAVAGE_BD_TILE_32BPP;
  725. } else {
  726. color_tile_format = SAVAGE_BD_TILE_DEST;
  727. depth_tile_format = SAVAGE_BD_TILE_DEST;
  728. }
  729. front_stride = dev_priv->front_pitch / (dev_priv->fb_bpp / 8);
  730. back_stride = dev_priv->back_pitch / (dev_priv->fb_bpp / 8);
  731. depth_stride =
  732. dev_priv->depth_pitch / (dev_priv->depth_bpp / 8);
  733. dev_priv->front_bd = front_stride | SAVAGE_BD_BW_DISABLE |
  734. (dev_priv->fb_bpp << SAVAGE_BD_BPP_SHIFT) |
  735. (color_tile_format << SAVAGE_BD_TILE_SHIFT);
  736. dev_priv->back_bd = back_stride | SAVAGE_BD_BW_DISABLE |
  737. (dev_priv->fb_bpp << SAVAGE_BD_BPP_SHIFT) |
  738. (color_tile_format << SAVAGE_BD_TILE_SHIFT);
  739. dev_priv->depth_bd = depth_stride | SAVAGE_BD_BW_DISABLE |
  740. (dev_priv->depth_bpp << SAVAGE_BD_BPP_SHIFT) |
  741. (depth_tile_format << SAVAGE_BD_TILE_SHIFT);
  742. }
  743. /* setup status and bci ptr */
  744. dev_priv->event_counter = 0;
  745. dev_priv->event_wrap = 0;
  746. dev_priv->bci_ptr = (volatile uint32_t *)
  747. ((uint8_t *) dev_priv->mmio->handle + SAVAGE_BCI_OFFSET);
  748. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  749. dev_priv->status_used_mask = SAVAGE_FIFO_USED_MASK_S3D;
  750. } else {
  751. dev_priv->status_used_mask = SAVAGE_FIFO_USED_MASK_S4;
  752. }
  753. if (dev_priv->status != NULL) {
  754. dev_priv->status_ptr =
  755. (volatile uint32_t *)dev_priv->status->handle;
  756. dev_priv->wait_fifo = savage_bci_wait_fifo_shadow;
  757. dev_priv->wait_evnt = savage_bci_wait_event_shadow;
  758. dev_priv->status_ptr[1023] = dev_priv->event_counter;
  759. } else {
  760. dev_priv->status_ptr = NULL;
  761. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  762. dev_priv->wait_fifo = savage_bci_wait_fifo_s3d;
  763. } else {
  764. dev_priv->wait_fifo = savage_bci_wait_fifo_s4;
  765. }
  766. dev_priv->wait_evnt = savage_bci_wait_event_reg;
  767. }
  768. /* cliprect functions */
  769. if (S3_SAVAGE3D_SERIES(dev_priv->chipset))
  770. dev_priv->emit_clip_rect = savage_emit_clip_rect_s3d;
  771. else
  772. dev_priv->emit_clip_rect = savage_emit_clip_rect_s4;
  773. if (savage_freelist_init(dev) < 0) {
  774. DRM_ERROR("could not initialize freelist\n");
  775. savage_do_cleanup_bci(dev);
  776. return DRM_ERR(ENOMEM);
  777. }
  778. if (savage_dma_init(dev_priv) < 0) {
  779. DRM_ERROR("could not initialize command DMA\n");
  780. savage_do_cleanup_bci(dev);
  781. return DRM_ERR(ENOMEM);
  782. }
  783. return 0;
  784. }
  785. int savage_do_cleanup_bci(drm_device_t * dev)
  786. {
  787. drm_savage_private_t *dev_priv = dev->dev_private;
  788. if (dev_priv->cmd_dma == &dev_priv->fake_dma) {
  789. if (dev_priv->fake_dma.handle)
  790. drm_free(dev_priv->fake_dma.handle,
  791. SAVAGE_FAKE_DMA_SIZE, DRM_MEM_DRIVER);
  792. } else if (dev_priv->cmd_dma && dev_priv->cmd_dma->handle &&
  793. dev_priv->cmd_dma->type == _DRM_AGP &&
  794. dev_priv->dma_type == SAVAGE_DMA_AGP)
  795. drm_core_ioremapfree(dev_priv->cmd_dma, dev);
  796. if (dev_priv->dma_type == SAVAGE_DMA_AGP &&
  797. dev->agp_buffer_map && dev->agp_buffer_map->handle) {
  798. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  799. /* make sure the next instance (which may be running
  800. * in PCI mode) doesn't try to use an old
  801. * agp_buffer_map. */
  802. dev->agp_buffer_map = NULL;
  803. }
  804. if (dev_priv->dma_pages)
  805. drm_free(dev_priv->dma_pages,
  806. sizeof(drm_savage_dma_page_t) * dev_priv->nr_dma_pages,
  807. DRM_MEM_DRIVER);
  808. return 0;
  809. }
  810. static int savage_bci_init(DRM_IOCTL_ARGS)
  811. {
  812. DRM_DEVICE;
  813. drm_savage_init_t init;
  814. LOCK_TEST_WITH_RETURN(dev, filp);
  815. DRM_COPY_FROM_USER_IOCTL(init, (drm_savage_init_t __user *) data,
  816. sizeof(init));
  817. switch (init.func) {
  818. case SAVAGE_INIT_BCI:
  819. return savage_do_init_bci(dev, &init);
  820. case SAVAGE_CLEANUP_BCI:
  821. return savage_do_cleanup_bci(dev);
  822. }
  823. return DRM_ERR(EINVAL);
  824. }
  825. static int savage_bci_event_emit(DRM_IOCTL_ARGS)
  826. {
  827. DRM_DEVICE;
  828. drm_savage_private_t *dev_priv = dev->dev_private;
  829. drm_savage_event_emit_t event;
  830. DRM_DEBUG("\n");
  831. LOCK_TEST_WITH_RETURN(dev, filp);
  832. DRM_COPY_FROM_USER_IOCTL(event, (drm_savage_event_emit_t __user *) data,
  833. sizeof(event));
  834. event.count = savage_bci_emit_event(dev_priv, event.flags);
  835. event.count |= dev_priv->event_wrap << 16;
  836. DRM_COPY_TO_USER_IOCTL(&((drm_savage_event_emit_t __user *) data)->
  837. count, event.count, sizeof(event.count));
  838. return 0;
  839. }
  840. static int savage_bci_event_wait(DRM_IOCTL_ARGS)
  841. {
  842. DRM_DEVICE;
  843. drm_savage_private_t *dev_priv = dev->dev_private;
  844. drm_savage_event_wait_t event;
  845. unsigned int event_e, hw_e;
  846. unsigned int event_w, hw_w;
  847. DRM_DEBUG("\n");
  848. DRM_COPY_FROM_USER_IOCTL(event, (drm_savage_event_wait_t __user *) data,
  849. sizeof(event));
  850. UPDATE_EVENT_COUNTER();
  851. if (dev_priv->status_ptr)
  852. hw_e = dev_priv->status_ptr[1] & 0xffff;
  853. else
  854. hw_e = SAVAGE_READ(SAVAGE_STATUS_WORD1) & 0xffff;
  855. hw_w = dev_priv->event_wrap;
  856. if (hw_e > dev_priv->event_counter)
  857. hw_w--; /* hardware hasn't passed the last wrap yet */
  858. event_e = event.count & 0xffff;
  859. event_w = event.count >> 16;
  860. /* Don't need to wait if
  861. * - event counter wrapped since the event was emitted or
  862. * - the hardware has advanced up to or over the event to wait for.
  863. */
  864. if (event_w < hw_w || (event_w == hw_w && event_e <= hw_e))
  865. return 0;
  866. else
  867. return dev_priv->wait_evnt(dev_priv, event_e);
  868. }
  869. /*
  870. * DMA buffer management
  871. */
  872. static int savage_bci_get_buffers(DRMFILE filp, drm_device_t * dev,
  873. drm_dma_t * d)
  874. {
  875. drm_buf_t *buf;
  876. int i;
  877. for (i = d->granted_count; i < d->request_count; i++) {
  878. buf = savage_freelist_get(dev);
  879. if (!buf)
  880. return DRM_ERR(EAGAIN);
  881. buf->filp = filp;
  882. if (DRM_COPY_TO_USER(&d->request_indices[i],
  883. &buf->idx, sizeof(buf->idx)))
  884. return DRM_ERR(EFAULT);
  885. if (DRM_COPY_TO_USER(&d->request_sizes[i],
  886. &buf->total, sizeof(buf->total)))
  887. return DRM_ERR(EFAULT);
  888. d->granted_count++;
  889. }
  890. return 0;
  891. }
  892. int savage_bci_buffers(DRM_IOCTL_ARGS)
  893. {
  894. DRM_DEVICE;
  895. drm_device_dma_t *dma = dev->dma;
  896. drm_dma_t d;
  897. int ret = 0;
  898. LOCK_TEST_WITH_RETURN(dev, filp);
  899. DRM_COPY_FROM_USER_IOCTL(d, (drm_dma_t __user *) data, sizeof(d));
  900. /* Please don't send us buffers.
  901. */
  902. if (d.send_count != 0) {
  903. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  904. DRM_CURRENTPID, d.send_count);
  905. return DRM_ERR(EINVAL);
  906. }
  907. /* We'll send you buffers.
  908. */
  909. if (d.request_count < 0 || d.request_count > dma->buf_count) {
  910. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  911. DRM_CURRENTPID, d.request_count, dma->buf_count);
  912. return DRM_ERR(EINVAL);
  913. }
  914. d.granted_count = 0;
  915. if (d.request_count) {
  916. ret = savage_bci_get_buffers(filp, dev, &d);
  917. }
  918. DRM_COPY_TO_USER_IOCTL((drm_dma_t __user *) data, d, sizeof(d));
  919. return ret;
  920. }
  921. void savage_reclaim_buffers(drm_device_t * dev, DRMFILE filp)
  922. {
  923. drm_device_dma_t *dma = dev->dma;
  924. drm_savage_private_t *dev_priv = dev->dev_private;
  925. int i;
  926. if (!dma)
  927. return;
  928. if (!dev_priv)
  929. return;
  930. if (!dma->buflist)
  931. return;
  932. /*i830_flush_queue(dev); */
  933. for (i = 0; i < dma->buf_count; i++) {
  934. drm_buf_t *buf = dma->buflist[i];
  935. drm_savage_buf_priv_t *buf_priv = buf->dev_private;
  936. if (buf->filp == filp && buf_priv &&
  937. buf_priv->next == NULL && buf_priv->prev == NULL) {
  938. uint16_t event;
  939. DRM_DEBUG("reclaimed from client\n");
  940. event = savage_bci_emit_event(dev_priv, SAVAGE_WAIT_3D);
  941. SET_AGE(&buf_priv->age, event, dev_priv->event_wrap);
  942. savage_freelist_put(dev, buf);
  943. }
  944. }
  945. drm_core_reclaim_buffers(dev, filp);
  946. }
  947. drm_ioctl_desc_t savage_ioctls[] = {
  948. [DRM_IOCTL_NR(DRM_SAVAGE_BCI_INIT)] = {savage_bci_init, 1, 1},
  949. [DRM_IOCTL_NR(DRM_SAVAGE_BCI_CMDBUF)] = {savage_bci_cmdbuf, 1, 0},
  950. [DRM_IOCTL_NR(DRM_SAVAGE_BCI_EVENT_EMIT)] = {savage_bci_event_emit, 1, 0},
  951. [DRM_IOCTL_NR(DRM_SAVAGE_BCI_EVENT_WAIT)] = {savage_bci_event_wait, 1, 0},
  952. };
  953. int savage_max_ioctl = DRM_ARRAY_SIZE(savage_ioctls);