isp.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268
  1. /*
  2. * isp.c
  3. *
  4. * TI OMAP3 ISP - Core
  5. *
  6. * Copyright (C) 2006-2010 Nokia Corporation
  7. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  8. *
  9. * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  10. * Sakari Ailus <sakari.ailus@iki.fi>
  11. *
  12. * Contributors:
  13. * Laurent Pinchart <laurent.pinchart@ideasonboard.com>
  14. * Sakari Ailus <sakari.ailus@iki.fi>
  15. * David Cohen <dacohen@gmail.com>
  16. * Stanimir Varbanov <svarbanov@mm-sol.com>
  17. * Vimarsh Zutshi <vimarsh.zutshi@gmail.com>
  18. * Tuukka Toivonen <tuukkat76@gmail.com>
  19. * Sergio Aguirre <saaguirre@ti.com>
  20. * Antti Koskipaa <akoskipa@gmail.com>
  21. * Ivan T. Ivanov <iivanov@mm-sol.com>
  22. * RaniSuneela <r-m@ti.com>
  23. * Atanas Filipov <afilipov@mm-sol.com>
  24. * Gjorgji Rosikopulos <grosikopulos@mm-sol.com>
  25. * Hiroshi DOYU <hiroshi.doyu@nokia.com>
  26. * Nayden Kanchev <nkanchev@mm-sol.com>
  27. * Phil Carmody <ext-phil.2.carmody@nokia.com>
  28. * Artem Bityutskiy <artem.bityutskiy@nokia.com>
  29. * Dominic Curran <dcurran@ti.com>
  30. * Ilkka Myllyperkio <ilkka.myllyperkio@sofica.fi>
  31. * Pallavi Kulkarni <p-kulkarni@ti.com>
  32. * Vaibhav Hiremath <hvaibhav@ti.com>
  33. * Mohit Jalori <mjalori@ti.com>
  34. * Sameer Venkatraman <sameerv@ti.com>
  35. * Senthilvadivu Guruswamy <svadivu@ti.com>
  36. * Thara Gopinath <thara@ti.com>
  37. * Toni Leinonen <toni.leinonen@nokia.com>
  38. * Troy Laramy <t-laramy@ti.com>
  39. *
  40. * This program is free software; you can redistribute it and/or modify
  41. * it under the terms of the GNU General Public License version 2 as
  42. * published by the Free Software Foundation.
  43. *
  44. * This program is distributed in the hope that it will be useful, but
  45. * WITHOUT ANY WARRANTY; without even the implied warranty of
  46. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  47. * General Public License for more details.
  48. *
  49. * You should have received a copy of the GNU General Public License
  50. * along with this program; if not, write to the Free Software
  51. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  52. * 02110-1301 USA
  53. */
  54. #include <asm/cacheflush.h>
  55. #include <linux/clk.h>
  56. #include <linux/delay.h>
  57. #include <linux/device.h>
  58. #include <linux/dma-mapping.h>
  59. #include <linux/i2c.h>
  60. #include <linux/interrupt.h>
  61. #include <linux/module.h>
  62. #include <linux/platform_device.h>
  63. #include <linux/regulator/consumer.h>
  64. #include <linux/slab.h>
  65. #include <linux/sched.h>
  66. #include <linux/vmalloc.h>
  67. #include <media/v4l2-common.h>
  68. #include <media/v4l2-device.h>
  69. #include <plat/cpu.h>
  70. #include "isp.h"
  71. #include "ispreg.h"
  72. #include "ispccdc.h"
  73. #include "isppreview.h"
  74. #include "ispresizer.h"
  75. #include "ispcsi2.h"
  76. #include "ispccp2.h"
  77. #include "isph3a.h"
  78. #include "isphist.h"
  79. static unsigned int autoidle;
  80. module_param(autoidle, int, 0444);
  81. MODULE_PARM_DESC(autoidle, "Enable OMAP3ISP AUTOIDLE support");
  82. static void isp_save_ctx(struct isp_device *isp);
  83. static void isp_restore_ctx(struct isp_device *isp);
  84. static const struct isp_res_mapping isp_res_maps[] = {
  85. {
  86. .isp_rev = ISP_REVISION_2_0,
  87. .map = 1 << OMAP3_ISP_IOMEM_MAIN |
  88. 1 << OMAP3_ISP_IOMEM_CCP2 |
  89. 1 << OMAP3_ISP_IOMEM_CCDC |
  90. 1 << OMAP3_ISP_IOMEM_HIST |
  91. 1 << OMAP3_ISP_IOMEM_H3A |
  92. 1 << OMAP3_ISP_IOMEM_PREV |
  93. 1 << OMAP3_ISP_IOMEM_RESZ |
  94. 1 << OMAP3_ISP_IOMEM_SBL |
  95. 1 << OMAP3_ISP_IOMEM_CSI2A_REGS1 |
  96. 1 << OMAP3_ISP_IOMEM_CSIPHY2 |
  97. 1 << OMAP3_ISP_IOMEM_343X_CONTROL_CSIRXFE,
  98. },
  99. {
  100. .isp_rev = ISP_REVISION_15_0,
  101. .map = 1 << OMAP3_ISP_IOMEM_MAIN |
  102. 1 << OMAP3_ISP_IOMEM_CCP2 |
  103. 1 << OMAP3_ISP_IOMEM_CCDC |
  104. 1 << OMAP3_ISP_IOMEM_HIST |
  105. 1 << OMAP3_ISP_IOMEM_H3A |
  106. 1 << OMAP3_ISP_IOMEM_PREV |
  107. 1 << OMAP3_ISP_IOMEM_RESZ |
  108. 1 << OMAP3_ISP_IOMEM_SBL |
  109. 1 << OMAP3_ISP_IOMEM_CSI2A_REGS1 |
  110. 1 << OMAP3_ISP_IOMEM_CSIPHY2 |
  111. 1 << OMAP3_ISP_IOMEM_CSI2A_REGS2 |
  112. 1 << OMAP3_ISP_IOMEM_CSI2C_REGS1 |
  113. 1 << OMAP3_ISP_IOMEM_CSIPHY1 |
  114. 1 << OMAP3_ISP_IOMEM_CSI2C_REGS2 |
  115. 1 << OMAP3_ISP_IOMEM_3630_CONTROL_CAMERA_PHY_CTRL,
  116. },
  117. };
  118. /* Structure for saving/restoring ISP module registers */
  119. static struct isp_reg isp_reg_list[] = {
  120. {OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG, 0},
  121. {OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, 0},
  122. {OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL, 0},
  123. {0, ISP_TOK_TERM, 0}
  124. };
  125. /*
  126. * omap3isp_flush - Post pending L3 bus writes by doing a register readback
  127. * @isp: OMAP3 ISP device
  128. *
  129. * In order to force posting of pending writes, we need to write and
  130. * readback the same register, in this case the revision register.
  131. *
  132. * See this link for reference:
  133. * http://www.mail-archive.com/linux-omap@vger.kernel.org/msg08149.html
  134. */
  135. void omap3isp_flush(struct isp_device *isp)
  136. {
  137. isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
  138. isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
  139. }
  140. /*
  141. * isp_enable_interrupts - Enable ISP interrupts.
  142. * @isp: OMAP3 ISP device
  143. */
  144. static void isp_enable_interrupts(struct isp_device *isp)
  145. {
  146. static const u32 irq = IRQ0ENABLE_CSIA_IRQ
  147. | IRQ0ENABLE_CSIB_IRQ
  148. | IRQ0ENABLE_CCDC_LSC_PREF_ERR_IRQ
  149. | IRQ0ENABLE_CCDC_LSC_DONE_IRQ
  150. | IRQ0ENABLE_CCDC_VD0_IRQ
  151. | IRQ0ENABLE_CCDC_VD1_IRQ
  152. | IRQ0ENABLE_HS_VS_IRQ
  153. | IRQ0ENABLE_HIST_DONE_IRQ
  154. | IRQ0ENABLE_H3A_AWB_DONE_IRQ
  155. | IRQ0ENABLE_H3A_AF_DONE_IRQ
  156. | IRQ0ENABLE_PRV_DONE_IRQ
  157. | IRQ0ENABLE_RSZ_DONE_IRQ;
  158. isp_reg_writel(isp, irq, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
  159. isp_reg_writel(isp, irq, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0ENABLE);
  160. }
  161. /*
  162. * isp_disable_interrupts - Disable ISP interrupts.
  163. * @isp: OMAP3 ISP device
  164. */
  165. static void isp_disable_interrupts(struct isp_device *isp)
  166. {
  167. isp_reg_writel(isp, 0, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0ENABLE);
  168. }
  169. /**
  170. * isp_set_xclk - Configures the specified cam_xclk to the desired frequency.
  171. * @isp: OMAP3 ISP device
  172. * @xclk: Desired frequency of the clock in Hz. 0 = stable low, 1 is stable high
  173. * @xclksel: XCLK to configure (0 = A, 1 = B).
  174. *
  175. * Configures the specified MCLK divisor in the ISP timing control register
  176. * (TCTRL_CTRL) to generate the desired xclk clock value.
  177. *
  178. * Divisor = cam_mclk_hz / xclk
  179. *
  180. * Returns the final frequency that is actually being generated
  181. **/
  182. static u32 isp_set_xclk(struct isp_device *isp, u32 xclk, u8 xclksel)
  183. {
  184. u32 divisor;
  185. u32 currentxclk;
  186. unsigned long mclk_hz;
  187. if (!omap3isp_get(isp))
  188. return 0;
  189. mclk_hz = clk_get_rate(isp->clock[ISP_CLK_CAM_MCLK]);
  190. if (xclk >= mclk_hz) {
  191. divisor = ISPTCTRL_CTRL_DIV_BYPASS;
  192. currentxclk = mclk_hz;
  193. } else if (xclk >= 2) {
  194. divisor = mclk_hz / xclk;
  195. if (divisor >= ISPTCTRL_CTRL_DIV_BYPASS)
  196. divisor = ISPTCTRL_CTRL_DIV_BYPASS - 1;
  197. currentxclk = mclk_hz / divisor;
  198. } else {
  199. divisor = xclk;
  200. currentxclk = 0;
  201. }
  202. switch (xclksel) {
  203. case ISP_XCLK_A:
  204. isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL,
  205. ISPTCTRL_CTRL_DIVA_MASK,
  206. divisor << ISPTCTRL_CTRL_DIVA_SHIFT);
  207. dev_dbg(isp->dev, "isp_set_xclk(): cam_xclka set to %d Hz\n",
  208. currentxclk);
  209. break;
  210. case ISP_XCLK_B:
  211. isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_TCTRL_CTRL,
  212. ISPTCTRL_CTRL_DIVB_MASK,
  213. divisor << ISPTCTRL_CTRL_DIVB_SHIFT);
  214. dev_dbg(isp->dev, "isp_set_xclk(): cam_xclkb set to %d Hz\n",
  215. currentxclk);
  216. break;
  217. case ISP_XCLK_NONE:
  218. default:
  219. omap3isp_put(isp);
  220. dev_dbg(isp->dev, "ISP_ERR: isp_set_xclk(): Invalid requested "
  221. "xclk. Must be 0 (A) or 1 (B).\n");
  222. return -EINVAL;
  223. }
  224. /* Do we go from stable whatever to clock? */
  225. if (divisor >= 2 && isp->xclk_divisor[xclksel - 1] < 2)
  226. omap3isp_get(isp);
  227. /* Stopping the clock. */
  228. else if (divisor < 2 && isp->xclk_divisor[xclksel - 1] >= 2)
  229. omap3isp_put(isp);
  230. isp->xclk_divisor[xclksel - 1] = divisor;
  231. omap3isp_put(isp);
  232. return currentxclk;
  233. }
  234. /*
  235. * isp_core_init - ISP core settings
  236. * @isp: OMAP3 ISP device
  237. * @idle: Consider idle state.
  238. *
  239. * Set the power settings for the ISP and SBL bus and cConfigure the HS/VS
  240. * interrupt source.
  241. *
  242. * We need to configure the HS/VS interrupt source before interrupts get
  243. * enabled, as the sensor might be free-running and the ISP default setting
  244. * (HS edge) would put an unnecessary burden on the CPU.
  245. */
  246. static void isp_core_init(struct isp_device *isp, int idle)
  247. {
  248. isp_reg_writel(isp,
  249. ((idle ? ISP_SYSCONFIG_MIDLEMODE_SMARTSTANDBY :
  250. ISP_SYSCONFIG_MIDLEMODE_FORCESTANDBY) <<
  251. ISP_SYSCONFIG_MIDLEMODE_SHIFT) |
  252. ((isp->revision == ISP_REVISION_15_0) ?
  253. ISP_SYSCONFIG_AUTOIDLE : 0),
  254. OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG);
  255. isp_reg_writel(isp,
  256. (isp->autoidle ? ISPCTRL_SBL_AUTOIDLE : 0) |
  257. ISPCTRL_SYNC_DETECT_VSRISE,
  258. OMAP3_ISP_IOMEM_MAIN, ISP_CTRL);
  259. }
  260. /*
  261. * Configure the bridge and lane shifter. Valid inputs are
  262. *
  263. * CCDC_INPUT_PARALLEL: Parallel interface
  264. * CCDC_INPUT_CSI2A: CSI2a receiver
  265. * CCDC_INPUT_CCP2B: CCP2b receiver
  266. * CCDC_INPUT_CSI2C: CSI2c receiver
  267. *
  268. * The bridge and lane shifter are configured according to the selected input
  269. * and the ISP platform data.
  270. */
  271. void omap3isp_configure_bridge(struct isp_device *isp,
  272. enum ccdc_input_entity input,
  273. const struct isp_parallel_platform_data *pdata,
  274. unsigned int shift, unsigned int bridge)
  275. {
  276. u32 ispctrl_val;
  277. ispctrl_val = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL);
  278. ispctrl_val &= ~ISPCTRL_SHIFT_MASK;
  279. ispctrl_val &= ~ISPCTRL_PAR_CLK_POL_INV;
  280. ispctrl_val &= ~ISPCTRL_PAR_SER_CLK_SEL_MASK;
  281. ispctrl_val &= ~ISPCTRL_PAR_BRIDGE_MASK;
  282. ispctrl_val |= bridge;
  283. switch (input) {
  284. case CCDC_INPUT_PARALLEL:
  285. ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_PARALLEL;
  286. ispctrl_val |= pdata->clk_pol << ISPCTRL_PAR_CLK_POL_SHIFT;
  287. shift += pdata->data_lane_shift * 2;
  288. break;
  289. case CCDC_INPUT_CSI2A:
  290. ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIA;
  291. break;
  292. case CCDC_INPUT_CCP2B:
  293. ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIB;
  294. break;
  295. case CCDC_INPUT_CSI2C:
  296. ispctrl_val |= ISPCTRL_PAR_SER_CLK_SEL_CSIC;
  297. break;
  298. default:
  299. return;
  300. }
  301. ispctrl_val |= ((shift/2) << ISPCTRL_SHIFT_SHIFT) & ISPCTRL_SHIFT_MASK;
  302. isp_reg_writel(isp, ispctrl_val, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL);
  303. }
  304. void omap3isp_hist_dma_done(struct isp_device *isp)
  305. {
  306. if (omap3isp_ccdc_busy(&isp->isp_ccdc) ||
  307. omap3isp_stat_pcr_busy(&isp->isp_hist)) {
  308. /* Histogram cannot be enabled in this frame anymore */
  309. atomic_set(&isp->isp_hist.buf_err, 1);
  310. dev_dbg(isp->dev, "hist: Out of synchronization with "
  311. "CCDC. Ignoring next buffer.\n");
  312. }
  313. }
  314. static inline void isp_isr_dbg(struct isp_device *isp, u32 irqstatus)
  315. {
  316. static const char *name[] = {
  317. "CSIA_IRQ",
  318. "res1",
  319. "res2",
  320. "CSIB_LCM_IRQ",
  321. "CSIB_IRQ",
  322. "res5",
  323. "res6",
  324. "res7",
  325. "CCDC_VD0_IRQ",
  326. "CCDC_VD1_IRQ",
  327. "CCDC_VD2_IRQ",
  328. "CCDC_ERR_IRQ",
  329. "H3A_AF_DONE_IRQ",
  330. "H3A_AWB_DONE_IRQ",
  331. "res14",
  332. "res15",
  333. "HIST_DONE_IRQ",
  334. "CCDC_LSC_DONE",
  335. "CCDC_LSC_PREFETCH_COMPLETED",
  336. "CCDC_LSC_PREFETCH_ERROR",
  337. "PRV_DONE_IRQ",
  338. "CBUFF_IRQ",
  339. "res22",
  340. "res23",
  341. "RSZ_DONE_IRQ",
  342. "OVF_IRQ",
  343. "res26",
  344. "res27",
  345. "MMU_ERR_IRQ",
  346. "OCP_ERR_IRQ",
  347. "SEC_ERR_IRQ",
  348. "HS_VS_IRQ",
  349. };
  350. int i;
  351. dev_dbg(isp->dev, "ISP IRQ: ");
  352. for (i = 0; i < ARRAY_SIZE(name); i++) {
  353. if ((1 << i) & irqstatus)
  354. printk(KERN_CONT "%s ", name[i]);
  355. }
  356. printk(KERN_CONT "\n");
  357. }
  358. static void isp_isr_sbl(struct isp_device *isp)
  359. {
  360. struct device *dev = isp->dev;
  361. struct isp_pipeline *pipe;
  362. u32 sbl_pcr;
  363. /*
  364. * Handle shared buffer logic overflows for video buffers.
  365. * ISPSBL_PCR_CCDCPRV_2_RSZ_OVF can be safely ignored.
  366. */
  367. sbl_pcr = isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_PCR);
  368. isp_reg_writel(isp, sbl_pcr, OMAP3_ISP_IOMEM_SBL, ISPSBL_PCR);
  369. sbl_pcr &= ~ISPSBL_PCR_CCDCPRV_2_RSZ_OVF;
  370. if (sbl_pcr)
  371. dev_dbg(dev, "SBL overflow (PCR = 0x%08x)\n", sbl_pcr);
  372. if (sbl_pcr & ISPSBL_PCR_CSIB_WBL_OVF) {
  373. pipe = to_isp_pipeline(&isp->isp_ccp2.subdev.entity);
  374. if (pipe != NULL)
  375. pipe->error = true;
  376. }
  377. if (sbl_pcr & ISPSBL_PCR_CSIA_WBL_OVF) {
  378. pipe = to_isp_pipeline(&isp->isp_csi2a.subdev.entity);
  379. if (pipe != NULL)
  380. pipe->error = true;
  381. }
  382. if (sbl_pcr & ISPSBL_PCR_CCDC_WBL_OVF) {
  383. pipe = to_isp_pipeline(&isp->isp_ccdc.subdev.entity);
  384. if (pipe != NULL)
  385. pipe->error = true;
  386. }
  387. if (sbl_pcr & ISPSBL_PCR_PRV_WBL_OVF) {
  388. pipe = to_isp_pipeline(&isp->isp_prev.subdev.entity);
  389. if (pipe != NULL)
  390. pipe->error = true;
  391. }
  392. if (sbl_pcr & (ISPSBL_PCR_RSZ1_WBL_OVF
  393. | ISPSBL_PCR_RSZ2_WBL_OVF
  394. | ISPSBL_PCR_RSZ3_WBL_OVF
  395. | ISPSBL_PCR_RSZ4_WBL_OVF)) {
  396. pipe = to_isp_pipeline(&isp->isp_res.subdev.entity);
  397. if (pipe != NULL)
  398. pipe->error = true;
  399. }
  400. if (sbl_pcr & ISPSBL_PCR_H3A_AF_WBL_OVF)
  401. omap3isp_stat_sbl_overflow(&isp->isp_af);
  402. if (sbl_pcr & ISPSBL_PCR_H3A_AEAWB_WBL_OVF)
  403. omap3isp_stat_sbl_overflow(&isp->isp_aewb);
  404. }
  405. /*
  406. * isp_isr - Interrupt Service Routine for Camera ISP module.
  407. * @irq: Not used currently.
  408. * @_isp: Pointer to the OMAP3 ISP device
  409. *
  410. * Handles the corresponding callback if plugged in.
  411. *
  412. * Returns IRQ_HANDLED when IRQ was correctly handled, or IRQ_NONE when the
  413. * IRQ wasn't handled.
  414. */
  415. static irqreturn_t isp_isr(int irq, void *_isp)
  416. {
  417. static const u32 ccdc_events = IRQ0STATUS_CCDC_LSC_PREF_ERR_IRQ |
  418. IRQ0STATUS_CCDC_LSC_DONE_IRQ |
  419. IRQ0STATUS_CCDC_VD0_IRQ |
  420. IRQ0STATUS_CCDC_VD1_IRQ |
  421. IRQ0STATUS_HS_VS_IRQ;
  422. struct isp_device *isp = _isp;
  423. u32 irqstatus;
  424. irqstatus = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
  425. isp_reg_writel(isp, irqstatus, OMAP3_ISP_IOMEM_MAIN, ISP_IRQ0STATUS);
  426. isp_isr_sbl(isp);
  427. if (irqstatus & IRQ0STATUS_CSIA_IRQ)
  428. omap3isp_csi2_isr(&isp->isp_csi2a);
  429. if (irqstatus & IRQ0STATUS_CSIB_IRQ)
  430. omap3isp_ccp2_isr(&isp->isp_ccp2);
  431. if (irqstatus & IRQ0STATUS_CCDC_VD0_IRQ) {
  432. if (isp->isp_ccdc.output & CCDC_OUTPUT_PREVIEW)
  433. omap3isp_preview_isr_frame_sync(&isp->isp_prev);
  434. if (isp->isp_ccdc.output & CCDC_OUTPUT_RESIZER)
  435. omap3isp_resizer_isr_frame_sync(&isp->isp_res);
  436. omap3isp_stat_isr_frame_sync(&isp->isp_aewb);
  437. omap3isp_stat_isr_frame_sync(&isp->isp_af);
  438. omap3isp_stat_isr_frame_sync(&isp->isp_hist);
  439. }
  440. if (irqstatus & ccdc_events)
  441. omap3isp_ccdc_isr(&isp->isp_ccdc, irqstatus & ccdc_events);
  442. if (irqstatus & IRQ0STATUS_PRV_DONE_IRQ) {
  443. if (isp->isp_prev.output & PREVIEW_OUTPUT_RESIZER)
  444. omap3isp_resizer_isr_frame_sync(&isp->isp_res);
  445. omap3isp_preview_isr(&isp->isp_prev);
  446. }
  447. if (irqstatus & IRQ0STATUS_RSZ_DONE_IRQ)
  448. omap3isp_resizer_isr(&isp->isp_res);
  449. if (irqstatus & IRQ0STATUS_H3A_AWB_DONE_IRQ)
  450. omap3isp_stat_isr(&isp->isp_aewb);
  451. if (irqstatus & IRQ0STATUS_H3A_AF_DONE_IRQ)
  452. omap3isp_stat_isr(&isp->isp_af);
  453. if (irqstatus & IRQ0STATUS_HIST_DONE_IRQ)
  454. omap3isp_stat_isr(&isp->isp_hist);
  455. omap3isp_flush(isp);
  456. #if defined(DEBUG) && defined(ISP_ISR_DEBUG)
  457. isp_isr_dbg(isp, irqstatus);
  458. #endif
  459. return IRQ_HANDLED;
  460. }
  461. /* -----------------------------------------------------------------------------
  462. * Pipeline power management
  463. *
  464. * Entities must be powered up when part of a pipeline that contains at least
  465. * one open video device node.
  466. *
  467. * To achieve this use the entity use_count field to track the number of users.
  468. * For entities corresponding to video device nodes the use_count field stores
  469. * the users count of the node. For entities corresponding to subdevs the
  470. * use_count field stores the total number of users of all video device nodes
  471. * in the pipeline.
  472. *
  473. * The omap3isp_pipeline_pm_use() function must be called in the open() and
  474. * close() handlers of video device nodes. It increments or decrements the use
  475. * count of all subdev entities in the pipeline.
  476. *
  477. * To react to link management on powered pipelines, the link setup notification
  478. * callback updates the use count of all entities in the source and sink sides
  479. * of the link.
  480. */
  481. /*
  482. * isp_pipeline_pm_use_count - Count the number of users of a pipeline
  483. * @entity: The entity
  484. *
  485. * Return the total number of users of all video device nodes in the pipeline.
  486. */
  487. static int isp_pipeline_pm_use_count(struct media_entity *entity)
  488. {
  489. struct media_entity_graph graph;
  490. int use = 0;
  491. media_entity_graph_walk_start(&graph, entity);
  492. while ((entity = media_entity_graph_walk_next(&graph))) {
  493. if (media_entity_type(entity) == MEDIA_ENT_T_DEVNODE)
  494. use += entity->use_count;
  495. }
  496. return use;
  497. }
  498. /*
  499. * isp_pipeline_pm_power_one - Apply power change to an entity
  500. * @entity: The entity
  501. * @change: Use count change
  502. *
  503. * Change the entity use count by @change. If the entity is a subdev update its
  504. * power state by calling the core::s_power operation when the use count goes
  505. * from 0 to != 0 or from != 0 to 0.
  506. *
  507. * Return 0 on success or a negative error code on failure.
  508. */
  509. static int isp_pipeline_pm_power_one(struct media_entity *entity, int change)
  510. {
  511. struct v4l2_subdev *subdev;
  512. int ret;
  513. subdev = media_entity_type(entity) == MEDIA_ENT_T_V4L2_SUBDEV
  514. ? media_entity_to_v4l2_subdev(entity) : NULL;
  515. if (entity->use_count == 0 && change > 0 && subdev != NULL) {
  516. ret = v4l2_subdev_call(subdev, core, s_power, 1);
  517. if (ret < 0 && ret != -ENOIOCTLCMD)
  518. return ret;
  519. }
  520. entity->use_count += change;
  521. WARN_ON(entity->use_count < 0);
  522. if (entity->use_count == 0 && change < 0 && subdev != NULL)
  523. v4l2_subdev_call(subdev, core, s_power, 0);
  524. return 0;
  525. }
  526. /*
  527. * isp_pipeline_pm_power - Apply power change to all entities in a pipeline
  528. * @entity: The entity
  529. * @change: Use count change
  530. *
  531. * Walk the pipeline to update the use count and the power state of all non-node
  532. * entities.
  533. *
  534. * Return 0 on success or a negative error code on failure.
  535. */
  536. static int isp_pipeline_pm_power(struct media_entity *entity, int change)
  537. {
  538. struct media_entity_graph graph;
  539. struct media_entity *first = entity;
  540. int ret = 0;
  541. if (!change)
  542. return 0;
  543. media_entity_graph_walk_start(&graph, entity);
  544. while (!ret && (entity = media_entity_graph_walk_next(&graph)))
  545. if (media_entity_type(entity) != MEDIA_ENT_T_DEVNODE)
  546. ret = isp_pipeline_pm_power_one(entity, change);
  547. if (!ret)
  548. return 0;
  549. media_entity_graph_walk_start(&graph, first);
  550. while ((first = media_entity_graph_walk_next(&graph))
  551. && first != entity)
  552. if (media_entity_type(first) != MEDIA_ENT_T_DEVNODE)
  553. isp_pipeline_pm_power_one(first, -change);
  554. return ret;
  555. }
  556. /*
  557. * omap3isp_pipeline_pm_use - Update the use count of an entity
  558. * @entity: The entity
  559. * @use: Use (1) or stop using (0) the entity
  560. *
  561. * Update the use count of all entities in the pipeline and power entities on or
  562. * off accordingly.
  563. *
  564. * Return 0 on success or a negative error code on failure. Powering entities
  565. * off is assumed to never fail. No failure can occur when the use parameter is
  566. * set to 0.
  567. */
  568. int omap3isp_pipeline_pm_use(struct media_entity *entity, int use)
  569. {
  570. int change = use ? 1 : -1;
  571. int ret;
  572. mutex_lock(&entity->parent->graph_mutex);
  573. /* Apply use count to node. */
  574. entity->use_count += change;
  575. WARN_ON(entity->use_count < 0);
  576. /* Apply power change to connected non-nodes. */
  577. ret = isp_pipeline_pm_power(entity, change);
  578. if (ret < 0)
  579. entity->use_count -= change;
  580. mutex_unlock(&entity->parent->graph_mutex);
  581. return ret;
  582. }
  583. /*
  584. * isp_pipeline_link_notify - Link management notification callback
  585. * @source: Pad at the start of the link
  586. * @sink: Pad at the end of the link
  587. * @flags: New link flags that will be applied
  588. *
  589. * React to link management on powered pipelines by updating the use count of
  590. * all entities in the source and sink sides of the link. Entities are powered
  591. * on or off accordingly.
  592. *
  593. * Return 0 on success or a negative error code on failure. Powering entities
  594. * off is assumed to never fail. This function will not fail for disconnection
  595. * events.
  596. */
  597. static int isp_pipeline_link_notify(struct media_pad *source,
  598. struct media_pad *sink, u32 flags)
  599. {
  600. int source_use = isp_pipeline_pm_use_count(source->entity);
  601. int sink_use = isp_pipeline_pm_use_count(sink->entity);
  602. int ret;
  603. if (!(flags & MEDIA_LNK_FL_ENABLED)) {
  604. /* Powering off entities is assumed to never fail. */
  605. isp_pipeline_pm_power(source->entity, -sink_use);
  606. isp_pipeline_pm_power(sink->entity, -source_use);
  607. return 0;
  608. }
  609. ret = isp_pipeline_pm_power(source->entity, sink_use);
  610. if (ret < 0)
  611. return ret;
  612. ret = isp_pipeline_pm_power(sink->entity, source_use);
  613. if (ret < 0)
  614. isp_pipeline_pm_power(source->entity, -sink_use);
  615. return ret;
  616. }
  617. /* -----------------------------------------------------------------------------
  618. * Pipeline stream management
  619. */
  620. /*
  621. * isp_pipeline_enable - Enable streaming on a pipeline
  622. * @pipe: ISP pipeline
  623. * @mode: Stream mode (single shot or continuous)
  624. *
  625. * Walk the entities chain starting at the pipeline output video node and start
  626. * all modules in the chain in the given mode.
  627. *
  628. * Return 0 if successful, or the return value of the failed video::s_stream
  629. * operation otherwise.
  630. */
  631. static int isp_pipeline_enable(struct isp_pipeline *pipe,
  632. enum isp_pipeline_stream_state mode)
  633. {
  634. struct isp_device *isp = pipe->output->isp;
  635. struct media_entity *entity;
  636. struct media_pad *pad;
  637. struct v4l2_subdev *subdev;
  638. unsigned long flags;
  639. int ret;
  640. /* If the preview engine crashed it might not respond to read/write
  641. * operations on the L4 bus. This would result in a bus fault and a
  642. * kernel oops. Refuse to start streaming in that case. This check must
  643. * be performed before the loop below to avoid starting entities if the
  644. * pipeline won't start anyway (those entities would then likely fail to
  645. * stop, making the problem worse).
  646. */
  647. if ((pipe->entities & isp->crashed) &
  648. (1U << isp->isp_prev.subdev.entity.id))
  649. return -EIO;
  650. spin_lock_irqsave(&pipe->lock, flags);
  651. pipe->state &= ~(ISP_PIPELINE_IDLE_INPUT | ISP_PIPELINE_IDLE_OUTPUT);
  652. spin_unlock_irqrestore(&pipe->lock, flags);
  653. pipe->do_propagation = false;
  654. entity = &pipe->output->video.entity;
  655. while (1) {
  656. pad = &entity->pads[0];
  657. if (!(pad->flags & MEDIA_PAD_FL_SINK))
  658. break;
  659. pad = media_entity_remote_source(pad);
  660. if (pad == NULL ||
  661. media_entity_type(pad->entity) != MEDIA_ENT_T_V4L2_SUBDEV)
  662. break;
  663. entity = pad->entity;
  664. subdev = media_entity_to_v4l2_subdev(entity);
  665. ret = v4l2_subdev_call(subdev, video, s_stream, mode);
  666. if (ret < 0 && ret != -ENOIOCTLCMD)
  667. return ret;
  668. if (subdev == &isp->isp_ccdc.subdev) {
  669. v4l2_subdev_call(&isp->isp_aewb.subdev, video,
  670. s_stream, mode);
  671. v4l2_subdev_call(&isp->isp_af.subdev, video,
  672. s_stream, mode);
  673. v4l2_subdev_call(&isp->isp_hist.subdev, video,
  674. s_stream, mode);
  675. pipe->do_propagation = true;
  676. }
  677. }
  678. return 0;
  679. }
  680. static int isp_pipeline_wait_resizer(struct isp_device *isp)
  681. {
  682. return omap3isp_resizer_busy(&isp->isp_res);
  683. }
  684. static int isp_pipeline_wait_preview(struct isp_device *isp)
  685. {
  686. return omap3isp_preview_busy(&isp->isp_prev);
  687. }
  688. static int isp_pipeline_wait_ccdc(struct isp_device *isp)
  689. {
  690. return omap3isp_stat_busy(&isp->isp_af)
  691. || omap3isp_stat_busy(&isp->isp_aewb)
  692. || omap3isp_stat_busy(&isp->isp_hist)
  693. || omap3isp_ccdc_busy(&isp->isp_ccdc);
  694. }
  695. #define ISP_STOP_TIMEOUT msecs_to_jiffies(1000)
  696. static int isp_pipeline_wait(struct isp_device *isp,
  697. int(*busy)(struct isp_device *isp))
  698. {
  699. unsigned long timeout = jiffies + ISP_STOP_TIMEOUT;
  700. while (!time_after(jiffies, timeout)) {
  701. if (!busy(isp))
  702. return 0;
  703. }
  704. return 1;
  705. }
  706. /*
  707. * isp_pipeline_disable - Disable streaming on a pipeline
  708. * @pipe: ISP pipeline
  709. *
  710. * Walk the entities chain starting at the pipeline output video node and stop
  711. * all modules in the chain. Wait synchronously for the modules to be stopped if
  712. * necessary.
  713. *
  714. * Return 0 if all modules have been properly stopped, or -ETIMEDOUT if a module
  715. * can't be stopped (in which case a software reset of the ISP is probably
  716. * necessary).
  717. */
  718. static int isp_pipeline_disable(struct isp_pipeline *pipe)
  719. {
  720. struct isp_device *isp = pipe->output->isp;
  721. struct media_entity *entity;
  722. struct media_pad *pad;
  723. struct v4l2_subdev *subdev;
  724. int failure = 0;
  725. int ret;
  726. /*
  727. * We need to stop all the modules after CCDC first or they'll
  728. * never stop since they may not get a full frame from CCDC.
  729. */
  730. entity = &pipe->output->video.entity;
  731. while (1) {
  732. pad = &entity->pads[0];
  733. if (!(pad->flags & MEDIA_PAD_FL_SINK))
  734. break;
  735. pad = media_entity_remote_source(pad);
  736. if (pad == NULL ||
  737. media_entity_type(pad->entity) != MEDIA_ENT_T_V4L2_SUBDEV)
  738. break;
  739. entity = pad->entity;
  740. subdev = media_entity_to_v4l2_subdev(entity);
  741. if (subdev == &isp->isp_ccdc.subdev) {
  742. v4l2_subdev_call(&isp->isp_aewb.subdev,
  743. video, s_stream, 0);
  744. v4l2_subdev_call(&isp->isp_af.subdev,
  745. video, s_stream, 0);
  746. v4l2_subdev_call(&isp->isp_hist.subdev,
  747. video, s_stream, 0);
  748. }
  749. v4l2_subdev_call(subdev, video, s_stream, 0);
  750. if (subdev == &isp->isp_res.subdev)
  751. ret = isp_pipeline_wait(isp, isp_pipeline_wait_resizer);
  752. else if (subdev == &isp->isp_prev.subdev)
  753. ret = isp_pipeline_wait(isp, isp_pipeline_wait_preview);
  754. else if (subdev == &isp->isp_ccdc.subdev)
  755. ret = isp_pipeline_wait(isp, isp_pipeline_wait_ccdc);
  756. else
  757. ret = 0;
  758. if (ret) {
  759. dev_info(isp->dev, "Unable to stop %s\n", subdev->name);
  760. /* If the entity failed to stopped, assume it has
  761. * crashed. Mark it as such, the ISP will be reset when
  762. * applications will release it.
  763. */
  764. isp->crashed |= 1U << subdev->entity.id;
  765. failure = -ETIMEDOUT;
  766. }
  767. }
  768. return failure;
  769. }
  770. /*
  771. * omap3isp_pipeline_set_stream - Enable/disable streaming on a pipeline
  772. * @pipe: ISP pipeline
  773. * @state: Stream state (stopped, single shot or continuous)
  774. *
  775. * Set the pipeline to the given stream state. Pipelines can be started in
  776. * single-shot or continuous mode.
  777. *
  778. * Return 0 if successful, or the return value of the failed video::s_stream
  779. * operation otherwise. The pipeline state is not updated when the operation
  780. * fails, except when stopping the pipeline.
  781. */
  782. int omap3isp_pipeline_set_stream(struct isp_pipeline *pipe,
  783. enum isp_pipeline_stream_state state)
  784. {
  785. int ret;
  786. if (state == ISP_PIPELINE_STREAM_STOPPED)
  787. ret = isp_pipeline_disable(pipe);
  788. else
  789. ret = isp_pipeline_enable(pipe, state);
  790. if (ret == 0 || state == ISP_PIPELINE_STREAM_STOPPED)
  791. pipe->stream_state = state;
  792. return ret;
  793. }
  794. /*
  795. * isp_pipeline_resume - Resume streaming on a pipeline
  796. * @pipe: ISP pipeline
  797. *
  798. * Resume video output and input and re-enable pipeline.
  799. */
  800. static void isp_pipeline_resume(struct isp_pipeline *pipe)
  801. {
  802. int singleshot = pipe->stream_state == ISP_PIPELINE_STREAM_SINGLESHOT;
  803. omap3isp_video_resume(pipe->output, !singleshot);
  804. if (singleshot)
  805. omap3isp_video_resume(pipe->input, 0);
  806. isp_pipeline_enable(pipe, pipe->stream_state);
  807. }
  808. /*
  809. * isp_pipeline_suspend - Suspend streaming on a pipeline
  810. * @pipe: ISP pipeline
  811. *
  812. * Suspend pipeline.
  813. */
  814. static void isp_pipeline_suspend(struct isp_pipeline *pipe)
  815. {
  816. isp_pipeline_disable(pipe);
  817. }
  818. /*
  819. * isp_pipeline_is_last - Verify if entity has an enabled link to the output
  820. * video node
  821. * @me: ISP module's media entity
  822. *
  823. * Returns 1 if the entity has an enabled link to the output video node or 0
  824. * otherwise. It's true only while pipeline can have no more than one output
  825. * node.
  826. */
  827. static int isp_pipeline_is_last(struct media_entity *me)
  828. {
  829. struct isp_pipeline *pipe;
  830. struct media_pad *pad;
  831. if (!me->pipe)
  832. return 0;
  833. pipe = to_isp_pipeline(me);
  834. if (pipe->stream_state == ISP_PIPELINE_STREAM_STOPPED)
  835. return 0;
  836. pad = media_entity_remote_source(&pipe->output->pad);
  837. return pad->entity == me;
  838. }
  839. /*
  840. * isp_suspend_module_pipeline - Suspend pipeline to which belongs the module
  841. * @me: ISP module's media entity
  842. *
  843. * Suspend the whole pipeline if module's entity has an enabled link to the
  844. * output video node. It works only while pipeline can have no more than one
  845. * output node.
  846. */
  847. static void isp_suspend_module_pipeline(struct media_entity *me)
  848. {
  849. if (isp_pipeline_is_last(me))
  850. isp_pipeline_suspend(to_isp_pipeline(me));
  851. }
  852. /*
  853. * isp_resume_module_pipeline - Resume pipeline to which belongs the module
  854. * @me: ISP module's media entity
  855. *
  856. * Resume the whole pipeline if module's entity has an enabled link to the
  857. * output video node. It works only while pipeline can have no more than one
  858. * output node.
  859. */
  860. static void isp_resume_module_pipeline(struct media_entity *me)
  861. {
  862. if (isp_pipeline_is_last(me))
  863. isp_pipeline_resume(to_isp_pipeline(me));
  864. }
  865. /*
  866. * isp_suspend_modules - Suspend ISP submodules.
  867. * @isp: OMAP3 ISP device
  868. *
  869. * Returns 0 if suspend left in idle state all the submodules properly,
  870. * or returns 1 if a general Reset is required to suspend the submodules.
  871. */
  872. static int isp_suspend_modules(struct isp_device *isp)
  873. {
  874. unsigned long timeout;
  875. omap3isp_stat_suspend(&isp->isp_aewb);
  876. omap3isp_stat_suspend(&isp->isp_af);
  877. omap3isp_stat_suspend(&isp->isp_hist);
  878. isp_suspend_module_pipeline(&isp->isp_res.subdev.entity);
  879. isp_suspend_module_pipeline(&isp->isp_prev.subdev.entity);
  880. isp_suspend_module_pipeline(&isp->isp_ccdc.subdev.entity);
  881. isp_suspend_module_pipeline(&isp->isp_csi2a.subdev.entity);
  882. isp_suspend_module_pipeline(&isp->isp_ccp2.subdev.entity);
  883. timeout = jiffies + ISP_STOP_TIMEOUT;
  884. while (omap3isp_stat_busy(&isp->isp_af)
  885. || omap3isp_stat_busy(&isp->isp_aewb)
  886. || omap3isp_stat_busy(&isp->isp_hist)
  887. || omap3isp_preview_busy(&isp->isp_prev)
  888. || omap3isp_resizer_busy(&isp->isp_res)
  889. || omap3isp_ccdc_busy(&isp->isp_ccdc)) {
  890. if (time_after(jiffies, timeout)) {
  891. dev_info(isp->dev, "can't stop modules.\n");
  892. return 1;
  893. }
  894. msleep(1);
  895. }
  896. return 0;
  897. }
  898. /*
  899. * isp_resume_modules - Resume ISP submodules.
  900. * @isp: OMAP3 ISP device
  901. */
  902. static void isp_resume_modules(struct isp_device *isp)
  903. {
  904. omap3isp_stat_resume(&isp->isp_aewb);
  905. omap3isp_stat_resume(&isp->isp_af);
  906. omap3isp_stat_resume(&isp->isp_hist);
  907. isp_resume_module_pipeline(&isp->isp_res.subdev.entity);
  908. isp_resume_module_pipeline(&isp->isp_prev.subdev.entity);
  909. isp_resume_module_pipeline(&isp->isp_ccdc.subdev.entity);
  910. isp_resume_module_pipeline(&isp->isp_csi2a.subdev.entity);
  911. isp_resume_module_pipeline(&isp->isp_ccp2.subdev.entity);
  912. }
  913. /*
  914. * isp_reset - Reset ISP with a timeout wait for idle.
  915. * @isp: OMAP3 ISP device
  916. */
  917. static int isp_reset(struct isp_device *isp)
  918. {
  919. unsigned long timeout = 0;
  920. isp_reg_writel(isp,
  921. isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG)
  922. | ISP_SYSCONFIG_SOFTRESET,
  923. OMAP3_ISP_IOMEM_MAIN, ISP_SYSCONFIG);
  924. while (!(isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN,
  925. ISP_SYSSTATUS) & 0x1)) {
  926. if (timeout++ > 10000) {
  927. dev_alert(isp->dev, "cannot reset ISP\n");
  928. return -ETIMEDOUT;
  929. }
  930. udelay(1);
  931. }
  932. isp->crashed = 0;
  933. return 0;
  934. }
  935. /*
  936. * isp_save_context - Saves the values of the ISP module registers.
  937. * @isp: OMAP3 ISP device
  938. * @reg_list: Structure containing pairs of register address and value to
  939. * modify on OMAP.
  940. */
  941. static void
  942. isp_save_context(struct isp_device *isp, struct isp_reg *reg_list)
  943. {
  944. struct isp_reg *next = reg_list;
  945. for (; next->reg != ISP_TOK_TERM; next++)
  946. next->val = isp_reg_readl(isp, next->mmio_range, next->reg);
  947. }
  948. /*
  949. * isp_restore_context - Restores the values of the ISP module registers.
  950. * @isp: OMAP3 ISP device
  951. * @reg_list: Structure containing pairs of register address and value to
  952. * modify on OMAP.
  953. */
  954. static void
  955. isp_restore_context(struct isp_device *isp, struct isp_reg *reg_list)
  956. {
  957. struct isp_reg *next = reg_list;
  958. for (; next->reg != ISP_TOK_TERM; next++)
  959. isp_reg_writel(isp, next->val, next->mmio_range, next->reg);
  960. }
  961. /*
  962. * isp_save_ctx - Saves ISP, CCDC, HIST, H3A, PREV, RESZ & MMU context.
  963. * @isp: OMAP3 ISP device
  964. *
  965. * Routine for saving the context of each module in the ISP.
  966. * CCDC, HIST, H3A, PREV, RESZ and MMU.
  967. */
  968. static void isp_save_ctx(struct isp_device *isp)
  969. {
  970. isp_save_context(isp, isp_reg_list);
  971. omap_iommu_save_ctx(isp->dev);
  972. }
  973. /*
  974. * isp_restore_ctx - Restores ISP, CCDC, HIST, H3A, PREV, RESZ & MMU context.
  975. * @isp: OMAP3 ISP device
  976. *
  977. * Routine for restoring the context of each module in the ISP.
  978. * CCDC, HIST, H3A, PREV, RESZ and MMU.
  979. */
  980. static void isp_restore_ctx(struct isp_device *isp)
  981. {
  982. isp_restore_context(isp, isp_reg_list);
  983. omap_iommu_restore_ctx(isp->dev);
  984. omap3isp_ccdc_restore_context(isp);
  985. omap3isp_preview_restore_context(isp);
  986. }
  987. /* -----------------------------------------------------------------------------
  988. * SBL resources management
  989. */
  990. #define OMAP3_ISP_SBL_READ (OMAP3_ISP_SBL_CSI1_READ | \
  991. OMAP3_ISP_SBL_CCDC_LSC_READ | \
  992. OMAP3_ISP_SBL_PREVIEW_READ | \
  993. OMAP3_ISP_SBL_RESIZER_READ)
  994. #define OMAP3_ISP_SBL_WRITE (OMAP3_ISP_SBL_CSI1_WRITE | \
  995. OMAP3_ISP_SBL_CSI2A_WRITE | \
  996. OMAP3_ISP_SBL_CSI2C_WRITE | \
  997. OMAP3_ISP_SBL_CCDC_WRITE | \
  998. OMAP3_ISP_SBL_PREVIEW_WRITE)
  999. void omap3isp_sbl_enable(struct isp_device *isp, enum isp_sbl_resource res)
  1000. {
  1001. u32 sbl = 0;
  1002. isp->sbl_resources |= res;
  1003. if (isp->sbl_resources & OMAP3_ISP_SBL_CSI1_READ)
  1004. sbl |= ISPCTRL_SBL_SHARED_RPORTA;
  1005. if (isp->sbl_resources & OMAP3_ISP_SBL_CCDC_LSC_READ)
  1006. sbl |= ISPCTRL_SBL_SHARED_RPORTB;
  1007. if (isp->sbl_resources & OMAP3_ISP_SBL_CSI2C_WRITE)
  1008. sbl |= ISPCTRL_SBL_SHARED_WPORTC;
  1009. if (isp->sbl_resources & OMAP3_ISP_SBL_RESIZER_WRITE)
  1010. sbl |= ISPCTRL_SBL_WR0_RAM_EN;
  1011. if (isp->sbl_resources & OMAP3_ISP_SBL_WRITE)
  1012. sbl |= ISPCTRL_SBL_WR1_RAM_EN;
  1013. if (isp->sbl_resources & OMAP3_ISP_SBL_READ)
  1014. sbl |= ISPCTRL_SBL_RD_RAM_EN;
  1015. isp_reg_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, sbl);
  1016. }
  1017. void omap3isp_sbl_disable(struct isp_device *isp, enum isp_sbl_resource res)
  1018. {
  1019. u32 sbl = 0;
  1020. isp->sbl_resources &= ~res;
  1021. if (!(isp->sbl_resources & OMAP3_ISP_SBL_CSI1_READ))
  1022. sbl |= ISPCTRL_SBL_SHARED_RPORTA;
  1023. if (!(isp->sbl_resources & OMAP3_ISP_SBL_CCDC_LSC_READ))
  1024. sbl |= ISPCTRL_SBL_SHARED_RPORTB;
  1025. if (!(isp->sbl_resources & OMAP3_ISP_SBL_CSI2C_WRITE))
  1026. sbl |= ISPCTRL_SBL_SHARED_WPORTC;
  1027. if (!(isp->sbl_resources & OMAP3_ISP_SBL_RESIZER_WRITE))
  1028. sbl |= ISPCTRL_SBL_WR0_RAM_EN;
  1029. if (!(isp->sbl_resources & OMAP3_ISP_SBL_WRITE))
  1030. sbl |= ISPCTRL_SBL_WR1_RAM_EN;
  1031. if (!(isp->sbl_resources & OMAP3_ISP_SBL_READ))
  1032. sbl |= ISPCTRL_SBL_RD_RAM_EN;
  1033. isp_reg_clr(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL, sbl);
  1034. }
  1035. /*
  1036. * isp_module_sync_idle - Helper to sync module with its idle state
  1037. * @me: ISP submodule's media entity
  1038. * @wait: ISP submodule's wait queue for streamoff/interrupt synchronization
  1039. * @stopping: flag which tells module wants to stop
  1040. *
  1041. * This function checks if ISP submodule needs to wait for next interrupt. If
  1042. * yes, makes the caller to sleep while waiting for such event.
  1043. */
  1044. int omap3isp_module_sync_idle(struct media_entity *me, wait_queue_head_t *wait,
  1045. atomic_t *stopping)
  1046. {
  1047. struct isp_pipeline *pipe = to_isp_pipeline(me);
  1048. if (pipe->stream_state == ISP_PIPELINE_STREAM_STOPPED ||
  1049. (pipe->stream_state == ISP_PIPELINE_STREAM_SINGLESHOT &&
  1050. !isp_pipeline_ready(pipe)))
  1051. return 0;
  1052. /*
  1053. * atomic_set() doesn't include memory barrier on ARM platform for SMP
  1054. * scenario. We'll call it here to avoid race conditions.
  1055. */
  1056. atomic_set(stopping, 1);
  1057. smp_mb();
  1058. /*
  1059. * If module is the last one, it's writing to memory. In this case,
  1060. * it's necessary to check if the module is already paused due to
  1061. * DMA queue underrun or if it has to wait for next interrupt to be
  1062. * idle.
  1063. * If it isn't the last one, the function won't sleep but *stopping
  1064. * will still be set to warn next submodule caller's interrupt the
  1065. * module wants to be idle.
  1066. */
  1067. if (isp_pipeline_is_last(me)) {
  1068. struct isp_video *video = pipe->output;
  1069. unsigned long flags;
  1070. spin_lock_irqsave(&video->queue->irqlock, flags);
  1071. if (video->dmaqueue_flags & ISP_VIDEO_DMAQUEUE_UNDERRUN) {
  1072. spin_unlock_irqrestore(&video->queue->irqlock, flags);
  1073. atomic_set(stopping, 0);
  1074. smp_mb();
  1075. return 0;
  1076. }
  1077. spin_unlock_irqrestore(&video->queue->irqlock, flags);
  1078. if (!wait_event_timeout(*wait, !atomic_read(stopping),
  1079. msecs_to_jiffies(1000))) {
  1080. atomic_set(stopping, 0);
  1081. smp_mb();
  1082. return -ETIMEDOUT;
  1083. }
  1084. }
  1085. return 0;
  1086. }
  1087. /*
  1088. * omap3isp_module_sync_is_stopped - Helper to verify if module was stopping
  1089. * @wait: ISP submodule's wait queue for streamoff/interrupt synchronization
  1090. * @stopping: flag which tells module wants to stop
  1091. *
  1092. * This function checks if ISP submodule was stopping. In case of yes, it
  1093. * notices the caller by setting stopping to 0 and waking up the wait queue.
  1094. * Returns 1 if it was stopping or 0 otherwise.
  1095. */
  1096. int omap3isp_module_sync_is_stopping(wait_queue_head_t *wait,
  1097. atomic_t *stopping)
  1098. {
  1099. if (atomic_cmpxchg(stopping, 1, 0)) {
  1100. wake_up(wait);
  1101. return 1;
  1102. }
  1103. return 0;
  1104. }
  1105. /* --------------------------------------------------------------------------
  1106. * Clock management
  1107. */
  1108. #define ISPCTRL_CLKS_MASK (ISPCTRL_H3A_CLK_EN | \
  1109. ISPCTRL_HIST_CLK_EN | \
  1110. ISPCTRL_RSZ_CLK_EN | \
  1111. (ISPCTRL_CCDC_CLK_EN | ISPCTRL_CCDC_RAM_EN) | \
  1112. (ISPCTRL_PREV_CLK_EN | ISPCTRL_PREV_RAM_EN))
  1113. static void __isp_subclk_update(struct isp_device *isp)
  1114. {
  1115. u32 clk = 0;
  1116. /* AEWB and AF share the same clock. */
  1117. if (isp->subclk_resources &
  1118. (OMAP3_ISP_SUBCLK_AEWB | OMAP3_ISP_SUBCLK_AF))
  1119. clk |= ISPCTRL_H3A_CLK_EN;
  1120. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_HIST)
  1121. clk |= ISPCTRL_HIST_CLK_EN;
  1122. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_RESIZER)
  1123. clk |= ISPCTRL_RSZ_CLK_EN;
  1124. /* NOTE: For CCDC & Preview submodules, we need to affect internal
  1125. * RAM as well.
  1126. */
  1127. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_CCDC)
  1128. clk |= ISPCTRL_CCDC_CLK_EN | ISPCTRL_CCDC_RAM_EN;
  1129. if (isp->subclk_resources & OMAP3_ISP_SUBCLK_PREVIEW)
  1130. clk |= ISPCTRL_PREV_CLK_EN | ISPCTRL_PREV_RAM_EN;
  1131. isp_reg_clr_set(isp, OMAP3_ISP_IOMEM_MAIN, ISP_CTRL,
  1132. ISPCTRL_CLKS_MASK, clk);
  1133. }
  1134. void omap3isp_subclk_enable(struct isp_device *isp,
  1135. enum isp_subclk_resource res)
  1136. {
  1137. isp->subclk_resources |= res;
  1138. __isp_subclk_update(isp);
  1139. }
  1140. void omap3isp_subclk_disable(struct isp_device *isp,
  1141. enum isp_subclk_resource res)
  1142. {
  1143. isp->subclk_resources &= ~res;
  1144. __isp_subclk_update(isp);
  1145. }
  1146. /*
  1147. * isp_enable_clocks - Enable ISP clocks
  1148. * @isp: OMAP3 ISP device
  1149. *
  1150. * Return 0 if successful, or clk_prepare_enable return value if any of them
  1151. * fails.
  1152. */
  1153. static int isp_enable_clocks(struct isp_device *isp)
  1154. {
  1155. int r;
  1156. unsigned long rate;
  1157. int divisor;
  1158. /*
  1159. * cam_mclk clock chain:
  1160. * dpll4 -> dpll4_m5 -> dpll4_m5x2 -> cam_mclk
  1161. *
  1162. * In OMAP3630 dpll4_m5x2 != 2 x dpll4_m5 but both are
  1163. * set to the same value. Hence the rate set for dpll4_m5
  1164. * has to be twice of what is set on OMAP3430 to get
  1165. * the required value for cam_mclk
  1166. */
  1167. divisor = isp->revision == ISP_REVISION_15_0 ? 1 : 2;
  1168. r = clk_prepare_enable(isp->clock[ISP_CLK_CAM_ICK]);
  1169. if (r) {
  1170. dev_err(isp->dev, "failed to enable cam_ick clock\n");
  1171. goto out_clk_enable_ick;
  1172. }
  1173. r = clk_set_rate(isp->clock[ISP_CLK_DPLL4_M5_CK],
  1174. CM_CAM_MCLK_HZ/divisor);
  1175. if (r) {
  1176. dev_err(isp->dev, "clk_set_rate for dpll4_m5_ck failed\n");
  1177. goto out_clk_enable_mclk;
  1178. }
  1179. r = clk_prepare_enable(isp->clock[ISP_CLK_CAM_MCLK]);
  1180. if (r) {
  1181. dev_err(isp->dev, "failed to enable cam_mclk clock\n");
  1182. goto out_clk_enable_mclk;
  1183. }
  1184. rate = clk_get_rate(isp->clock[ISP_CLK_CAM_MCLK]);
  1185. if (rate != CM_CAM_MCLK_HZ)
  1186. dev_warn(isp->dev, "unexpected cam_mclk rate:\n"
  1187. " expected : %d\n"
  1188. " actual : %ld\n", CM_CAM_MCLK_HZ, rate);
  1189. r = clk_prepare_enable(isp->clock[ISP_CLK_CSI2_FCK]);
  1190. if (r) {
  1191. dev_err(isp->dev, "failed to enable csi2_fck clock\n");
  1192. goto out_clk_enable_csi2_fclk;
  1193. }
  1194. return 0;
  1195. out_clk_enable_csi2_fclk:
  1196. clk_disable_unprepare(isp->clock[ISP_CLK_CAM_MCLK]);
  1197. out_clk_enable_mclk:
  1198. clk_disable_unprepare(isp->clock[ISP_CLK_CAM_ICK]);
  1199. out_clk_enable_ick:
  1200. return r;
  1201. }
  1202. /*
  1203. * isp_disable_clocks - Disable ISP clocks
  1204. * @isp: OMAP3 ISP device
  1205. */
  1206. static void isp_disable_clocks(struct isp_device *isp)
  1207. {
  1208. clk_disable_unprepare(isp->clock[ISP_CLK_CAM_ICK]);
  1209. clk_disable_unprepare(isp->clock[ISP_CLK_CAM_MCLK]);
  1210. clk_disable_unprepare(isp->clock[ISP_CLK_CSI2_FCK]);
  1211. }
  1212. static const char *isp_clocks[] = {
  1213. "cam_ick",
  1214. "cam_mclk",
  1215. "dpll4_m5_ck",
  1216. "csi2_96m_fck",
  1217. "l3_ick",
  1218. };
  1219. static void isp_put_clocks(struct isp_device *isp)
  1220. {
  1221. unsigned int i;
  1222. for (i = 0; i < ARRAY_SIZE(isp_clocks); ++i) {
  1223. if (isp->clock[i]) {
  1224. clk_put(isp->clock[i]);
  1225. isp->clock[i] = NULL;
  1226. }
  1227. }
  1228. }
  1229. static int isp_get_clocks(struct isp_device *isp)
  1230. {
  1231. struct clk *clk;
  1232. unsigned int i;
  1233. for (i = 0; i < ARRAY_SIZE(isp_clocks); ++i) {
  1234. clk = clk_get(isp->dev, isp_clocks[i]);
  1235. if (IS_ERR(clk)) {
  1236. dev_err(isp->dev, "clk_get %s failed\n", isp_clocks[i]);
  1237. isp_put_clocks(isp);
  1238. return PTR_ERR(clk);
  1239. }
  1240. isp->clock[i] = clk;
  1241. }
  1242. return 0;
  1243. }
  1244. /*
  1245. * omap3isp_get - Acquire the ISP resource.
  1246. *
  1247. * Initializes the clocks for the first acquire.
  1248. *
  1249. * Increment the reference count on the ISP. If the first reference is taken,
  1250. * enable clocks and power-up all submodules.
  1251. *
  1252. * Return a pointer to the ISP device structure, or NULL if an error occurred.
  1253. */
  1254. static struct isp_device *__omap3isp_get(struct isp_device *isp, bool irq)
  1255. {
  1256. struct isp_device *__isp = isp;
  1257. if (isp == NULL)
  1258. return NULL;
  1259. mutex_lock(&isp->isp_mutex);
  1260. if (isp->ref_count > 0)
  1261. goto out;
  1262. if (isp_enable_clocks(isp) < 0) {
  1263. __isp = NULL;
  1264. goto out;
  1265. }
  1266. /* We don't want to restore context before saving it! */
  1267. if (isp->has_context)
  1268. isp_restore_ctx(isp);
  1269. if (irq)
  1270. isp_enable_interrupts(isp);
  1271. out:
  1272. if (__isp != NULL)
  1273. isp->ref_count++;
  1274. mutex_unlock(&isp->isp_mutex);
  1275. return __isp;
  1276. }
  1277. struct isp_device *omap3isp_get(struct isp_device *isp)
  1278. {
  1279. return __omap3isp_get(isp, true);
  1280. }
  1281. /*
  1282. * omap3isp_put - Release the ISP
  1283. *
  1284. * Decrement the reference count on the ISP. If the last reference is released,
  1285. * power-down all submodules, disable clocks and free temporary buffers.
  1286. */
  1287. void omap3isp_put(struct isp_device *isp)
  1288. {
  1289. if (isp == NULL)
  1290. return;
  1291. mutex_lock(&isp->isp_mutex);
  1292. BUG_ON(isp->ref_count == 0);
  1293. if (--isp->ref_count == 0) {
  1294. isp_disable_interrupts(isp);
  1295. if (isp->domain) {
  1296. isp_save_ctx(isp);
  1297. isp->has_context = 1;
  1298. }
  1299. /* Reset the ISP if an entity has failed to stop. This is the
  1300. * only way to recover from such conditions.
  1301. */
  1302. if (isp->crashed)
  1303. isp_reset(isp);
  1304. isp_disable_clocks(isp);
  1305. }
  1306. mutex_unlock(&isp->isp_mutex);
  1307. }
  1308. /* --------------------------------------------------------------------------
  1309. * Platform device driver
  1310. */
  1311. /*
  1312. * omap3isp_print_status - Prints the values of the ISP Control Module registers
  1313. * @isp: OMAP3 ISP device
  1314. */
  1315. #define ISP_PRINT_REGISTER(isp, name)\
  1316. dev_dbg(isp->dev, "###ISP " #name "=0x%08x\n", \
  1317. isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_##name))
  1318. #define SBL_PRINT_REGISTER(isp, name)\
  1319. dev_dbg(isp->dev, "###SBL " #name "=0x%08x\n", \
  1320. isp_reg_readl(isp, OMAP3_ISP_IOMEM_SBL, ISPSBL_##name))
  1321. void omap3isp_print_status(struct isp_device *isp)
  1322. {
  1323. dev_dbg(isp->dev, "-------------ISP Register dump--------------\n");
  1324. ISP_PRINT_REGISTER(isp, SYSCONFIG);
  1325. ISP_PRINT_REGISTER(isp, SYSSTATUS);
  1326. ISP_PRINT_REGISTER(isp, IRQ0ENABLE);
  1327. ISP_PRINT_REGISTER(isp, IRQ0STATUS);
  1328. ISP_PRINT_REGISTER(isp, TCTRL_GRESET_LENGTH);
  1329. ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_REPLAY);
  1330. ISP_PRINT_REGISTER(isp, CTRL);
  1331. ISP_PRINT_REGISTER(isp, TCTRL_CTRL);
  1332. ISP_PRINT_REGISTER(isp, TCTRL_FRAME);
  1333. ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_DELAY);
  1334. ISP_PRINT_REGISTER(isp, TCTRL_STRB_DELAY);
  1335. ISP_PRINT_REGISTER(isp, TCTRL_SHUT_DELAY);
  1336. ISP_PRINT_REGISTER(isp, TCTRL_PSTRB_LENGTH);
  1337. ISP_PRINT_REGISTER(isp, TCTRL_STRB_LENGTH);
  1338. ISP_PRINT_REGISTER(isp, TCTRL_SHUT_LENGTH);
  1339. SBL_PRINT_REGISTER(isp, PCR);
  1340. SBL_PRINT_REGISTER(isp, SDR_REQ_EXP);
  1341. dev_dbg(isp->dev, "--------------------------------------------\n");
  1342. }
  1343. #ifdef CONFIG_PM
  1344. /*
  1345. * Power management support.
  1346. *
  1347. * As the ISP can't properly handle an input video stream interruption on a non
  1348. * frame boundary, the ISP pipelines need to be stopped before sensors get
  1349. * suspended. However, as suspending the sensors can require a running clock,
  1350. * which can be provided by the ISP, the ISP can't be completely suspended
  1351. * before the sensor.
  1352. *
  1353. * To solve this problem power management support is split into prepare/complete
  1354. * and suspend/resume operations. The pipelines are stopped in prepare() and the
  1355. * ISP clocks get disabled in suspend(). Similarly, the clocks are reenabled in
  1356. * resume(), and the the pipelines are restarted in complete().
  1357. *
  1358. * TODO: PM dependencies between the ISP and sensors are not modeled explicitly
  1359. * yet.
  1360. */
  1361. static int isp_pm_prepare(struct device *dev)
  1362. {
  1363. struct isp_device *isp = dev_get_drvdata(dev);
  1364. int reset;
  1365. WARN_ON(mutex_is_locked(&isp->isp_mutex));
  1366. if (isp->ref_count == 0)
  1367. return 0;
  1368. reset = isp_suspend_modules(isp);
  1369. isp_disable_interrupts(isp);
  1370. isp_save_ctx(isp);
  1371. if (reset)
  1372. isp_reset(isp);
  1373. return 0;
  1374. }
  1375. static int isp_pm_suspend(struct device *dev)
  1376. {
  1377. struct isp_device *isp = dev_get_drvdata(dev);
  1378. WARN_ON(mutex_is_locked(&isp->isp_mutex));
  1379. if (isp->ref_count)
  1380. isp_disable_clocks(isp);
  1381. return 0;
  1382. }
  1383. static int isp_pm_resume(struct device *dev)
  1384. {
  1385. struct isp_device *isp = dev_get_drvdata(dev);
  1386. if (isp->ref_count == 0)
  1387. return 0;
  1388. return isp_enable_clocks(isp);
  1389. }
  1390. static void isp_pm_complete(struct device *dev)
  1391. {
  1392. struct isp_device *isp = dev_get_drvdata(dev);
  1393. if (isp->ref_count == 0)
  1394. return;
  1395. isp_restore_ctx(isp);
  1396. isp_enable_interrupts(isp);
  1397. isp_resume_modules(isp);
  1398. }
  1399. #else
  1400. #define isp_pm_prepare NULL
  1401. #define isp_pm_suspend NULL
  1402. #define isp_pm_resume NULL
  1403. #define isp_pm_complete NULL
  1404. #endif /* CONFIG_PM */
  1405. static void isp_unregister_entities(struct isp_device *isp)
  1406. {
  1407. omap3isp_csi2_unregister_entities(&isp->isp_csi2a);
  1408. omap3isp_ccp2_unregister_entities(&isp->isp_ccp2);
  1409. omap3isp_ccdc_unregister_entities(&isp->isp_ccdc);
  1410. omap3isp_preview_unregister_entities(&isp->isp_prev);
  1411. omap3isp_resizer_unregister_entities(&isp->isp_res);
  1412. omap3isp_stat_unregister_entities(&isp->isp_aewb);
  1413. omap3isp_stat_unregister_entities(&isp->isp_af);
  1414. omap3isp_stat_unregister_entities(&isp->isp_hist);
  1415. v4l2_device_unregister(&isp->v4l2_dev);
  1416. media_device_unregister(&isp->media_dev);
  1417. }
  1418. /*
  1419. * isp_register_subdev_group - Register a group of subdevices
  1420. * @isp: OMAP3 ISP device
  1421. * @board_info: I2C subdevs board information array
  1422. *
  1423. * Register all I2C subdevices in the board_info array. The array must be
  1424. * terminated by a NULL entry, and the first entry must be the sensor.
  1425. *
  1426. * Return a pointer to the sensor media entity if it has been successfully
  1427. * registered, or NULL otherwise.
  1428. */
  1429. static struct v4l2_subdev *
  1430. isp_register_subdev_group(struct isp_device *isp,
  1431. struct isp_subdev_i2c_board_info *board_info)
  1432. {
  1433. struct v4l2_subdev *sensor = NULL;
  1434. unsigned int first;
  1435. if (board_info->board_info == NULL)
  1436. return NULL;
  1437. for (first = 1; board_info->board_info; ++board_info, first = 0) {
  1438. struct v4l2_subdev *subdev;
  1439. struct i2c_adapter *adapter;
  1440. adapter = i2c_get_adapter(board_info->i2c_adapter_id);
  1441. if (adapter == NULL) {
  1442. dev_err(isp->dev, "%s: Unable to get I2C adapter %d for "
  1443. "device %s\n", __func__,
  1444. board_info->i2c_adapter_id,
  1445. board_info->board_info->type);
  1446. continue;
  1447. }
  1448. subdev = v4l2_i2c_new_subdev_board(&isp->v4l2_dev, adapter,
  1449. board_info->board_info, NULL);
  1450. if (subdev == NULL) {
  1451. dev_err(isp->dev, "%s: Unable to register subdev %s\n",
  1452. __func__, board_info->board_info->type);
  1453. continue;
  1454. }
  1455. if (first)
  1456. sensor = subdev;
  1457. }
  1458. return sensor;
  1459. }
  1460. static int isp_register_entities(struct isp_device *isp)
  1461. {
  1462. struct isp_platform_data *pdata = isp->pdata;
  1463. struct isp_v4l2_subdevs_group *subdevs;
  1464. int ret;
  1465. isp->media_dev.dev = isp->dev;
  1466. strlcpy(isp->media_dev.model, "TI OMAP3 ISP",
  1467. sizeof(isp->media_dev.model));
  1468. isp->media_dev.hw_revision = isp->revision;
  1469. isp->media_dev.link_notify = isp_pipeline_link_notify;
  1470. ret = media_device_register(&isp->media_dev);
  1471. if (ret < 0) {
  1472. dev_err(isp->dev, "%s: Media device registration failed (%d)\n",
  1473. __func__, ret);
  1474. return ret;
  1475. }
  1476. isp->v4l2_dev.mdev = &isp->media_dev;
  1477. ret = v4l2_device_register(isp->dev, &isp->v4l2_dev);
  1478. if (ret < 0) {
  1479. dev_err(isp->dev, "%s: V4L2 device registration failed (%d)\n",
  1480. __func__, ret);
  1481. goto done;
  1482. }
  1483. /* Register internal entities */
  1484. ret = omap3isp_ccp2_register_entities(&isp->isp_ccp2, &isp->v4l2_dev);
  1485. if (ret < 0)
  1486. goto done;
  1487. ret = omap3isp_csi2_register_entities(&isp->isp_csi2a, &isp->v4l2_dev);
  1488. if (ret < 0)
  1489. goto done;
  1490. ret = omap3isp_ccdc_register_entities(&isp->isp_ccdc, &isp->v4l2_dev);
  1491. if (ret < 0)
  1492. goto done;
  1493. ret = omap3isp_preview_register_entities(&isp->isp_prev,
  1494. &isp->v4l2_dev);
  1495. if (ret < 0)
  1496. goto done;
  1497. ret = omap3isp_resizer_register_entities(&isp->isp_res, &isp->v4l2_dev);
  1498. if (ret < 0)
  1499. goto done;
  1500. ret = omap3isp_stat_register_entities(&isp->isp_aewb, &isp->v4l2_dev);
  1501. if (ret < 0)
  1502. goto done;
  1503. ret = omap3isp_stat_register_entities(&isp->isp_af, &isp->v4l2_dev);
  1504. if (ret < 0)
  1505. goto done;
  1506. ret = omap3isp_stat_register_entities(&isp->isp_hist, &isp->v4l2_dev);
  1507. if (ret < 0)
  1508. goto done;
  1509. /* Register external entities */
  1510. for (subdevs = pdata->subdevs; subdevs && subdevs->subdevs; ++subdevs) {
  1511. struct v4l2_subdev *sensor;
  1512. struct media_entity *input;
  1513. unsigned int flags;
  1514. unsigned int pad;
  1515. unsigned int i;
  1516. sensor = isp_register_subdev_group(isp, subdevs->subdevs);
  1517. if (sensor == NULL)
  1518. continue;
  1519. sensor->host_priv = subdevs;
  1520. /* Connect the sensor to the correct interface module. Parallel
  1521. * sensors are connected directly to the CCDC, while serial
  1522. * sensors are connected to the CSI2a, CCP2b or CSI2c receiver
  1523. * through CSIPHY1 or CSIPHY2.
  1524. */
  1525. switch (subdevs->interface) {
  1526. case ISP_INTERFACE_PARALLEL:
  1527. input = &isp->isp_ccdc.subdev.entity;
  1528. pad = CCDC_PAD_SINK;
  1529. flags = 0;
  1530. break;
  1531. case ISP_INTERFACE_CSI2A_PHY2:
  1532. input = &isp->isp_csi2a.subdev.entity;
  1533. pad = CSI2_PAD_SINK;
  1534. flags = MEDIA_LNK_FL_IMMUTABLE
  1535. | MEDIA_LNK_FL_ENABLED;
  1536. break;
  1537. case ISP_INTERFACE_CCP2B_PHY1:
  1538. case ISP_INTERFACE_CCP2B_PHY2:
  1539. input = &isp->isp_ccp2.subdev.entity;
  1540. pad = CCP2_PAD_SINK;
  1541. flags = 0;
  1542. break;
  1543. case ISP_INTERFACE_CSI2C_PHY1:
  1544. input = &isp->isp_csi2c.subdev.entity;
  1545. pad = CSI2_PAD_SINK;
  1546. flags = MEDIA_LNK_FL_IMMUTABLE
  1547. | MEDIA_LNK_FL_ENABLED;
  1548. break;
  1549. default:
  1550. dev_err(isp->dev, "%s: invalid interface type %u\n",
  1551. __func__, subdevs->interface);
  1552. ret = -EINVAL;
  1553. goto done;
  1554. }
  1555. for (i = 0; i < sensor->entity.num_pads; i++) {
  1556. if (sensor->entity.pads[i].flags & MEDIA_PAD_FL_SOURCE)
  1557. break;
  1558. }
  1559. if (i == sensor->entity.num_pads) {
  1560. dev_err(isp->dev,
  1561. "%s: no source pad in external entity\n",
  1562. __func__);
  1563. ret = -EINVAL;
  1564. goto done;
  1565. }
  1566. ret = media_entity_create_link(&sensor->entity, i, input, pad,
  1567. flags);
  1568. if (ret < 0)
  1569. goto done;
  1570. }
  1571. ret = v4l2_device_register_subdev_nodes(&isp->v4l2_dev);
  1572. done:
  1573. if (ret < 0)
  1574. isp_unregister_entities(isp);
  1575. return ret;
  1576. }
  1577. static void isp_cleanup_modules(struct isp_device *isp)
  1578. {
  1579. omap3isp_h3a_aewb_cleanup(isp);
  1580. omap3isp_h3a_af_cleanup(isp);
  1581. omap3isp_hist_cleanup(isp);
  1582. omap3isp_resizer_cleanup(isp);
  1583. omap3isp_preview_cleanup(isp);
  1584. omap3isp_ccdc_cleanup(isp);
  1585. omap3isp_ccp2_cleanup(isp);
  1586. omap3isp_csi2_cleanup(isp);
  1587. }
  1588. static int isp_initialize_modules(struct isp_device *isp)
  1589. {
  1590. int ret;
  1591. ret = omap3isp_csiphy_init(isp);
  1592. if (ret < 0) {
  1593. dev_err(isp->dev, "CSI PHY initialization failed\n");
  1594. goto error_csiphy;
  1595. }
  1596. ret = omap3isp_csi2_init(isp);
  1597. if (ret < 0) {
  1598. dev_err(isp->dev, "CSI2 initialization failed\n");
  1599. goto error_csi2;
  1600. }
  1601. ret = omap3isp_ccp2_init(isp);
  1602. if (ret < 0) {
  1603. dev_err(isp->dev, "CCP2 initialization failed\n");
  1604. goto error_ccp2;
  1605. }
  1606. ret = omap3isp_ccdc_init(isp);
  1607. if (ret < 0) {
  1608. dev_err(isp->dev, "CCDC initialization failed\n");
  1609. goto error_ccdc;
  1610. }
  1611. ret = omap3isp_preview_init(isp);
  1612. if (ret < 0) {
  1613. dev_err(isp->dev, "Preview initialization failed\n");
  1614. goto error_preview;
  1615. }
  1616. ret = omap3isp_resizer_init(isp);
  1617. if (ret < 0) {
  1618. dev_err(isp->dev, "Resizer initialization failed\n");
  1619. goto error_resizer;
  1620. }
  1621. ret = omap3isp_hist_init(isp);
  1622. if (ret < 0) {
  1623. dev_err(isp->dev, "Histogram initialization failed\n");
  1624. goto error_hist;
  1625. }
  1626. ret = omap3isp_h3a_aewb_init(isp);
  1627. if (ret < 0) {
  1628. dev_err(isp->dev, "H3A AEWB initialization failed\n");
  1629. goto error_h3a_aewb;
  1630. }
  1631. ret = omap3isp_h3a_af_init(isp);
  1632. if (ret < 0) {
  1633. dev_err(isp->dev, "H3A AF initialization failed\n");
  1634. goto error_h3a_af;
  1635. }
  1636. /* Connect the submodules. */
  1637. ret = media_entity_create_link(
  1638. &isp->isp_csi2a.subdev.entity, CSI2_PAD_SOURCE,
  1639. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SINK, 0);
  1640. if (ret < 0)
  1641. goto error_link;
  1642. ret = media_entity_create_link(
  1643. &isp->isp_ccp2.subdev.entity, CCP2_PAD_SOURCE,
  1644. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SINK, 0);
  1645. if (ret < 0)
  1646. goto error_link;
  1647. ret = media_entity_create_link(
  1648. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
  1649. &isp->isp_prev.subdev.entity, PREV_PAD_SINK, 0);
  1650. if (ret < 0)
  1651. goto error_link;
  1652. ret = media_entity_create_link(
  1653. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_OF,
  1654. &isp->isp_res.subdev.entity, RESZ_PAD_SINK, 0);
  1655. if (ret < 0)
  1656. goto error_link;
  1657. ret = media_entity_create_link(
  1658. &isp->isp_prev.subdev.entity, PREV_PAD_SOURCE,
  1659. &isp->isp_res.subdev.entity, RESZ_PAD_SINK, 0);
  1660. if (ret < 0)
  1661. goto error_link;
  1662. ret = media_entity_create_link(
  1663. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
  1664. &isp->isp_aewb.subdev.entity, 0,
  1665. MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
  1666. if (ret < 0)
  1667. goto error_link;
  1668. ret = media_entity_create_link(
  1669. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
  1670. &isp->isp_af.subdev.entity, 0,
  1671. MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
  1672. if (ret < 0)
  1673. goto error_link;
  1674. ret = media_entity_create_link(
  1675. &isp->isp_ccdc.subdev.entity, CCDC_PAD_SOURCE_VP,
  1676. &isp->isp_hist.subdev.entity, 0,
  1677. MEDIA_LNK_FL_ENABLED | MEDIA_LNK_FL_IMMUTABLE);
  1678. if (ret < 0)
  1679. goto error_link;
  1680. return 0;
  1681. error_link:
  1682. omap3isp_h3a_af_cleanup(isp);
  1683. error_h3a_af:
  1684. omap3isp_h3a_aewb_cleanup(isp);
  1685. error_h3a_aewb:
  1686. omap3isp_hist_cleanup(isp);
  1687. error_hist:
  1688. omap3isp_resizer_cleanup(isp);
  1689. error_resizer:
  1690. omap3isp_preview_cleanup(isp);
  1691. error_preview:
  1692. omap3isp_ccdc_cleanup(isp);
  1693. error_ccdc:
  1694. omap3isp_ccp2_cleanup(isp);
  1695. error_ccp2:
  1696. omap3isp_csi2_cleanup(isp);
  1697. error_csi2:
  1698. error_csiphy:
  1699. return ret;
  1700. }
  1701. /*
  1702. * isp_remove - Remove ISP platform device
  1703. * @pdev: Pointer to ISP platform device
  1704. *
  1705. * Always returns 0.
  1706. */
  1707. static int __devexit isp_remove(struct platform_device *pdev)
  1708. {
  1709. struct isp_device *isp = platform_get_drvdata(pdev);
  1710. int i;
  1711. isp_unregister_entities(isp);
  1712. isp_cleanup_modules(isp);
  1713. __omap3isp_get(isp, false);
  1714. iommu_detach_device(isp->domain, &pdev->dev);
  1715. iommu_domain_free(isp->domain);
  1716. isp->domain = NULL;
  1717. omap3isp_put(isp);
  1718. free_irq(isp->irq_num, isp);
  1719. isp_put_clocks(isp);
  1720. for (i = 0; i < OMAP3_ISP_IOMEM_LAST; i++) {
  1721. if (isp->mmio_base[i]) {
  1722. iounmap(isp->mmio_base[i]);
  1723. isp->mmio_base[i] = NULL;
  1724. }
  1725. if (isp->mmio_base_phys[i]) {
  1726. release_mem_region(isp->mmio_base_phys[i],
  1727. isp->mmio_size[i]);
  1728. isp->mmio_base_phys[i] = 0;
  1729. }
  1730. }
  1731. regulator_put(isp->isp_csiphy1.vdd);
  1732. regulator_put(isp->isp_csiphy2.vdd);
  1733. kfree(isp);
  1734. return 0;
  1735. }
  1736. static int isp_map_mem_resource(struct platform_device *pdev,
  1737. struct isp_device *isp,
  1738. enum isp_mem_resources res)
  1739. {
  1740. struct resource *mem;
  1741. /* request the mem region for the camera registers */
  1742. mem = platform_get_resource(pdev, IORESOURCE_MEM, res);
  1743. if (!mem) {
  1744. dev_err(isp->dev, "no mem resource?\n");
  1745. return -ENODEV;
  1746. }
  1747. if (!request_mem_region(mem->start, resource_size(mem), pdev->name)) {
  1748. dev_err(isp->dev,
  1749. "cannot reserve camera register I/O region\n");
  1750. return -ENODEV;
  1751. }
  1752. isp->mmio_base_phys[res] = mem->start;
  1753. isp->mmio_size[res] = resource_size(mem);
  1754. /* map the region */
  1755. isp->mmio_base[res] = ioremap_nocache(isp->mmio_base_phys[res],
  1756. isp->mmio_size[res]);
  1757. if (!isp->mmio_base[res]) {
  1758. dev_err(isp->dev, "cannot map camera register I/O region\n");
  1759. return -ENODEV;
  1760. }
  1761. return 0;
  1762. }
  1763. /*
  1764. * isp_probe - Probe ISP platform device
  1765. * @pdev: Pointer to ISP platform device
  1766. *
  1767. * Returns 0 if successful,
  1768. * -ENOMEM if no memory available,
  1769. * -ENODEV if no platform device resources found
  1770. * or no space for remapping registers,
  1771. * -EINVAL if couldn't install ISR,
  1772. * or clk_get return error value.
  1773. */
  1774. static int __devinit isp_probe(struct platform_device *pdev)
  1775. {
  1776. struct isp_platform_data *pdata = pdev->dev.platform_data;
  1777. struct isp_device *isp;
  1778. int ret;
  1779. int i, m;
  1780. if (pdata == NULL)
  1781. return -EINVAL;
  1782. isp = kzalloc(sizeof(*isp), GFP_KERNEL);
  1783. if (!isp) {
  1784. dev_err(&pdev->dev, "could not allocate memory\n");
  1785. return -ENOMEM;
  1786. }
  1787. isp->autoidle = autoidle;
  1788. isp->platform_cb.set_xclk = isp_set_xclk;
  1789. mutex_init(&isp->isp_mutex);
  1790. spin_lock_init(&isp->stat_lock);
  1791. isp->dev = &pdev->dev;
  1792. isp->pdata = pdata;
  1793. isp->ref_count = 0;
  1794. isp->raw_dmamask = DMA_BIT_MASK(32);
  1795. isp->dev->dma_mask = &isp->raw_dmamask;
  1796. isp->dev->coherent_dma_mask = DMA_BIT_MASK(32);
  1797. platform_set_drvdata(pdev, isp);
  1798. /* Regulators */
  1799. isp->isp_csiphy1.vdd = regulator_get(&pdev->dev, "VDD_CSIPHY1");
  1800. isp->isp_csiphy2.vdd = regulator_get(&pdev->dev, "VDD_CSIPHY2");
  1801. /* Clocks
  1802. *
  1803. * The ISP clock tree is revision-dependent. We thus need to enable ICLK
  1804. * manually to read the revision before calling __omap3isp_get().
  1805. */
  1806. ret = isp_map_mem_resource(pdev, isp, OMAP3_ISP_IOMEM_MAIN);
  1807. if (ret < 0)
  1808. goto error;
  1809. ret = isp_get_clocks(isp);
  1810. if (ret < 0)
  1811. goto error;
  1812. ret = clk_enable(isp->clock[ISP_CLK_CAM_ICK]);
  1813. if (ret < 0)
  1814. goto error;
  1815. isp->revision = isp_reg_readl(isp, OMAP3_ISP_IOMEM_MAIN, ISP_REVISION);
  1816. dev_info(isp->dev, "Revision %d.%d found\n",
  1817. (isp->revision & 0xf0) >> 4, isp->revision & 0x0f);
  1818. clk_disable(isp->clock[ISP_CLK_CAM_ICK]);
  1819. if (__omap3isp_get(isp, false) == NULL) {
  1820. ret = -ENODEV;
  1821. goto error;
  1822. }
  1823. ret = isp_reset(isp);
  1824. if (ret < 0)
  1825. goto error_isp;
  1826. /* Memory resources */
  1827. for (m = 0; m < ARRAY_SIZE(isp_res_maps); m++)
  1828. if (isp->revision == isp_res_maps[m].isp_rev)
  1829. break;
  1830. if (m == ARRAY_SIZE(isp_res_maps)) {
  1831. dev_err(isp->dev, "No resource map found for ISP rev %d.%d\n",
  1832. (isp->revision & 0xf0) >> 4, isp->revision & 0xf);
  1833. ret = -ENODEV;
  1834. goto error_isp;
  1835. }
  1836. for (i = 1; i < OMAP3_ISP_IOMEM_LAST; i++) {
  1837. if (isp_res_maps[m].map & 1 << i) {
  1838. ret = isp_map_mem_resource(pdev, isp, i);
  1839. if (ret)
  1840. goto error_isp;
  1841. }
  1842. }
  1843. isp->domain = iommu_domain_alloc(pdev->dev.bus);
  1844. if (!isp->domain) {
  1845. dev_err(isp->dev, "can't alloc iommu domain\n");
  1846. ret = -ENOMEM;
  1847. goto error_isp;
  1848. }
  1849. ret = iommu_attach_device(isp->domain, &pdev->dev);
  1850. if (ret) {
  1851. dev_err(&pdev->dev, "can't attach iommu device: %d\n", ret);
  1852. goto free_domain;
  1853. }
  1854. /* Interrupt */
  1855. isp->irq_num = platform_get_irq(pdev, 0);
  1856. if (isp->irq_num <= 0) {
  1857. dev_err(isp->dev, "No IRQ resource\n");
  1858. ret = -ENODEV;
  1859. goto detach_dev;
  1860. }
  1861. if (request_irq(isp->irq_num, isp_isr, IRQF_SHARED, "OMAP3 ISP", isp)) {
  1862. dev_err(isp->dev, "Unable to request IRQ\n");
  1863. ret = -EINVAL;
  1864. goto detach_dev;
  1865. }
  1866. /* Entities */
  1867. ret = isp_initialize_modules(isp);
  1868. if (ret < 0)
  1869. goto error_irq;
  1870. ret = isp_register_entities(isp);
  1871. if (ret < 0)
  1872. goto error_modules;
  1873. isp_core_init(isp, 1);
  1874. omap3isp_put(isp);
  1875. return 0;
  1876. error_modules:
  1877. isp_cleanup_modules(isp);
  1878. error_irq:
  1879. free_irq(isp->irq_num, isp);
  1880. detach_dev:
  1881. iommu_detach_device(isp->domain, &pdev->dev);
  1882. free_domain:
  1883. iommu_domain_free(isp->domain);
  1884. error_isp:
  1885. omap3isp_put(isp);
  1886. error:
  1887. isp_put_clocks(isp);
  1888. for (i = 0; i < OMAP3_ISP_IOMEM_LAST; i++) {
  1889. if (isp->mmio_base[i]) {
  1890. iounmap(isp->mmio_base[i]);
  1891. isp->mmio_base[i] = NULL;
  1892. }
  1893. if (isp->mmio_base_phys[i]) {
  1894. release_mem_region(isp->mmio_base_phys[i],
  1895. isp->mmio_size[i]);
  1896. isp->mmio_base_phys[i] = 0;
  1897. }
  1898. }
  1899. regulator_put(isp->isp_csiphy2.vdd);
  1900. regulator_put(isp->isp_csiphy1.vdd);
  1901. platform_set_drvdata(pdev, NULL);
  1902. mutex_destroy(&isp->isp_mutex);
  1903. kfree(isp);
  1904. return ret;
  1905. }
  1906. static const struct dev_pm_ops omap3isp_pm_ops = {
  1907. .prepare = isp_pm_prepare,
  1908. .suspend = isp_pm_suspend,
  1909. .resume = isp_pm_resume,
  1910. .complete = isp_pm_complete,
  1911. };
  1912. static struct platform_device_id omap3isp_id_table[] = {
  1913. { "omap3isp", 0 },
  1914. { },
  1915. };
  1916. MODULE_DEVICE_TABLE(platform, omap3isp_id_table);
  1917. static struct platform_driver omap3isp_driver = {
  1918. .probe = isp_probe,
  1919. .remove = __devexit_p(isp_remove),
  1920. .id_table = omap3isp_id_table,
  1921. .driver = {
  1922. .owner = THIS_MODULE,
  1923. .name = "omap3isp",
  1924. .pm = &omap3isp_pm_ops,
  1925. },
  1926. };
  1927. module_platform_driver(omap3isp_driver);
  1928. MODULE_AUTHOR("Nokia Corporation");
  1929. MODULE_DESCRIPTION("TI OMAP3 ISP driver");
  1930. MODULE_LICENSE("GPL");
  1931. MODULE_VERSION(ISP_VIDEO_DRIVER_VERSION);