omap-serial.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/gpio.h>
  41. #include <linux/pinctrl/consumer.h>
  42. #include <plat/omap-serial.h>
  43. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  44. #define OMAP_UART_REV_42 0x0402
  45. #define OMAP_UART_REV_46 0x0406
  46. #define OMAP_UART_REV_52 0x0502
  47. #define OMAP_UART_REV_63 0x0603
  48. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  49. /* SCR register bitmasks */
  50. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  51. /* FCR register bitmasks */
  52. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  53. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  54. /* MVR register bitmasks */
  55. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  56. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  57. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  58. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  59. #define OMAP_UART_MVR_MAJ_MASK 0x700
  60. #define OMAP_UART_MVR_MAJ_SHIFT 8
  61. #define OMAP_UART_MVR_MIN_MASK 0x3f
  62. struct uart_omap_port {
  63. struct uart_port port;
  64. struct uart_omap_dma uart_dma;
  65. struct device *dev;
  66. unsigned char ier;
  67. unsigned char lcr;
  68. unsigned char mcr;
  69. unsigned char fcr;
  70. unsigned char efr;
  71. unsigned char dll;
  72. unsigned char dlh;
  73. unsigned char mdr1;
  74. unsigned char scr;
  75. int use_dma;
  76. /*
  77. * Some bits in registers are cleared on a read, so they must
  78. * be saved whenever the register is read but the bits will not
  79. * be immediately processed.
  80. */
  81. unsigned int lsr_break_flag;
  82. unsigned char msr_saved_flags;
  83. char name[20];
  84. unsigned long port_activity;
  85. u32 context_loss_cnt;
  86. u32 errata;
  87. u8 wakeups_enabled;
  88. unsigned int irq_pending:1;
  89. int DTR_gpio;
  90. int DTR_inverted;
  91. int DTR_active;
  92. struct pm_qos_request pm_qos_request;
  93. u32 latency;
  94. u32 calc_latency;
  95. struct work_struct qos_work;
  96. struct pinctrl *pins;
  97. };
  98. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  99. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  100. /* Forward declaration of functions */
  101. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  102. static struct workqueue_struct *serial_omap_uart_wq;
  103. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  104. {
  105. offset <<= up->port.regshift;
  106. return readw(up->port.membase + offset);
  107. }
  108. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  109. {
  110. offset <<= up->port.regshift;
  111. writew(value, up->port.membase + offset);
  112. }
  113. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  114. {
  115. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  116. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  117. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  118. serial_out(up, UART_FCR, 0);
  119. }
  120. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  121. {
  122. struct omap_uart_port_info *pdata = up->dev->platform_data;
  123. if (!pdata || !pdata->get_context_loss_count)
  124. return 0;
  125. return pdata->get_context_loss_count(up->dev);
  126. }
  127. static void serial_omap_set_forceidle(struct uart_omap_port *up)
  128. {
  129. struct omap_uart_port_info *pdata = up->dev->platform_data;
  130. if (!pdata || !pdata->set_forceidle)
  131. return;
  132. pdata->set_forceidle(up->dev);
  133. }
  134. static void serial_omap_set_noidle(struct uart_omap_port *up)
  135. {
  136. struct omap_uart_port_info *pdata = up->dev->platform_data;
  137. if (!pdata || !pdata->set_noidle)
  138. return;
  139. pdata->set_noidle(up->dev);
  140. }
  141. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  142. {
  143. struct omap_uart_port_info *pdata = up->dev->platform_data;
  144. if (!pdata || !pdata->enable_wakeup)
  145. return;
  146. pdata->enable_wakeup(up->dev, enable);
  147. }
  148. /*
  149. * serial_omap_get_divisor - calculate divisor value
  150. * @port: uart port info
  151. * @baud: baudrate for which divisor needs to be calculated.
  152. *
  153. * We have written our own function to get the divisor so as to support
  154. * 13x mode. 3Mbps Baudrate as an different divisor.
  155. * Reference OMAP TRM Chapter 17:
  156. * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
  157. * referring to oversampling - divisor value
  158. * baudrate 460,800 to 3,686,400 all have divisor 13
  159. * except 3,000,000 which has divisor value 16
  160. */
  161. static unsigned int
  162. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  163. {
  164. unsigned int divisor;
  165. if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
  166. divisor = 13;
  167. else
  168. divisor = 16;
  169. return port->uartclk/(baud * divisor);
  170. }
  171. static void serial_omap_enable_ms(struct uart_port *port)
  172. {
  173. struct uart_omap_port *up = to_uart_omap_port(port);
  174. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  175. pm_runtime_get_sync(up->dev);
  176. up->ier |= UART_IER_MSI;
  177. serial_out(up, UART_IER, up->ier);
  178. pm_runtime_mark_last_busy(up->dev);
  179. pm_runtime_put_autosuspend(up->dev);
  180. }
  181. static void serial_omap_stop_tx(struct uart_port *port)
  182. {
  183. struct uart_omap_port *up = to_uart_omap_port(port);
  184. pm_runtime_get_sync(up->dev);
  185. if (up->ier & UART_IER_THRI) {
  186. up->ier &= ~UART_IER_THRI;
  187. serial_out(up, UART_IER, up->ier);
  188. }
  189. serial_omap_set_forceidle(up);
  190. pm_runtime_mark_last_busy(up->dev);
  191. pm_runtime_put_autosuspend(up->dev);
  192. }
  193. static void serial_omap_stop_rx(struct uart_port *port)
  194. {
  195. struct uart_omap_port *up = to_uart_omap_port(port);
  196. pm_runtime_get_sync(up->dev);
  197. up->ier &= ~UART_IER_RLSI;
  198. up->port.read_status_mask &= ~UART_LSR_DR;
  199. serial_out(up, UART_IER, up->ier);
  200. pm_runtime_mark_last_busy(up->dev);
  201. pm_runtime_put_autosuspend(up->dev);
  202. }
  203. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  204. {
  205. struct circ_buf *xmit = &up->port.state->xmit;
  206. int count;
  207. if (!(lsr & UART_LSR_THRE))
  208. return;
  209. if (up->port.x_char) {
  210. serial_out(up, UART_TX, up->port.x_char);
  211. up->port.icount.tx++;
  212. up->port.x_char = 0;
  213. return;
  214. }
  215. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  216. serial_omap_stop_tx(&up->port);
  217. return;
  218. }
  219. count = up->port.fifosize / 4;
  220. do {
  221. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  222. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  223. up->port.icount.tx++;
  224. if (uart_circ_empty(xmit))
  225. break;
  226. } while (--count > 0);
  227. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  228. spin_unlock(&up->port.lock);
  229. uart_write_wakeup(&up->port);
  230. spin_lock(&up->port.lock);
  231. }
  232. if (uart_circ_empty(xmit))
  233. serial_omap_stop_tx(&up->port);
  234. }
  235. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  236. {
  237. if (!(up->ier & UART_IER_THRI)) {
  238. up->ier |= UART_IER_THRI;
  239. serial_out(up, UART_IER, up->ier);
  240. }
  241. }
  242. static void serial_omap_start_tx(struct uart_port *port)
  243. {
  244. struct uart_omap_port *up = to_uart_omap_port(port);
  245. pm_runtime_get_sync(up->dev);
  246. serial_omap_enable_ier_thri(up);
  247. serial_omap_set_noidle(up);
  248. pm_runtime_mark_last_busy(up->dev);
  249. pm_runtime_put_autosuspend(up->dev);
  250. }
  251. static unsigned int check_modem_status(struct uart_omap_port *up)
  252. {
  253. unsigned int status;
  254. status = serial_in(up, UART_MSR);
  255. status |= up->msr_saved_flags;
  256. up->msr_saved_flags = 0;
  257. if ((status & UART_MSR_ANY_DELTA) == 0)
  258. return status;
  259. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  260. up->port.state != NULL) {
  261. if (status & UART_MSR_TERI)
  262. up->port.icount.rng++;
  263. if (status & UART_MSR_DDSR)
  264. up->port.icount.dsr++;
  265. if (status & UART_MSR_DDCD)
  266. uart_handle_dcd_change
  267. (&up->port, status & UART_MSR_DCD);
  268. if (status & UART_MSR_DCTS)
  269. uart_handle_cts_change
  270. (&up->port, status & UART_MSR_CTS);
  271. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  272. }
  273. return status;
  274. }
  275. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  276. {
  277. unsigned int flag;
  278. unsigned char ch = 0;
  279. if (likely(lsr & UART_LSR_DR))
  280. ch = serial_in(up, UART_RX);
  281. up->port.icount.rx++;
  282. flag = TTY_NORMAL;
  283. if (lsr & UART_LSR_BI) {
  284. flag = TTY_BREAK;
  285. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  286. up->port.icount.brk++;
  287. /*
  288. * We do the SysRQ and SAK checking
  289. * here because otherwise the break
  290. * may get masked by ignore_status_mask
  291. * or read_status_mask.
  292. */
  293. if (uart_handle_break(&up->port))
  294. return;
  295. }
  296. if (lsr & UART_LSR_PE) {
  297. flag = TTY_PARITY;
  298. up->port.icount.parity++;
  299. }
  300. if (lsr & UART_LSR_FE) {
  301. flag = TTY_FRAME;
  302. up->port.icount.frame++;
  303. }
  304. if (lsr & UART_LSR_OE)
  305. up->port.icount.overrun++;
  306. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  307. if (up->port.line == up->port.cons->index) {
  308. /* Recover the break flag from console xmit */
  309. lsr |= up->lsr_break_flag;
  310. }
  311. #endif
  312. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  313. }
  314. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  315. {
  316. unsigned char ch = 0;
  317. unsigned int flag;
  318. if (!(lsr & UART_LSR_DR))
  319. return;
  320. ch = serial_in(up, UART_RX);
  321. flag = TTY_NORMAL;
  322. up->port.icount.rx++;
  323. if (uart_handle_sysrq_char(&up->port, ch))
  324. return;
  325. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  326. }
  327. /**
  328. * serial_omap_irq() - This handles the interrupt from one port
  329. * @irq: uart port irq number
  330. * @dev_id: uart port info
  331. */
  332. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  333. {
  334. struct uart_omap_port *up = dev_id;
  335. struct tty_struct *tty = up->port.state->port.tty;
  336. unsigned int iir, lsr;
  337. unsigned int type;
  338. irqreturn_t ret = IRQ_NONE;
  339. int max_count = 256;
  340. spin_lock(&up->port.lock);
  341. pm_runtime_get_sync(up->dev);
  342. do {
  343. iir = serial_in(up, UART_IIR);
  344. if (iir & UART_IIR_NO_INT)
  345. break;
  346. ret = IRQ_HANDLED;
  347. lsr = serial_in(up, UART_LSR);
  348. /* extract IRQ type from IIR register */
  349. type = iir & 0x3e;
  350. switch (type) {
  351. case UART_IIR_MSI:
  352. check_modem_status(up);
  353. break;
  354. case UART_IIR_THRI:
  355. transmit_chars(up, lsr);
  356. break;
  357. case UART_IIR_RX_TIMEOUT:
  358. /* FALLTHROUGH */
  359. case UART_IIR_RDI:
  360. serial_omap_rdi(up, lsr);
  361. break;
  362. case UART_IIR_RLSI:
  363. serial_omap_rlsi(up, lsr);
  364. break;
  365. case UART_IIR_CTS_RTS_DSR:
  366. /* simply try again */
  367. break;
  368. case UART_IIR_XOFF:
  369. /* FALLTHROUGH */
  370. default:
  371. break;
  372. }
  373. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  374. spin_unlock(&up->port.lock);
  375. tty_flip_buffer_push(tty);
  376. pm_runtime_mark_last_busy(up->dev);
  377. pm_runtime_put_autosuspend(up->dev);
  378. up->port_activity = jiffies;
  379. return ret;
  380. }
  381. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  382. {
  383. struct uart_omap_port *up = to_uart_omap_port(port);
  384. unsigned long flags = 0;
  385. unsigned int ret = 0;
  386. pm_runtime_get_sync(up->dev);
  387. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  388. spin_lock_irqsave(&up->port.lock, flags);
  389. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  390. spin_unlock_irqrestore(&up->port.lock, flags);
  391. pm_runtime_mark_last_busy(up->dev);
  392. pm_runtime_put_autosuspend(up->dev);
  393. return ret;
  394. }
  395. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  396. {
  397. struct uart_omap_port *up = to_uart_omap_port(port);
  398. unsigned int status;
  399. unsigned int ret = 0;
  400. pm_runtime_get_sync(up->dev);
  401. status = check_modem_status(up);
  402. pm_runtime_mark_last_busy(up->dev);
  403. pm_runtime_put_autosuspend(up->dev);
  404. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  405. if (status & UART_MSR_DCD)
  406. ret |= TIOCM_CAR;
  407. if (status & UART_MSR_RI)
  408. ret |= TIOCM_RNG;
  409. if (status & UART_MSR_DSR)
  410. ret |= TIOCM_DSR;
  411. if (status & UART_MSR_CTS)
  412. ret |= TIOCM_CTS;
  413. return ret;
  414. }
  415. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  416. {
  417. struct uart_omap_port *up = to_uart_omap_port(port);
  418. unsigned char mcr = 0;
  419. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  420. if (mctrl & TIOCM_RTS)
  421. mcr |= UART_MCR_RTS;
  422. if (mctrl & TIOCM_DTR)
  423. mcr |= UART_MCR_DTR;
  424. if (mctrl & TIOCM_OUT1)
  425. mcr |= UART_MCR_OUT1;
  426. if (mctrl & TIOCM_OUT2)
  427. mcr |= UART_MCR_OUT2;
  428. if (mctrl & TIOCM_LOOP)
  429. mcr |= UART_MCR_LOOP;
  430. pm_runtime_get_sync(up->dev);
  431. up->mcr = serial_in(up, UART_MCR);
  432. up->mcr |= mcr;
  433. serial_out(up, UART_MCR, up->mcr);
  434. pm_runtime_mark_last_busy(up->dev);
  435. pm_runtime_put_autosuspend(up->dev);
  436. if (gpio_is_valid(up->DTR_gpio) &&
  437. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  438. up->DTR_active = !up->DTR_active;
  439. if (gpio_cansleep(up->DTR_gpio))
  440. schedule_work(&up->qos_work);
  441. else
  442. gpio_set_value(up->DTR_gpio,
  443. up->DTR_active != up->DTR_inverted);
  444. }
  445. }
  446. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  447. {
  448. struct uart_omap_port *up = to_uart_omap_port(port);
  449. unsigned long flags = 0;
  450. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  451. pm_runtime_get_sync(up->dev);
  452. spin_lock_irqsave(&up->port.lock, flags);
  453. if (break_state == -1)
  454. up->lcr |= UART_LCR_SBC;
  455. else
  456. up->lcr &= ~UART_LCR_SBC;
  457. serial_out(up, UART_LCR, up->lcr);
  458. spin_unlock_irqrestore(&up->port.lock, flags);
  459. pm_runtime_mark_last_busy(up->dev);
  460. pm_runtime_put_autosuspend(up->dev);
  461. }
  462. static int serial_omap_startup(struct uart_port *port)
  463. {
  464. struct uart_omap_port *up = to_uart_omap_port(port);
  465. unsigned long flags = 0;
  466. int retval;
  467. /*
  468. * Allocate the IRQ
  469. */
  470. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  471. up->name, up);
  472. if (retval)
  473. return retval;
  474. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  475. pm_runtime_get_sync(up->dev);
  476. /*
  477. * Clear the FIFO buffers and disable them.
  478. * (they will be reenabled in set_termios())
  479. */
  480. serial_omap_clear_fifos(up);
  481. /* For Hardware flow control */
  482. serial_out(up, UART_MCR, UART_MCR_RTS);
  483. /*
  484. * Clear the interrupt registers.
  485. */
  486. (void) serial_in(up, UART_LSR);
  487. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  488. (void) serial_in(up, UART_RX);
  489. (void) serial_in(up, UART_IIR);
  490. (void) serial_in(up, UART_MSR);
  491. /*
  492. * Now, initialize the UART
  493. */
  494. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  495. spin_lock_irqsave(&up->port.lock, flags);
  496. /*
  497. * Most PC uarts need OUT2 raised to enable interrupts.
  498. */
  499. up->port.mctrl |= TIOCM_OUT2;
  500. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  501. spin_unlock_irqrestore(&up->port.lock, flags);
  502. up->msr_saved_flags = 0;
  503. /*
  504. * Finally, enable interrupts. Note: Modem status interrupts
  505. * are set via set_termios(), which will be occurring imminently
  506. * anyway, so we don't enable them here.
  507. */
  508. up->ier = UART_IER_RLSI | UART_IER_RDI;
  509. serial_out(up, UART_IER, up->ier);
  510. /* Enable module level wake up */
  511. serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
  512. pm_runtime_mark_last_busy(up->dev);
  513. pm_runtime_put_autosuspend(up->dev);
  514. up->port_activity = jiffies;
  515. return 0;
  516. }
  517. static void serial_omap_shutdown(struct uart_port *port)
  518. {
  519. struct uart_omap_port *up = to_uart_omap_port(port);
  520. unsigned long flags = 0;
  521. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  522. pm_runtime_get_sync(up->dev);
  523. /*
  524. * Disable interrupts from this port
  525. */
  526. up->ier = 0;
  527. serial_out(up, UART_IER, 0);
  528. spin_lock_irqsave(&up->port.lock, flags);
  529. up->port.mctrl &= ~TIOCM_OUT2;
  530. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  531. spin_unlock_irqrestore(&up->port.lock, flags);
  532. /*
  533. * Disable break condition and FIFOs
  534. */
  535. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  536. serial_omap_clear_fifos(up);
  537. /*
  538. * Read data port to reset things, and then free the irq
  539. */
  540. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  541. (void) serial_in(up, UART_RX);
  542. pm_runtime_mark_last_busy(up->dev);
  543. pm_runtime_put_autosuspend(up->dev);
  544. free_irq(up->port.irq, up);
  545. }
  546. static inline void
  547. serial_omap_configure_xonxoff
  548. (struct uart_omap_port *up, struct ktermios *termios)
  549. {
  550. up->lcr = serial_in(up, UART_LCR);
  551. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  552. up->efr = serial_in(up, UART_EFR);
  553. serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
  554. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  555. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  556. /* clear SW control mode bits */
  557. up->efr &= OMAP_UART_SW_CLR;
  558. /*
  559. * IXON Flag:
  560. * Enable XON/XOFF flow control on output.
  561. * Transmit XON1, XOFF1
  562. */
  563. if (termios->c_iflag & IXON)
  564. up->efr |= OMAP_UART_SW_TX;
  565. /*
  566. * IXOFF Flag:
  567. * Enable XON/XOFF flow control on input.
  568. * Receiver compares XON1, XOFF1.
  569. */
  570. if (termios->c_iflag & IXOFF)
  571. up->efr |= OMAP_UART_SW_RX;
  572. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  573. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  574. up->mcr = serial_in(up, UART_MCR);
  575. /*
  576. * IXANY Flag:
  577. * Enable any character to restart output.
  578. * Operation resumes after receiving any
  579. * character after recognition of the XOFF character
  580. */
  581. if (termios->c_iflag & IXANY)
  582. up->mcr |= UART_MCR_XONANY;
  583. else
  584. up->mcr &= ~UART_MCR_XONANY;
  585. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  586. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  587. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  588. serial_out(up, UART_EFR, up->efr);
  589. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  590. serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
  591. serial_out(up, UART_LCR, up->lcr);
  592. }
  593. static void serial_omap_uart_qos_work(struct work_struct *work)
  594. {
  595. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  596. qos_work);
  597. pm_qos_update_request(&up->pm_qos_request, up->latency);
  598. if (gpio_is_valid(up->DTR_gpio))
  599. gpio_set_value_cansleep(up->DTR_gpio,
  600. up->DTR_active != up->DTR_inverted);
  601. }
  602. static void
  603. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  604. struct ktermios *old)
  605. {
  606. struct uart_omap_port *up = to_uart_omap_port(port);
  607. unsigned char cval = 0;
  608. unsigned char efr = 0;
  609. unsigned long flags = 0;
  610. unsigned int baud, quot;
  611. switch (termios->c_cflag & CSIZE) {
  612. case CS5:
  613. cval = UART_LCR_WLEN5;
  614. break;
  615. case CS6:
  616. cval = UART_LCR_WLEN6;
  617. break;
  618. case CS7:
  619. cval = UART_LCR_WLEN7;
  620. break;
  621. default:
  622. case CS8:
  623. cval = UART_LCR_WLEN8;
  624. break;
  625. }
  626. if (termios->c_cflag & CSTOPB)
  627. cval |= UART_LCR_STOP;
  628. if (termios->c_cflag & PARENB)
  629. cval |= UART_LCR_PARITY;
  630. if (!(termios->c_cflag & PARODD))
  631. cval |= UART_LCR_EPAR;
  632. /*
  633. * Ask the core to calculate the divisor for us.
  634. */
  635. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  636. quot = serial_omap_get_divisor(port, baud);
  637. /* calculate wakeup latency constraint */
  638. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  639. up->latency = up->calc_latency;
  640. schedule_work(&up->qos_work);
  641. up->dll = quot & 0xff;
  642. up->dlh = quot >> 8;
  643. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  644. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  645. UART_FCR_ENABLE_FIFO;
  646. /*
  647. * Ok, we're now changing the port state. Do it with
  648. * interrupts disabled.
  649. */
  650. pm_runtime_get_sync(up->dev);
  651. spin_lock_irqsave(&up->port.lock, flags);
  652. /*
  653. * Update the per-port timeout.
  654. */
  655. uart_update_timeout(port, termios->c_cflag, baud);
  656. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  657. if (termios->c_iflag & INPCK)
  658. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  659. if (termios->c_iflag & (BRKINT | PARMRK))
  660. up->port.read_status_mask |= UART_LSR_BI;
  661. /*
  662. * Characters to ignore
  663. */
  664. up->port.ignore_status_mask = 0;
  665. if (termios->c_iflag & IGNPAR)
  666. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  667. if (termios->c_iflag & IGNBRK) {
  668. up->port.ignore_status_mask |= UART_LSR_BI;
  669. /*
  670. * If we're ignoring parity and break indicators,
  671. * ignore overruns too (for real raw support).
  672. */
  673. if (termios->c_iflag & IGNPAR)
  674. up->port.ignore_status_mask |= UART_LSR_OE;
  675. }
  676. /*
  677. * ignore all characters if CREAD is not set
  678. */
  679. if ((termios->c_cflag & CREAD) == 0)
  680. up->port.ignore_status_mask |= UART_LSR_DR;
  681. /*
  682. * Modem status interrupts
  683. */
  684. up->ier &= ~UART_IER_MSI;
  685. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  686. up->ier |= UART_IER_MSI;
  687. serial_out(up, UART_IER, up->ier);
  688. serial_out(up, UART_LCR, cval); /* reset DLAB */
  689. up->lcr = cval;
  690. up->scr = OMAP_UART_SCR_TX_EMPTY;
  691. /* FIFOs and DMA Settings */
  692. /* FCR can be changed only when the
  693. * baud clock is not running
  694. * DLL_REG and DLH_REG set to 0.
  695. */
  696. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  697. serial_out(up, UART_DLL, 0);
  698. serial_out(up, UART_DLM, 0);
  699. serial_out(up, UART_LCR, 0);
  700. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  701. up->efr = serial_in(up, UART_EFR);
  702. up->efr &= ~UART_EFR_SCD;
  703. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  704. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  705. up->mcr = serial_in(up, UART_MCR);
  706. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  707. /* FIFO ENABLE, DMA MODE */
  708. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  709. /* Set receive FIFO threshold to 16 characters and
  710. * transmit FIFO threshold to 16 spaces
  711. */
  712. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  713. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  714. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  715. UART_FCR_ENABLE_FIFO;
  716. serial_out(up, UART_FCR, up->fcr);
  717. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  718. serial_out(up, UART_OMAP_SCR, up->scr);
  719. serial_out(up, UART_EFR, up->efr);
  720. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  721. serial_out(up, UART_MCR, up->mcr);
  722. /* Protocol, Baud Rate, and Interrupt Settings */
  723. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  724. serial_omap_mdr1_errataset(up, up->mdr1);
  725. else
  726. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  727. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  728. up->efr = serial_in(up, UART_EFR);
  729. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  730. serial_out(up, UART_LCR, 0);
  731. serial_out(up, UART_IER, 0);
  732. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  733. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  734. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  735. serial_out(up, UART_LCR, 0);
  736. serial_out(up, UART_IER, up->ier);
  737. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  738. serial_out(up, UART_EFR, up->efr);
  739. serial_out(up, UART_LCR, cval);
  740. if (baud > 230400 && baud != 3000000)
  741. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  742. else
  743. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  744. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  745. serial_omap_mdr1_errataset(up, up->mdr1);
  746. else
  747. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  748. /* Hardware Flow Control Configuration */
  749. if (termios->c_cflag & CRTSCTS) {
  750. efr |= (UART_EFR_CTS | UART_EFR_RTS);
  751. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  752. up->mcr = serial_in(up, UART_MCR);
  753. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  754. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  755. up->efr = serial_in(up, UART_EFR);
  756. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  757. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  758. serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
  759. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  760. serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
  761. serial_out(up, UART_LCR, cval);
  762. } else {
  763. /* Disable AUTORTS and AUTOCTS */
  764. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  765. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  766. serial_out(up, UART_EFR, up->efr);
  767. serial_out(up, UART_LCR, cval);
  768. }
  769. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  770. /* Software Flow Control Configuration */
  771. serial_omap_configure_xonxoff(up, termios);
  772. spin_unlock_irqrestore(&up->port.lock, flags);
  773. pm_runtime_mark_last_busy(up->dev);
  774. pm_runtime_put_autosuspend(up->dev);
  775. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  776. }
  777. static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
  778. {
  779. struct uart_omap_port *up = to_uart_omap_port(port);
  780. serial_omap_enable_wakeup(up, state);
  781. return 0;
  782. }
  783. static void
  784. serial_omap_pm(struct uart_port *port, unsigned int state,
  785. unsigned int oldstate)
  786. {
  787. struct uart_omap_port *up = to_uart_omap_port(port);
  788. unsigned char efr;
  789. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  790. pm_runtime_get_sync(up->dev);
  791. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  792. efr = serial_in(up, UART_EFR);
  793. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  794. serial_out(up, UART_LCR, 0);
  795. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  796. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  797. serial_out(up, UART_EFR, efr);
  798. serial_out(up, UART_LCR, 0);
  799. if (!device_may_wakeup(up->dev)) {
  800. if (!state)
  801. pm_runtime_forbid(up->dev);
  802. else
  803. pm_runtime_allow(up->dev);
  804. }
  805. pm_runtime_mark_last_busy(up->dev);
  806. pm_runtime_put_autosuspend(up->dev);
  807. }
  808. static void serial_omap_release_port(struct uart_port *port)
  809. {
  810. dev_dbg(port->dev, "serial_omap_release_port+\n");
  811. }
  812. static int serial_omap_request_port(struct uart_port *port)
  813. {
  814. dev_dbg(port->dev, "serial_omap_request_port+\n");
  815. return 0;
  816. }
  817. static void serial_omap_config_port(struct uart_port *port, int flags)
  818. {
  819. struct uart_omap_port *up = to_uart_omap_port(port);
  820. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  821. up->port.line);
  822. up->port.type = PORT_OMAP;
  823. }
  824. static int
  825. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  826. {
  827. /* we don't want the core code to modify any port params */
  828. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  829. return -EINVAL;
  830. }
  831. static const char *
  832. serial_omap_type(struct uart_port *port)
  833. {
  834. struct uart_omap_port *up = to_uart_omap_port(port);
  835. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  836. return up->name;
  837. }
  838. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  839. static inline void wait_for_xmitr(struct uart_omap_port *up)
  840. {
  841. unsigned int status, tmout = 10000;
  842. /* Wait up to 10ms for the character(s) to be sent. */
  843. do {
  844. status = serial_in(up, UART_LSR);
  845. if (status & UART_LSR_BI)
  846. up->lsr_break_flag = UART_LSR_BI;
  847. if (--tmout == 0)
  848. break;
  849. udelay(1);
  850. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  851. /* Wait up to 1s for flow control if necessary */
  852. if (up->port.flags & UPF_CONS_FLOW) {
  853. tmout = 1000000;
  854. for (tmout = 1000000; tmout; tmout--) {
  855. unsigned int msr = serial_in(up, UART_MSR);
  856. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  857. if (msr & UART_MSR_CTS)
  858. break;
  859. udelay(1);
  860. }
  861. }
  862. }
  863. #ifdef CONFIG_CONSOLE_POLL
  864. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  865. {
  866. struct uart_omap_port *up = to_uart_omap_port(port);
  867. pm_runtime_get_sync(up->dev);
  868. wait_for_xmitr(up);
  869. serial_out(up, UART_TX, ch);
  870. pm_runtime_mark_last_busy(up->dev);
  871. pm_runtime_put_autosuspend(up->dev);
  872. }
  873. static int serial_omap_poll_get_char(struct uart_port *port)
  874. {
  875. struct uart_omap_port *up = to_uart_omap_port(port);
  876. unsigned int status;
  877. pm_runtime_get_sync(up->dev);
  878. status = serial_in(up, UART_LSR);
  879. if (!(status & UART_LSR_DR)) {
  880. status = NO_POLL_CHAR;
  881. goto out;
  882. }
  883. status = serial_in(up, UART_RX);
  884. out:
  885. pm_runtime_mark_last_busy(up->dev);
  886. pm_runtime_put_autosuspend(up->dev);
  887. return status;
  888. }
  889. #endif /* CONFIG_CONSOLE_POLL */
  890. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  891. static struct uart_omap_port *serial_omap_console_ports[4];
  892. static struct uart_driver serial_omap_reg;
  893. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  894. {
  895. struct uart_omap_port *up = to_uart_omap_port(port);
  896. wait_for_xmitr(up);
  897. serial_out(up, UART_TX, ch);
  898. }
  899. static void
  900. serial_omap_console_write(struct console *co, const char *s,
  901. unsigned int count)
  902. {
  903. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  904. unsigned long flags;
  905. unsigned int ier;
  906. int locked = 1;
  907. pm_runtime_get_sync(up->dev);
  908. local_irq_save(flags);
  909. if (up->port.sysrq)
  910. locked = 0;
  911. else if (oops_in_progress)
  912. locked = spin_trylock(&up->port.lock);
  913. else
  914. spin_lock(&up->port.lock);
  915. /*
  916. * First save the IER then disable the interrupts
  917. */
  918. ier = serial_in(up, UART_IER);
  919. serial_out(up, UART_IER, 0);
  920. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  921. /*
  922. * Finally, wait for transmitter to become empty
  923. * and restore the IER
  924. */
  925. wait_for_xmitr(up);
  926. serial_out(up, UART_IER, ier);
  927. /*
  928. * The receive handling will happen properly because the
  929. * receive ready bit will still be set; it is not cleared
  930. * on read. However, modem control will not, we must
  931. * call it if we have saved something in the saved flags
  932. * while processing with interrupts off.
  933. */
  934. if (up->msr_saved_flags)
  935. check_modem_status(up);
  936. pm_runtime_mark_last_busy(up->dev);
  937. pm_runtime_put_autosuspend(up->dev);
  938. if (locked)
  939. spin_unlock(&up->port.lock);
  940. local_irq_restore(flags);
  941. }
  942. static int __init
  943. serial_omap_console_setup(struct console *co, char *options)
  944. {
  945. struct uart_omap_port *up;
  946. int baud = 115200;
  947. int bits = 8;
  948. int parity = 'n';
  949. int flow = 'n';
  950. if (serial_omap_console_ports[co->index] == NULL)
  951. return -ENODEV;
  952. up = serial_omap_console_ports[co->index];
  953. if (options)
  954. uart_parse_options(options, &baud, &parity, &bits, &flow);
  955. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  956. }
  957. static struct console serial_omap_console = {
  958. .name = OMAP_SERIAL_NAME,
  959. .write = serial_omap_console_write,
  960. .device = uart_console_device,
  961. .setup = serial_omap_console_setup,
  962. .flags = CON_PRINTBUFFER,
  963. .index = -1,
  964. .data = &serial_omap_reg,
  965. };
  966. static void serial_omap_add_console_port(struct uart_omap_port *up)
  967. {
  968. serial_omap_console_ports[up->port.line] = up;
  969. }
  970. #define OMAP_CONSOLE (&serial_omap_console)
  971. #else
  972. #define OMAP_CONSOLE NULL
  973. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  974. {}
  975. #endif
  976. static struct uart_ops serial_omap_pops = {
  977. .tx_empty = serial_omap_tx_empty,
  978. .set_mctrl = serial_omap_set_mctrl,
  979. .get_mctrl = serial_omap_get_mctrl,
  980. .stop_tx = serial_omap_stop_tx,
  981. .start_tx = serial_omap_start_tx,
  982. .stop_rx = serial_omap_stop_rx,
  983. .enable_ms = serial_omap_enable_ms,
  984. .break_ctl = serial_omap_break_ctl,
  985. .startup = serial_omap_startup,
  986. .shutdown = serial_omap_shutdown,
  987. .set_termios = serial_omap_set_termios,
  988. .pm = serial_omap_pm,
  989. .set_wake = serial_omap_set_wake,
  990. .type = serial_omap_type,
  991. .release_port = serial_omap_release_port,
  992. .request_port = serial_omap_request_port,
  993. .config_port = serial_omap_config_port,
  994. .verify_port = serial_omap_verify_port,
  995. #ifdef CONFIG_CONSOLE_POLL
  996. .poll_put_char = serial_omap_poll_put_char,
  997. .poll_get_char = serial_omap_poll_get_char,
  998. #endif
  999. };
  1000. static struct uart_driver serial_omap_reg = {
  1001. .owner = THIS_MODULE,
  1002. .driver_name = "OMAP-SERIAL",
  1003. .dev_name = OMAP_SERIAL_NAME,
  1004. .nr = OMAP_MAX_HSUART_PORTS,
  1005. .cons = OMAP_CONSOLE,
  1006. };
  1007. #ifdef CONFIG_PM_SLEEP
  1008. static int serial_omap_suspend(struct device *dev)
  1009. {
  1010. struct uart_omap_port *up = dev_get_drvdata(dev);
  1011. uart_suspend_port(&serial_omap_reg, &up->port);
  1012. flush_work(&up->qos_work);
  1013. return 0;
  1014. }
  1015. static int serial_omap_resume(struct device *dev)
  1016. {
  1017. struct uart_omap_port *up = dev_get_drvdata(dev);
  1018. uart_resume_port(&serial_omap_reg, &up->port);
  1019. return 0;
  1020. }
  1021. #endif
  1022. static void __devinit omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1023. {
  1024. u32 mvr, scheme;
  1025. u16 revision, major, minor;
  1026. mvr = serial_in(up, UART_OMAP_MVER);
  1027. /* Check revision register scheme */
  1028. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1029. switch (scheme) {
  1030. case 0: /* Legacy Scheme: OMAP2/3 */
  1031. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1032. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1033. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1034. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1035. break;
  1036. case 1:
  1037. /* New Scheme: OMAP4+ */
  1038. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1039. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1040. OMAP_UART_MVR_MAJ_SHIFT;
  1041. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1042. break;
  1043. default:
  1044. dev_warn(up->dev,
  1045. "Unknown %s revision, defaulting to highest\n",
  1046. up->name);
  1047. /* highest possible revision */
  1048. major = 0xff;
  1049. minor = 0xff;
  1050. }
  1051. /* normalize revision for the driver */
  1052. revision = UART_BUILD_REVISION(major, minor);
  1053. switch (revision) {
  1054. case OMAP_UART_REV_46:
  1055. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1056. UART_ERRATA_i291_DMA_FORCEIDLE);
  1057. break;
  1058. case OMAP_UART_REV_52:
  1059. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1060. UART_ERRATA_i291_DMA_FORCEIDLE);
  1061. break;
  1062. case OMAP_UART_REV_63:
  1063. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1064. break;
  1065. default:
  1066. break;
  1067. }
  1068. }
  1069. static __devinit struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1070. {
  1071. struct omap_uart_port_info *omap_up_info;
  1072. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1073. if (!omap_up_info)
  1074. return NULL; /* out of memory */
  1075. of_property_read_u32(dev->of_node, "clock-frequency",
  1076. &omap_up_info->uartclk);
  1077. return omap_up_info;
  1078. }
  1079. static int __devinit serial_omap_probe(struct platform_device *pdev)
  1080. {
  1081. struct uart_omap_port *up;
  1082. struct resource *mem, *irq;
  1083. struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
  1084. int ret;
  1085. if (pdev->dev.of_node)
  1086. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1087. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1088. if (!mem) {
  1089. dev_err(&pdev->dev, "no mem resource?\n");
  1090. return -ENODEV;
  1091. }
  1092. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1093. if (!irq) {
  1094. dev_err(&pdev->dev, "no irq resource?\n");
  1095. return -ENODEV;
  1096. }
  1097. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1098. pdev->dev.driver->name)) {
  1099. dev_err(&pdev->dev, "memory region already claimed\n");
  1100. return -EBUSY;
  1101. }
  1102. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1103. omap_up_info->DTR_present) {
  1104. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1105. if (ret < 0)
  1106. return ret;
  1107. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1108. omap_up_info->DTR_inverted);
  1109. if (ret < 0)
  1110. return ret;
  1111. }
  1112. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1113. if (!up)
  1114. return -ENOMEM;
  1115. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1116. omap_up_info->DTR_present) {
  1117. up->DTR_gpio = omap_up_info->DTR_gpio;
  1118. up->DTR_inverted = omap_up_info->DTR_inverted;
  1119. } else
  1120. up->DTR_gpio = -EINVAL;
  1121. up->DTR_active = 0;
  1122. up->dev = &pdev->dev;
  1123. up->port.dev = &pdev->dev;
  1124. up->port.type = PORT_OMAP;
  1125. up->port.iotype = UPIO_MEM;
  1126. up->port.irq = irq->start;
  1127. up->port.regshift = 2;
  1128. up->port.fifosize = 64;
  1129. up->port.ops = &serial_omap_pops;
  1130. if (pdev->dev.of_node)
  1131. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1132. else
  1133. up->port.line = pdev->id;
  1134. if (up->port.line < 0) {
  1135. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1136. up->port.line);
  1137. ret = -ENODEV;
  1138. goto err_port_line;
  1139. }
  1140. up->pins = devm_pinctrl_get_select_default(&pdev->dev);
  1141. if (IS_ERR(up->pins)) {
  1142. dev_warn(&pdev->dev, "did not get pins for uart%i error: %li\n",
  1143. up->port.line, PTR_ERR(up->pins));
  1144. up->pins = NULL;
  1145. }
  1146. sprintf(up->name, "OMAP UART%d", up->port.line);
  1147. up->port.mapbase = mem->start;
  1148. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1149. resource_size(mem));
  1150. if (!up->port.membase) {
  1151. dev_err(&pdev->dev, "can't ioremap UART\n");
  1152. ret = -ENOMEM;
  1153. goto err_ioremap;
  1154. }
  1155. up->port.flags = omap_up_info->flags;
  1156. up->port.uartclk = omap_up_info->uartclk;
  1157. if (!up->port.uartclk) {
  1158. up->port.uartclk = DEFAULT_CLK_SPEED;
  1159. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1160. "%d\n", DEFAULT_CLK_SPEED);
  1161. }
  1162. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1163. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1164. pm_qos_add_request(&up->pm_qos_request,
  1165. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1166. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1167. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1168. platform_set_drvdata(pdev, up);
  1169. pm_runtime_enable(&pdev->dev);
  1170. pm_runtime_use_autosuspend(&pdev->dev);
  1171. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1172. omap_up_info->autosuspend_timeout);
  1173. pm_runtime_irq_safe(&pdev->dev);
  1174. pm_runtime_get_sync(&pdev->dev);
  1175. omap_serial_fill_features_erratas(up);
  1176. ui[up->port.line] = up;
  1177. serial_omap_add_console_port(up);
  1178. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1179. if (ret != 0)
  1180. goto err_add_port;
  1181. pm_runtime_mark_last_busy(up->dev);
  1182. pm_runtime_put_autosuspend(up->dev);
  1183. return 0;
  1184. err_add_port:
  1185. pm_runtime_put(&pdev->dev);
  1186. pm_runtime_disable(&pdev->dev);
  1187. err_ioremap:
  1188. err_port_line:
  1189. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1190. pdev->id, __func__, ret);
  1191. return ret;
  1192. }
  1193. static int __devexit serial_omap_remove(struct platform_device *dev)
  1194. {
  1195. struct uart_omap_port *up = platform_get_drvdata(dev);
  1196. pm_runtime_put_sync(up->dev);
  1197. pm_runtime_disable(up->dev);
  1198. uart_remove_one_port(&serial_omap_reg, &up->port);
  1199. pm_qos_remove_request(&up->pm_qos_request);
  1200. return 0;
  1201. }
  1202. /*
  1203. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1204. * The access to uart register after MDR1 Access
  1205. * causes UART to corrupt data.
  1206. *
  1207. * Need a delay =
  1208. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1209. * give 10 times as much
  1210. */
  1211. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1212. {
  1213. u8 timeout = 255;
  1214. serial_out(up, UART_OMAP_MDR1, mdr1);
  1215. udelay(2);
  1216. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1217. UART_FCR_CLEAR_RCVR);
  1218. /*
  1219. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1220. * TX_FIFO_E bit is 1.
  1221. */
  1222. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1223. (UART_LSR_THRE | UART_LSR_DR))) {
  1224. timeout--;
  1225. if (!timeout) {
  1226. /* Should *never* happen. we warn and carry on */
  1227. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1228. serial_in(up, UART_LSR));
  1229. break;
  1230. }
  1231. udelay(1);
  1232. }
  1233. }
  1234. #ifdef CONFIG_PM_RUNTIME
  1235. static void serial_omap_restore_context(struct uart_omap_port *up)
  1236. {
  1237. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1238. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1239. else
  1240. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1241. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1242. serial_out(up, UART_EFR, UART_EFR_ECB);
  1243. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1244. serial_out(up, UART_IER, 0x0);
  1245. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1246. serial_out(up, UART_DLL, up->dll);
  1247. serial_out(up, UART_DLM, up->dlh);
  1248. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1249. serial_out(up, UART_IER, up->ier);
  1250. serial_out(up, UART_FCR, up->fcr);
  1251. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1252. serial_out(up, UART_MCR, up->mcr);
  1253. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1254. serial_out(up, UART_OMAP_SCR, up->scr);
  1255. serial_out(up, UART_EFR, up->efr);
  1256. serial_out(up, UART_LCR, up->lcr);
  1257. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1258. serial_omap_mdr1_errataset(up, up->mdr1);
  1259. else
  1260. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1261. }
  1262. static int serial_omap_runtime_suspend(struct device *dev)
  1263. {
  1264. struct uart_omap_port *up = dev_get_drvdata(dev);
  1265. struct omap_uart_port_info *pdata = dev->platform_data;
  1266. if (!up)
  1267. return -EINVAL;
  1268. if (!pdata)
  1269. return 0;
  1270. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1271. if (device_may_wakeup(dev)) {
  1272. if (!up->wakeups_enabled) {
  1273. serial_omap_enable_wakeup(up, true);
  1274. up->wakeups_enabled = true;
  1275. }
  1276. } else {
  1277. if (up->wakeups_enabled) {
  1278. serial_omap_enable_wakeup(up, false);
  1279. up->wakeups_enabled = false;
  1280. }
  1281. }
  1282. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1283. schedule_work(&up->qos_work);
  1284. return 0;
  1285. }
  1286. static int serial_omap_runtime_resume(struct device *dev)
  1287. {
  1288. struct uart_omap_port *up = dev_get_drvdata(dev);
  1289. u32 loss_cnt = serial_omap_get_context_loss_count(up);
  1290. if (up->context_loss_cnt != loss_cnt)
  1291. serial_omap_restore_context(up);
  1292. up->latency = up->calc_latency;
  1293. schedule_work(&up->qos_work);
  1294. return 0;
  1295. }
  1296. #endif
  1297. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1298. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1299. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1300. serial_omap_runtime_resume, NULL)
  1301. };
  1302. #if defined(CONFIG_OF)
  1303. static const struct of_device_id omap_serial_of_match[] = {
  1304. { .compatible = "ti,omap2-uart" },
  1305. { .compatible = "ti,omap3-uart" },
  1306. { .compatible = "ti,omap4-uart" },
  1307. {},
  1308. };
  1309. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1310. #endif
  1311. static struct platform_driver serial_omap_driver = {
  1312. .probe = serial_omap_probe,
  1313. .remove = __devexit_p(serial_omap_remove),
  1314. .driver = {
  1315. .name = DRIVER_NAME,
  1316. .pm = &serial_omap_dev_pm_ops,
  1317. .of_match_table = of_match_ptr(omap_serial_of_match),
  1318. },
  1319. };
  1320. static int __init serial_omap_init(void)
  1321. {
  1322. int ret;
  1323. ret = uart_register_driver(&serial_omap_reg);
  1324. if (ret != 0)
  1325. return ret;
  1326. ret = platform_driver_register(&serial_omap_driver);
  1327. if (ret != 0)
  1328. uart_unregister_driver(&serial_omap_reg);
  1329. return ret;
  1330. }
  1331. static void __exit serial_omap_exit(void)
  1332. {
  1333. platform_driver_unregister(&serial_omap_driver);
  1334. uart_unregister_driver(&serial_omap_reg);
  1335. }
  1336. module_init(serial_omap_init);
  1337. module_exit(serial_omap_exit);
  1338. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1339. MODULE_LICENSE("GPL");
  1340. MODULE_AUTHOR("Texas Instruments Inc");