paravirt.h 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637
  1. #ifndef _ASM_X86_PARAVIRT_H
  2. #define _ASM_X86_PARAVIRT_H
  3. /* Various instructions on x86 need to be replaced for
  4. * para-virtualization: those hooks are defined here. */
  5. #ifdef CONFIG_PARAVIRT
  6. #include <asm/page.h>
  7. #include <asm/asm.h>
  8. /* Bitmask of what can be clobbered: usually at least eax. */
  9. #define CLBR_NONE 0
  10. #define CLBR_EAX (1 << 0)
  11. #define CLBR_ECX (1 << 1)
  12. #define CLBR_EDX (1 << 2)
  13. #ifdef CONFIG_X86_64
  14. #define CLBR_RSI (1 << 3)
  15. #define CLBR_RDI (1 << 4)
  16. #define CLBR_R8 (1 << 5)
  17. #define CLBR_R9 (1 << 6)
  18. #define CLBR_R10 (1 << 7)
  19. #define CLBR_R11 (1 << 8)
  20. #define CLBR_ANY ((1 << 9) - 1)
  21. #include <asm/desc_defs.h>
  22. #else
  23. /* CLBR_ANY should match all regs platform has. For i386, that's just it */
  24. #define CLBR_ANY ((1 << 3) - 1)
  25. #endif /* X86_64 */
  26. #ifndef __ASSEMBLY__
  27. #include <linux/types.h>
  28. #include <linux/cpumask.h>
  29. #include <asm/kmap_types.h>
  30. #include <asm/desc_defs.h>
  31. struct page;
  32. struct thread_struct;
  33. struct desc_ptr;
  34. struct tss_struct;
  35. struct mm_struct;
  36. struct desc_struct;
  37. /* general info */
  38. struct pv_info {
  39. unsigned int kernel_rpl;
  40. int shared_kernel_pmd;
  41. int paravirt_enabled;
  42. const char *name;
  43. };
  44. struct pv_init_ops {
  45. /*
  46. * Patch may replace one of the defined code sequences with
  47. * arbitrary code, subject to the same register constraints.
  48. * This generally means the code is not free to clobber any
  49. * registers other than EAX. The patch function should return
  50. * the number of bytes of code generated, as we nop pad the
  51. * rest in generic code.
  52. */
  53. unsigned (*patch)(u8 type, u16 clobber, void *insnbuf,
  54. unsigned long addr, unsigned len);
  55. /* Basic arch-specific setup */
  56. void (*arch_setup)(void);
  57. char *(*memory_setup)(void);
  58. void (*post_allocator_init)(void);
  59. /* Print a banner to identify the environment */
  60. void (*banner)(void);
  61. };
  62. struct pv_lazy_ops {
  63. /* Set deferred update mode, used for batching operations. */
  64. void (*enter)(void);
  65. void (*leave)(void);
  66. };
  67. struct pv_time_ops {
  68. void (*time_init)(void);
  69. /* Set and set time of day */
  70. unsigned long (*get_wallclock)(void);
  71. int (*set_wallclock)(unsigned long);
  72. unsigned long long (*sched_clock)(void);
  73. unsigned long (*get_tsc_khz)(void);
  74. };
  75. struct pv_cpu_ops {
  76. /* hooks for various privileged instructions */
  77. unsigned long (*get_debugreg)(int regno);
  78. void (*set_debugreg)(int regno, unsigned long value);
  79. void (*clts)(void);
  80. unsigned long (*read_cr0)(void);
  81. void (*write_cr0)(unsigned long);
  82. unsigned long (*read_cr4_safe)(void);
  83. unsigned long (*read_cr4)(void);
  84. void (*write_cr4)(unsigned long);
  85. #ifdef CONFIG_X86_64
  86. unsigned long (*read_cr8)(void);
  87. void (*write_cr8)(unsigned long);
  88. #endif
  89. /* Segment descriptor handling */
  90. void (*load_tr_desc)(void);
  91. void (*load_gdt)(const struct desc_ptr *);
  92. void (*load_idt)(const struct desc_ptr *);
  93. void (*store_gdt)(struct desc_ptr *);
  94. void (*store_idt)(struct desc_ptr *);
  95. void (*set_ldt)(const void *desc, unsigned entries);
  96. unsigned long (*store_tr)(void);
  97. void (*load_tls)(struct thread_struct *t, unsigned int cpu);
  98. #ifdef CONFIG_X86_64
  99. void (*load_gs_index)(unsigned int idx);
  100. #endif
  101. void (*write_ldt_entry)(struct desc_struct *ldt, int entrynum,
  102. const void *desc);
  103. void (*write_gdt_entry)(struct desc_struct *,
  104. int entrynum, const void *desc, int size);
  105. void (*write_idt_entry)(gate_desc *,
  106. int entrynum, const gate_desc *gate);
  107. void (*alloc_ldt)(struct desc_struct *ldt, unsigned entries);
  108. void (*free_ldt)(struct desc_struct *ldt, unsigned entries);
  109. void (*load_sp0)(struct tss_struct *tss, struct thread_struct *t);
  110. void (*set_iopl_mask)(unsigned mask);
  111. void (*wbinvd)(void);
  112. void (*io_delay)(void);
  113. /* cpuid emulation, mostly so that caps bits can be disabled */
  114. void (*cpuid)(unsigned int *eax, unsigned int *ebx,
  115. unsigned int *ecx, unsigned int *edx);
  116. /* MSR, PMC and TSR operations.
  117. err = 0/-EFAULT. wrmsr returns 0/-EFAULT. */
  118. u64 (*read_msr_amd)(unsigned int msr, int *err);
  119. u64 (*read_msr)(unsigned int msr, int *err);
  120. int (*write_msr)(unsigned int msr, unsigned low, unsigned high);
  121. u64 (*read_tsc)(void);
  122. u64 (*read_pmc)(int counter);
  123. unsigned long long (*read_tscp)(unsigned int *aux);
  124. /*
  125. * Atomically enable interrupts and return to userspace. This
  126. * is only ever used to return to 32-bit processes; in a
  127. * 64-bit kernel, it's used for 32-on-64 compat processes, but
  128. * never native 64-bit processes. (Jump, not call.)
  129. */
  130. void (*irq_enable_sysexit)(void);
  131. /*
  132. * Switch to usermode gs and return to 64-bit usermode using
  133. * sysret. Only used in 64-bit kernels to return to 64-bit
  134. * processes. Usermode register state, including %rsp, must
  135. * already be restored.
  136. */
  137. void (*usergs_sysret64)(void);
  138. /*
  139. * Switch to usermode gs and return to 32-bit usermode using
  140. * sysret. Used to return to 32-on-64 compat processes.
  141. * Other usermode register state, including %esp, must already
  142. * be restored.
  143. */
  144. void (*usergs_sysret32)(void);
  145. /* Normal iret. Jump to this with the standard iret stack
  146. frame set up. */
  147. void (*iret)(void);
  148. void (*swapgs)(void);
  149. struct pv_lazy_ops lazy_mode;
  150. };
  151. struct pv_irq_ops {
  152. void (*init_IRQ)(void);
  153. /*
  154. * Get/set interrupt state. save_fl and restore_fl are only
  155. * expected to use X86_EFLAGS_IF; all other bits
  156. * returned from save_fl are undefined, and may be ignored by
  157. * restore_fl.
  158. */
  159. unsigned long (*save_fl)(void);
  160. void (*restore_fl)(unsigned long);
  161. void (*irq_disable)(void);
  162. void (*irq_enable)(void);
  163. void (*safe_halt)(void);
  164. void (*halt)(void);
  165. #ifdef CONFIG_X86_64
  166. void (*adjust_exception_frame)(void);
  167. #endif
  168. };
  169. struct pv_apic_ops {
  170. #ifdef CONFIG_X86_LOCAL_APIC
  171. void (*setup_boot_clock)(void);
  172. void (*setup_secondary_clock)(void);
  173. void (*startup_ipi_hook)(int phys_apicid,
  174. unsigned long start_eip,
  175. unsigned long start_esp);
  176. #endif
  177. };
  178. struct pv_mmu_ops {
  179. /*
  180. * Called before/after init_mm pagetable setup. setup_start
  181. * may reset %cr3, and may pre-install parts of the pagetable;
  182. * pagetable setup is expected to preserve any existing
  183. * mapping.
  184. */
  185. void (*pagetable_setup_start)(pgd_t *pgd_base);
  186. void (*pagetable_setup_done)(pgd_t *pgd_base);
  187. unsigned long (*read_cr2)(void);
  188. void (*write_cr2)(unsigned long);
  189. unsigned long (*read_cr3)(void);
  190. void (*write_cr3)(unsigned long);
  191. /*
  192. * Hooks for intercepting the creation/use/destruction of an
  193. * mm_struct.
  194. */
  195. void (*activate_mm)(struct mm_struct *prev,
  196. struct mm_struct *next);
  197. void (*dup_mmap)(struct mm_struct *oldmm,
  198. struct mm_struct *mm);
  199. void (*exit_mmap)(struct mm_struct *mm);
  200. /* TLB operations */
  201. void (*flush_tlb_user)(void);
  202. void (*flush_tlb_kernel)(void);
  203. void (*flush_tlb_single)(unsigned long addr);
  204. void (*flush_tlb_others)(const cpumask_t *cpus, struct mm_struct *mm,
  205. unsigned long va);
  206. /* Hooks for allocating and freeing a pagetable top-level */
  207. int (*pgd_alloc)(struct mm_struct *mm);
  208. void (*pgd_free)(struct mm_struct *mm, pgd_t *pgd);
  209. /*
  210. * Hooks for allocating/releasing pagetable pages when they're
  211. * attached to a pagetable
  212. */
  213. void (*alloc_pte)(struct mm_struct *mm, unsigned long pfn);
  214. void (*alloc_pmd)(struct mm_struct *mm, unsigned long pfn);
  215. void (*alloc_pmd_clone)(unsigned long pfn, unsigned long clonepfn, unsigned long start, unsigned long count);
  216. void (*alloc_pud)(struct mm_struct *mm, unsigned long pfn);
  217. void (*release_pte)(unsigned long pfn);
  218. void (*release_pmd)(unsigned long pfn);
  219. void (*release_pud)(unsigned long pfn);
  220. /* Pagetable manipulation functions */
  221. void (*set_pte)(pte_t *ptep, pte_t pteval);
  222. void (*set_pte_at)(struct mm_struct *mm, unsigned long addr,
  223. pte_t *ptep, pte_t pteval);
  224. void (*set_pmd)(pmd_t *pmdp, pmd_t pmdval);
  225. void (*pte_update)(struct mm_struct *mm, unsigned long addr,
  226. pte_t *ptep);
  227. void (*pte_update_defer)(struct mm_struct *mm,
  228. unsigned long addr, pte_t *ptep);
  229. pte_t (*ptep_modify_prot_start)(struct mm_struct *mm, unsigned long addr,
  230. pte_t *ptep);
  231. void (*ptep_modify_prot_commit)(struct mm_struct *mm, unsigned long addr,
  232. pte_t *ptep, pte_t pte);
  233. pteval_t (*pte_val)(pte_t);
  234. pteval_t (*pte_flags)(pte_t);
  235. pte_t (*make_pte)(pteval_t pte);
  236. pgdval_t (*pgd_val)(pgd_t);
  237. pgd_t (*make_pgd)(pgdval_t pgd);
  238. #if PAGETABLE_LEVELS >= 3
  239. #ifdef CONFIG_X86_PAE
  240. void (*set_pte_atomic)(pte_t *ptep, pte_t pteval);
  241. void (*set_pte_present)(struct mm_struct *mm, unsigned long addr,
  242. pte_t *ptep, pte_t pte);
  243. void (*pte_clear)(struct mm_struct *mm, unsigned long addr,
  244. pte_t *ptep);
  245. void (*pmd_clear)(pmd_t *pmdp);
  246. #endif /* CONFIG_X86_PAE */
  247. void (*set_pud)(pud_t *pudp, pud_t pudval);
  248. pmdval_t (*pmd_val)(pmd_t);
  249. pmd_t (*make_pmd)(pmdval_t pmd);
  250. #if PAGETABLE_LEVELS == 4
  251. pudval_t (*pud_val)(pud_t);
  252. pud_t (*make_pud)(pudval_t pud);
  253. void (*set_pgd)(pgd_t *pudp, pgd_t pgdval);
  254. #endif /* PAGETABLE_LEVELS == 4 */
  255. #endif /* PAGETABLE_LEVELS >= 3 */
  256. #ifdef CONFIG_HIGHPTE
  257. void *(*kmap_atomic_pte)(struct page *page, enum km_type type);
  258. #endif
  259. struct pv_lazy_ops lazy_mode;
  260. /* dom0 ops */
  261. /* Sometimes the physical address is a pfn, and sometimes its
  262. an mfn. We can tell which is which from the index. */
  263. void (*set_fixmap)(unsigned /* enum fixed_addresses */ idx,
  264. unsigned long phys, pgprot_t flags);
  265. };
  266. struct raw_spinlock;
  267. struct pv_lock_ops {
  268. int (*spin_is_locked)(struct raw_spinlock *lock);
  269. int (*spin_is_contended)(struct raw_spinlock *lock);
  270. void (*spin_lock)(struct raw_spinlock *lock);
  271. void (*spin_lock_flags)(struct raw_spinlock *lock, unsigned long flags);
  272. int (*spin_trylock)(struct raw_spinlock *lock);
  273. void (*spin_unlock)(struct raw_spinlock *lock);
  274. };
  275. /* This contains all the paravirt structures: we get a convenient
  276. * number for each function using the offset which we use to indicate
  277. * what to patch. */
  278. struct paravirt_patch_template {
  279. struct pv_init_ops pv_init_ops;
  280. struct pv_time_ops pv_time_ops;
  281. struct pv_cpu_ops pv_cpu_ops;
  282. struct pv_irq_ops pv_irq_ops;
  283. struct pv_apic_ops pv_apic_ops;
  284. struct pv_mmu_ops pv_mmu_ops;
  285. struct pv_lock_ops pv_lock_ops;
  286. };
  287. extern struct pv_info pv_info;
  288. extern struct pv_init_ops pv_init_ops;
  289. extern struct pv_time_ops pv_time_ops;
  290. extern struct pv_cpu_ops pv_cpu_ops;
  291. extern struct pv_irq_ops pv_irq_ops;
  292. extern struct pv_apic_ops pv_apic_ops;
  293. extern struct pv_mmu_ops pv_mmu_ops;
  294. extern struct pv_lock_ops pv_lock_ops;
  295. #define PARAVIRT_PATCH(x) \
  296. (offsetof(struct paravirt_patch_template, x) / sizeof(void *))
  297. #define paravirt_type(op) \
  298. [paravirt_typenum] "i" (PARAVIRT_PATCH(op)), \
  299. [paravirt_opptr] "m" (op)
  300. #define paravirt_clobber(clobber) \
  301. [paravirt_clobber] "i" (clobber)
  302. /*
  303. * Generate some code, and mark it as patchable by the
  304. * apply_paravirt() alternate instruction patcher.
  305. */
  306. #define _paravirt_alt(insn_string, type, clobber) \
  307. "771:\n\t" insn_string "\n" "772:\n" \
  308. ".pushsection .parainstructions,\"a\"\n" \
  309. _ASM_ALIGN "\n" \
  310. _ASM_PTR " 771b\n" \
  311. " .byte " type "\n" \
  312. " .byte 772b-771b\n" \
  313. " .short " clobber "\n" \
  314. ".popsection\n"
  315. /* Generate patchable code, with the default asm parameters. */
  316. #define paravirt_alt(insn_string) \
  317. _paravirt_alt(insn_string, "%c[paravirt_typenum]", "%c[paravirt_clobber]")
  318. /* Simple instruction patching code. */
  319. #define DEF_NATIVE(ops, name, code) \
  320. extern const char start_##ops##_##name[], end_##ops##_##name[]; \
  321. asm("start_" #ops "_" #name ": " code "; end_" #ops "_" #name ":")
  322. unsigned paravirt_patch_nop(void);
  323. unsigned paravirt_patch_ignore(unsigned len);
  324. unsigned paravirt_patch_call(void *insnbuf,
  325. const void *target, u16 tgt_clobbers,
  326. unsigned long addr, u16 site_clobbers,
  327. unsigned len);
  328. unsigned paravirt_patch_jmp(void *insnbuf, const void *target,
  329. unsigned long addr, unsigned len);
  330. unsigned paravirt_patch_default(u8 type, u16 clobbers, void *insnbuf,
  331. unsigned long addr, unsigned len);
  332. unsigned paravirt_patch_insns(void *insnbuf, unsigned len,
  333. const char *start, const char *end);
  334. unsigned native_patch(u8 type, u16 clobbers, void *ibuf,
  335. unsigned long addr, unsigned len);
  336. int paravirt_disable_iospace(void);
  337. /*
  338. * This generates an indirect call based on the operation type number.
  339. * The type number, computed in PARAVIRT_PATCH, is derived from the
  340. * offset into the paravirt_patch_template structure, and can therefore be
  341. * freely converted back into a structure offset.
  342. */
  343. #define PARAVIRT_CALL "call *%[paravirt_opptr];"
  344. /*
  345. * These macros are intended to wrap calls through one of the paravirt
  346. * ops structs, so that they can be later identified and patched at
  347. * runtime.
  348. *
  349. * Normally, a call to a pv_op function is a simple indirect call:
  350. * (pv_op_struct.operations)(args...).
  351. *
  352. * Unfortunately, this is a relatively slow operation for modern CPUs,
  353. * because it cannot necessarily determine what the destination
  354. * address is. In this case, the address is a runtime constant, so at
  355. * the very least we can patch the call to e a simple direct call, or
  356. * ideally, patch an inline implementation into the callsite. (Direct
  357. * calls are essentially free, because the call and return addresses
  358. * are completely predictable.)
  359. *
  360. * For i386, these macros rely on the standard gcc "regparm(3)" calling
  361. * convention, in which the first three arguments are placed in %eax,
  362. * %edx, %ecx (in that order), and the remaining arguments are placed
  363. * on the stack. All caller-save registers (eax,edx,ecx) are expected
  364. * to be modified (either clobbered or used for return values).
  365. * X86_64, on the other hand, already specifies a register-based calling
  366. * conventions, returning at %rax, with parameteres going on %rdi, %rsi,
  367. * %rdx, and %rcx. Note that for this reason, x86_64 does not need any
  368. * special handling for dealing with 4 arguments, unlike i386.
  369. * However, x86_64 also have to clobber all caller saved registers, which
  370. * unfortunately, are quite a bit (r8 - r11)
  371. *
  372. * The call instruction itself is marked by placing its start address
  373. * and size into the .parainstructions section, so that
  374. * apply_paravirt() in arch/i386/kernel/alternative.c can do the
  375. * appropriate patching under the control of the backend pv_init_ops
  376. * implementation.
  377. *
  378. * Unfortunately there's no way to get gcc to generate the args setup
  379. * for the call, and then allow the call itself to be generated by an
  380. * inline asm. Because of this, we must do the complete arg setup and
  381. * return value handling from within these macros. This is fairly
  382. * cumbersome.
  383. *
  384. * There are 5 sets of PVOP_* macros for dealing with 0-4 arguments.
  385. * It could be extended to more arguments, but there would be little
  386. * to be gained from that. For each number of arguments, there are
  387. * the two VCALL and CALL variants for void and non-void functions.
  388. *
  389. * When there is a return value, the invoker of the macro must specify
  390. * the return type. The macro then uses sizeof() on that type to
  391. * determine whether its a 32 or 64 bit value, and places the return
  392. * in the right register(s) (just %eax for 32-bit, and %edx:%eax for
  393. * 64-bit). For x86_64 machines, it just returns at %rax regardless of
  394. * the return value size.
  395. *
  396. * 64-bit arguments are passed as a pair of adjacent 32-bit arguments
  397. * i386 also passes 64-bit arguments as a pair of adjacent 32-bit arguments
  398. * in low,high order
  399. *
  400. * Small structures are passed and returned in registers. The macro
  401. * calling convention can't directly deal with this, so the wrapper
  402. * functions must do this.
  403. *
  404. * These PVOP_* macros are only defined within this header. This
  405. * means that all uses must be wrapped in inline functions. This also
  406. * makes sure the incoming and outgoing types are always correct.
  407. */
  408. #ifdef CONFIG_X86_32
  409. #define PVOP_VCALL_ARGS unsigned long __eax, __edx, __ecx
  410. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS
  411. #define PVOP_VCALL_CLOBBERS "=a" (__eax), "=d" (__edx), \
  412. "=c" (__ecx)
  413. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS
  414. #define EXTRA_CLOBBERS
  415. #define VEXTRA_CLOBBERS
  416. #else
  417. #define PVOP_VCALL_ARGS unsigned long __edi, __esi, __edx, __ecx
  418. #define PVOP_CALL_ARGS PVOP_VCALL_ARGS, __eax
  419. #define PVOP_VCALL_CLOBBERS "=D" (__edi), \
  420. "=S" (__esi), "=d" (__edx), \
  421. "=c" (__ecx)
  422. #define PVOP_CALL_CLOBBERS PVOP_VCALL_CLOBBERS, "=a" (__eax)
  423. #define EXTRA_CLOBBERS , "r8", "r9", "r10", "r11"
  424. #define VEXTRA_CLOBBERS , "rax", "r8", "r9", "r10", "r11"
  425. #endif
  426. #ifdef CONFIG_PARAVIRT_DEBUG
  427. #define PVOP_TEST_NULL(op) BUG_ON(op == NULL)
  428. #else
  429. #define PVOP_TEST_NULL(op) ((void)op)
  430. #endif
  431. #define __PVOP_CALL(rettype, op, pre, post, ...) \
  432. ({ \
  433. rettype __ret; \
  434. PVOP_CALL_ARGS; \
  435. PVOP_TEST_NULL(op); \
  436. /* This is 32-bit specific, but is okay in 64-bit */ \
  437. /* since this condition will never hold */ \
  438. if (sizeof(rettype) > sizeof(unsigned long)) { \
  439. asm volatile(pre \
  440. paravirt_alt(PARAVIRT_CALL) \
  441. post \
  442. : PVOP_CALL_CLOBBERS \
  443. : paravirt_type(op), \
  444. paravirt_clobber(CLBR_ANY), \
  445. ##__VA_ARGS__ \
  446. : "memory", "cc" EXTRA_CLOBBERS); \
  447. __ret = (rettype)((((u64)__edx) << 32) | __eax); \
  448. } else { \
  449. asm volatile(pre \
  450. paravirt_alt(PARAVIRT_CALL) \
  451. post \
  452. : PVOP_CALL_CLOBBERS \
  453. : paravirt_type(op), \
  454. paravirt_clobber(CLBR_ANY), \
  455. ##__VA_ARGS__ \
  456. : "memory", "cc" EXTRA_CLOBBERS); \
  457. __ret = (rettype)__eax; \
  458. } \
  459. __ret; \
  460. })
  461. #define __PVOP_VCALL(op, pre, post, ...) \
  462. ({ \
  463. PVOP_VCALL_ARGS; \
  464. PVOP_TEST_NULL(op); \
  465. asm volatile(pre \
  466. paravirt_alt(PARAVIRT_CALL) \
  467. post \
  468. : PVOP_VCALL_CLOBBERS \
  469. : paravirt_type(op), \
  470. paravirt_clobber(CLBR_ANY), \
  471. ##__VA_ARGS__ \
  472. : "memory", "cc" VEXTRA_CLOBBERS); \
  473. })
  474. #define PVOP_CALL0(rettype, op) \
  475. __PVOP_CALL(rettype, op, "", "")
  476. #define PVOP_VCALL0(op) \
  477. __PVOP_VCALL(op, "", "")
  478. #define PVOP_CALL1(rettype, op, arg1) \
  479. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)))
  480. #define PVOP_VCALL1(op, arg1) \
  481. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)))
  482. #define PVOP_CALL2(rettype, op, arg1, arg2) \
  483. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  484. "1" ((unsigned long)(arg2)))
  485. #define PVOP_VCALL2(op, arg1, arg2) \
  486. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  487. "1" ((unsigned long)(arg2)))
  488. #define PVOP_CALL3(rettype, op, arg1, arg2, arg3) \
  489. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  490. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  491. #define PVOP_VCALL3(op, arg1, arg2, arg3) \
  492. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  493. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)))
  494. /* This is the only difference in x86_64. We can make it much simpler */
  495. #ifdef CONFIG_X86_32
  496. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  497. __PVOP_CALL(rettype, op, \
  498. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  499. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  500. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  501. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  502. __PVOP_VCALL(op, \
  503. "push %[_arg4];", "lea 4(%%esp),%%esp;", \
  504. "0" ((u32)(arg1)), "1" ((u32)(arg2)), \
  505. "2" ((u32)(arg3)), [_arg4] "mr" ((u32)(arg4)))
  506. #else
  507. #define PVOP_CALL4(rettype, op, arg1, arg2, arg3, arg4) \
  508. __PVOP_CALL(rettype, op, "", "", "0" ((unsigned long)(arg1)), \
  509. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  510. "3"((unsigned long)(arg4)))
  511. #define PVOP_VCALL4(op, arg1, arg2, arg3, arg4) \
  512. __PVOP_VCALL(op, "", "", "0" ((unsigned long)(arg1)), \
  513. "1"((unsigned long)(arg2)), "2"((unsigned long)(arg3)), \
  514. "3"((unsigned long)(arg4)))
  515. #endif
  516. static inline int paravirt_enabled(void)
  517. {
  518. return pv_info.paravirt_enabled;
  519. }
  520. static inline void load_sp0(struct tss_struct *tss,
  521. struct thread_struct *thread)
  522. {
  523. PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
  524. }
  525. #define ARCH_SETUP pv_init_ops.arch_setup();
  526. static inline unsigned long get_wallclock(void)
  527. {
  528. return PVOP_CALL0(unsigned long, pv_time_ops.get_wallclock);
  529. }
  530. static inline int set_wallclock(unsigned long nowtime)
  531. {
  532. return PVOP_CALL1(int, pv_time_ops.set_wallclock, nowtime);
  533. }
  534. static inline void (*choose_time_init(void))(void)
  535. {
  536. return pv_time_ops.time_init;
  537. }
  538. /* The paravirtualized CPUID instruction. */
  539. static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
  540. unsigned int *ecx, unsigned int *edx)
  541. {
  542. PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
  543. }
  544. /*
  545. * These special macros can be used to get or set a debugging register
  546. */
  547. static inline unsigned long paravirt_get_debugreg(int reg)
  548. {
  549. return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
  550. }
  551. #define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
  552. static inline void set_debugreg(unsigned long val, int reg)
  553. {
  554. PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
  555. }
  556. static inline void clts(void)
  557. {
  558. PVOP_VCALL0(pv_cpu_ops.clts);
  559. }
  560. static inline unsigned long read_cr0(void)
  561. {
  562. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
  563. }
  564. static inline void write_cr0(unsigned long x)
  565. {
  566. PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
  567. }
  568. static inline unsigned long read_cr2(void)
  569. {
  570. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
  571. }
  572. static inline void write_cr2(unsigned long x)
  573. {
  574. PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
  575. }
  576. static inline unsigned long read_cr3(void)
  577. {
  578. return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
  579. }
  580. static inline void write_cr3(unsigned long x)
  581. {
  582. PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
  583. }
  584. static inline unsigned long read_cr4(void)
  585. {
  586. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
  587. }
  588. static inline unsigned long read_cr4_safe(void)
  589. {
  590. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
  591. }
  592. static inline void write_cr4(unsigned long x)
  593. {
  594. PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
  595. }
  596. #ifdef CONFIG_X86_64
  597. static inline unsigned long read_cr8(void)
  598. {
  599. return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
  600. }
  601. static inline void write_cr8(unsigned long x)
  602. {
  603. PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
  604. }
  605. #endif
  606. static inline void raw_safe_halt(void)
  607. {
  608. PVOP_VCALL0(pv_irq_ops.safe_halt);
  609. }
  610. static inline void halt(void)
  611. {
  612. PVOP_VCALL0(pv_irq_ops.safe_halt);
  613. }
  614. static inline void wbinvd(void)
  615. {
  616. PVOP_VCALL0(pv_cpu_ops.wbinvd);
  617. }
  618. #define get_kernel_rpl() (pv_info.kernel_rpl)
  619. static inline u64 paravirt_read_msr(unsigned msr, int *err)
  620. {
  621. return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
  622. }
  623. static inline u64 paravirt_read_msr_amd(unsigned msr, int *err)
  624. {
  625. return PVOP_CALL2(u64, pv_cpu_ops.read_msr_amd, msr, err);
  626. }
  627. static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
  628. {
  629. return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
  630. }
  631. /* These should all do BUG_ON(_err), but our headers are too tangled. */
  632. #define rdmsr(msr, val1, val2) \
  633. do { \
  634. int _err; \
  635. u64 _l = paravirt_read_msr(msr, &_err); \
  636. val1 = (u32)_l; \
  637. val2 = _l >> 32; \
  638. } while (0)
  639. #define wrmsr(msr, val1, val2) \
  640. do { \
  641. paravirt_write_msr(msr, val1, val2); \
  642. } while (0)
  643. #define rdmsrl(msr, val) \
  644. do { \
  645. int _err; \
  646. val = paravirt_read_msr(msr, &_err); \
  647. } while (0)
  648. #define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
  649. #define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
  650. /* rdmsr with exception handling */
  651. #define rdmsr_safe(msr, a, b) \
  652. ({ \
  653. int _err; \
  654. u64 _l = paravirt_read_msr(msr, &_err); \
  655. (*a) = (u32)_l; \
  656. (*b) = _l >> 32; \
  657. _err; \
  658. })
  659. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  660. {
  661. int err;
  662. *p = paravirt_read_msr(msr, &err);
  663. return err;
  664. }
  665. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  666. {
  667. int err;
  668. *p = paravirt_read_msr_amd(msr, &err);
  669. return err;
  670. }
  671. static inline u64 paravirt_read_tsc(void)
  672. {
  673. return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
  674. }
  675. #define rdtscl(low) \
  676. do { \
  677. u64 _l = paravirt_read_tsc(); \
  678. low = (int)_l; \
  679. } while (0)
  680. #define rdtscll(val) (val = paravirt_read_tsc())
  681. static inline unsigned long long paravirt_sched_clock(void)
  682. {
  683. return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
  684. }
  685. #define calibrate_tsc() (pv_time_ops.get_tsc_khz())
  686. static inline unsigned long long paravirt_read_pmc(int counter)
  687. {
  688. return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
  689. }
  690. #define rdpmc(counter, low, high) \
  691. do { \
  692. u64 _l = paravirt_read_pmc(counter); \
  693. low = (u32)_l; \
  694. high = _l >> 32; \
  695. } while (0)
  696. static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
  697. {
  698. return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
  699. }
  700. #define rdtscp(low, high, aux) \
  701. do { \
  702. int __aux; \
  703. unsigned long __val = paravirt_rdtscp(&__aux); \
  704. (low) = (u32)__val; \
  705. (high) = (u32)(__val >> 32); \
  706. (aux) = __aux; \
  707. } while (0)
  708. #define rdtscpll(val, aux) \
  709. do { \
  710. unsigned long __aux; \
  711. val = paravirt_rdtscp(&__aux); \
  712. (aux) = __aux; \
  713. } while (0)
  714. static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
  715. {
  716. PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
  717. }
  718. static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
  719. {
  720. PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
  721. }
  722. static inline void load_TR_desc(void)
  723. {
  724. PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
  725. }
  726. static inline void load_gdt(const struct desc_ptr *dtr)
  727. {
  728. PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
  729. }
  730. static inline void load_idt(const struct desc_ptr *dtr)
  731. {
  732. PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
  733. }
  734. static inline void set_ldt(const void *addr, unsigned entries)
  735. {
  736. PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
  737. }
  738. static inline void store_gdt(struct desc_ptr *dtr)
  739. {
  740. PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
  741. }
  742. static inline void store_idt(struct desc_ptr *dtr)
  743. {
  744. PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
  745. }
  746. static inline unsigned long paravirt_store_tr(void)
  747. {
  748. return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
  749. }
  750. #define store_tr(tr) ((tr) = paravirt_store_tr())
  751. static inline void load_TLS(struct thread_struct *t, unsigned cpu)
  752. {
  753. PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
  754. }
  755. #ifdef CONFIG_X86_64
  756. static inline void load_gs_index(unsigned int gs)
  757. {
  758. PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
  759. }
  760. #endif
  761. static inline void write_ldt_entry(struct desc_struct *dt, int entry,
  762. const void *desc)
  763. {
  764. PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
  765. }
  766. static inline void write_gdt_entry(struct desc_struct *dt, int entry,
  767. void *desc, int type)
  768. {
  769. PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
  770. }
  771. static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
  772. {
  773. PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
  774. }
  775. static inline void set_iopl_mask(unsigned mask)
  776. {
  777. PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
  778. }
  779. /* The paravirtualized I/O functions */
  780. static inline void slow_down_io(void)
  781. {
  782. pv_cpu_ops.io_delay();
  783. #ifdef REALLY_SLOW_IO
  784. pv_cpu_ops.io_delay();
  785. pv_cpu_ops.io_delay();
  786. pv_cpu_ops.io_delay();
  787. #endif
  788. }
  789. #ifdef CONFIG_X86_LOCAL_APIC
  790. static inline void setup_boot_clock(void)
  791. {
  792. PVOP_VCALL0(pv_apic_ops.setup_boot_clock);
  793. }
  794. static inline void setup_secondary_clock(void)
  795. {
  796. PVOP_VCALL0(pv_apic_ops.setup_secondary_clock);
  797. }
  798. #endif
  799. static inline void paravirt_post_allocator_init(void)
  800. {
  801. if (pv_init_ops.post_allocator_init)
  802. (*pv_init_ops.post_allocator_init)();
  803. }
  804. static inline void paravirt_pagetable_setup_start(pgd_t *base)
  805. {
  806. (*pv_mmu_ops.pagetable_setup_start)(base);
  807. }
  808. static inline void paravirt_pagetable_setup_done(pgd_t *base)
  809. {
  810. (*pv_mmu_ops.pagetable_setup_done)(base);
  811. }
  812. #ifdef CONFIG_SMP
  813. static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
  814. unsigned long start_esp)
  815. {
  816. PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
  817. phys_apicid, start_eip, start_esp);
  818. }
  819. #endif
  820. static inline void paravirt_activate_mm(struct mm_struct *prev,
  821. struct mm_struct *next)
  822. {
  823. PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
  824. }
  825. static inline void arch_dup_mmap(struct mm_struct *oldmm,
  826. struct mm_struct *mm)
  827. {
  828. PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
  829. }
  830. static inline void arch_exit_mmap(struct mm_struct *mm)
  831. {
  832. PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
  833. }
  834. static inline void __flush_tlb(void)
  835. {
  836. PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
  837. }
  838. static inline void __flush_tlb_global(void)
  839. {
  840. PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
  841. }
  842. static inline void __flush_tlb_single(unsigned long addr)
  843. {
  844. PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
  845. }
  846. static inline void flush_tlb_others(cpumask_t cpumask, struct mm_struct *mm,
  847. unsigned long va)
  848. {
  849. PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, &cpumask, mm, va);
  850. }
  851. static inline int paravirt_pgd_alloc(struct mm_struct *mm)
  852. {
  853. return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
  854. }
  855. static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
  856. {
  857. PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
  858. }
  859. static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
  860. {
  861. PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
  862. }
  863. static inline void paravirt_release_pte(unsigned long pfn)
  864. {
  865. PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
  866. }
  867. static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
  868. {
  869. PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
  870. }
  871. static inline void paravirt_alloc_pmd_clone(unsigned long pfn, unsigned long clonepfn,
  872. unsigned long start, unsigned long count)
  873. {
  874. PVOP_VCALL4(pv_mmu_ops.alloc_pmd_clone, pfn, clonepfn, start, count);
  875. }
  876. static inline void paravirt_release_pmd(unsigned long pfn)
  877. {
  878. PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
  879. }
  880. static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
  881. {
  882. PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
  883. }
  884. static inline void paravirt_release_pud(unsigned long pfn)
  885. {
  886. PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
  887. }
  888. #ifdef CONFIG_HIGHPTE
  889. static inline void *kmap_atomic_pte(struct page *page, enum km_type type)
  890. {
  891. unsigned long ret;
  892. ret = PVOP_CALL2(unsigned long, pv_mmu_ops.kmap_atomic_pte, page, type);
  893. return (void *)ret;
  894. }
  895. #endif
  896. static inline void pte_update(struct mm_struct *mm, unsigned long addr,
  897. pte_t *ptep)
  898. {
  899. PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
  900. }
  901. static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
  902. pte_t *ptep)
  903. {
  904. PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
  905. }
  906. static inline pte_t __pte(pteval_t val)
  907. {
  908. pteval_t ret;
  909. if (sizeof(pteval_t) > sizeof(long))
  910. ret = PVOP_CALL2(pteval_t,
  911. pv_mmu_ops.make_pte,
  912. val, (u64)val >> 32);
  913. else
  914. ret = PVOP_CALL1(pteval_t,
  915. pv_mmu_ops.make_pte,
  916. val);
  917. return (pte_t) { .pte = ret };
  918. }
  919. static inline pteval_t pte_val(pte_t pte)
  920. {
  921. pteval_t ret;
  922. if (sizeof(pteval_t) > sizeof(long))
  923. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_val,
  924. pte.pte, (u64)pte.pte >> 32);
  925. else
  926. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_val,
  927. pte.pte);
  928. return ret;
  929. }
  930. static inline pteval_t pte_flags(pte_t pte)
  931. {
  932. pteval_t ret;
  933. if (sizeof(pteval_t) > sizeof(long))
  934. ret = PVOP_CALL2(pteval_t, pv_mmu_ops.pte_flags,
  935. pte.pte, (u64)pte.pte >> 32);
  936. else
  937. ret = PVOP_CALL1(pteval_t, pv_mmu_ops.pte_flags,
  938. pte.pte);
  939. #ifdef CONFIG_PARAVIRT_DEBUG
  940. BUG_ON(ret & PTE_PFN_MASK);
  941. #endif
  942. return ret;
  943. }
  944. static inline pgd_t __pgd(pgdval_t val)
  945. {
  946. pgdval_t ret;
  947. if (sizeof(pgdval_t) > sizeof(long))
  948. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.make_pgd,
  949. val, (u64)val >> 32);
  950. else
  951. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.make_pgd,
  952. val);
  953. return (pgd_t) { ret };
  954. }
  955. static inline pgdval_t pgd_val(pgd_t pgd)
  956. {
  957. pgdval_t ret;
  958. if (sizeof(pgdval_t) > sizeof(long))
  959. ret = PVOP_CALL2(pgdval_t, pv_mmu_ops.pgd_val,
  960. pgd.pgd, (u64)pgd.pgd >> 32);
  961. else
  962. ret = PVOP_CALL1(pgdval_t, pv_mmu_ops.pgd_val,
  963. pgd.pgd);
  964. return ret;
  965. }
  966. #define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
  967. static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
  968. pte_t *ptep)
  969. {
  970. pteval_t ret;
  971. ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
  972. mm, addr, ptep);
  973. return (pte_t) { .pte = ret };
  974. }
  975. static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
  976. pte_t *ptep, pte_t pte)
  977. {
  978. if (sizeof(pteval_t) > sizeof(long))
  979. /* 5 arg words */
  980. pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
  981. else
  982. PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
  983. mm, addr, ptep, pte.pte);
  984. }
  985. static inline void set_pte(pte_t *ptep, pte_t pte)
  986. {
  987. if (sizeof(pteval_t) > sizeof(long))
  988. PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
  989. pte.pte, (u64)pte.pte >> 32);
  990. else
  991. PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
  992. pte.pte);
  993. }
  994. static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
  995. pte_t *ptep, pte_t pte)
  996. {
  997. if (sizeof(pteval_t) > sizeof(long))
  998. /* 5 arg words */
  999. pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
  1000. else
  1001. PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
  1002. }
  1003. static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
  1004. {
  1005. pmdval_t val = native_pmd_val(pmd);
  1006. if (sizeof(pmdval_t) > sizeof(long))
  1007. PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
  1008. else
  1009. PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
  1010. }
  1011. #if PAGETABLE_LEVELS >= 3
  1012. static inline pmd_t __pmd(pmdval_t val)
  1013. {
  1014. pmdval_t ret;
  1015. if (sizeof(pmdval_t) > sizeof(long))
  1016. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.make_pmd,
  1017. val, (u64)val >> 32);
  1018. else
  1019. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.make_pmd,
  1020. val);
  1021. return (pmd_t) { ret };
  1022. }
  1023. static inline pmdval_t pmd_val(pmd_t pmd)
  1024. {
  1025. pmdval_t ret;
  1026. if (sizeof(pmdval_t) > sizeof(long))
  1027. ret = PVOP_CALL2(pmdval_t, pv_mmu_ops.pmd_val,
  1028. pmd.pmd, (u64)pmd.pmd >> 32);
  1029. else
  1030. ret = PVOP_CALL1(pmdval_t, pv_mmu_ops.pmd_val,
  1031. pmd.pmd);
  1032. return ret;
  1033. }
  1034. static inline void set_pud(pud_t *pudp, pud_t pud)
  1035. {
  1036. pudval_t val = native_pud_val(pud);
  1037. if (sizeof(pudval_t) > sizeof(long))
  1038. PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
  1039. val, (u64)val >> 32);
  1040. else
  1041. PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
  1042. val);
  1043. }
  1044. #if PAGETABLE_LEVELS == 4
  1045. static inline pud_t __pud(pudval_t val)
  1046. {
  1047. pudval_t ret;
  1048. if (sizeof(pudval_t) > sizeof(long))
  1049. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.make_pud,
  1050. val, (u64)val >> 32);
  1051. else
  1052. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.make_pud,
  1053. val);
  1054. return (pud_t) { ret };
  1055. }
  1056. static inline pudval_t pud_val(pud_t pud)
  1057. {
  1058. pudval_t ret;
  1059. if (sizeof(pudval_t) > sizeof(long))
  1060. ret = PVOP_CALL2(pudval_t, pv_mmu_ops.pud_val,
  1061. pud.pud, (u64)pud.pud >> 32);
  1062. else
  1063. ret = PVOP_CALL1(pudval_t, pv_mmu_ops.pud_val,
  1064. pud.pud);
  1065. return ret;
  1066. }
  1067. static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
  1068. {
  1069. pgdval_t val = native_pgd_val(pgd);
  1070. if (sizeof(pgdval_t) > sizeof(long))
  1071. PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
  1072. val, (u64)val >> 32);
  1073. else
  1074. PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
  1075. val);
  1076. }
  1077. static inline void pgd_clear(pgd_t *pgdp)
  1078. {
  1079. set_pgd(pgdp, __pgd(0));
  1080. }
  1081. static inline void pud_clear(pud_t *pudp)
  1082. {
  1083. set_pud(pudp, __pud(0));
  1084. }
  1085. #endif /* PAGETABLE_LEVELS == 4 */
  1086. #endif /* PAGETABLE_LEVELS >= 3 */
  1087. #ifdef CONFIG_X86_PAE
  1088. /* Special-case pte-setting operations for PAE, which can't update a
  1089. 64-bit pte atomically */
  1090. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1091. {
  1092. PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
  1093. pte.pte, pte.pte >> 32);
  1094. }
  1095. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1096. pte_t *ptep, pte_t pte)
  1097. {
  1098. /* 5 arg words */
  1099. pv_mmu_ops.set_pte_present(mm, addr, ptep, pte);
  1100. }
  1101. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1102. pte_t *ptep)
  1103. {
  1104. PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
  1105. }
  1106. static inline void pmd_clear(pmd_t *pmdp)
  1107. {
  1108. PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
  1109. }
  1110. #else /* !CONFIG_X86_PAE */
  1111. static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
  1112. {
  1113. set_pte(ptep, pte);
  1114. }
  1115. static inline void set_pte_present(struct mm_struct *mm, unsigned long addr,
  1116. pte_t *ptep, pte_t pte)
  1117. {
  1118. set_pte(ptep, pte);
  1119. }
  1120. static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
  1121. pte_t *ptep)
  1122. {
  1123. set_pte_at(mm, addr, ptep, __pte(0));
  1124. }
  1125. static inline void pmd_clear(pmd_t *pmdp)
  1126. {
  1127. set_pmd(pmdp, __pmd(0));
  1128. }
  1129. #endif /* CONFIG_X86_PAE */
  1130. /* Lazy mode for batching updates / context switch */
  1131. enum paravirt_lazy_mode {
  1132. PARAVIRT_LAZY_NONE,
  1133. PARAVIRT_LAZY_MMU,
  1134. PARAVIRT_LAZY_CPU,
  1135. };
  1136. enum paravirt_lazy_mode paravirt_get_lazy_mode(void);
  1137. void paravirt_enter_lazy_cpu(void);
  1138. void paravirt_leave_lazy_cpu(void);
  1139. void paravirt_enter_lazy_mmu(void);
  1140. void paravirt_leave_lazy_mmu(void);
  1141. void paravirt_leave_lazy(enum paravirt_lazy_mode mode);
  1142. #define __HAVE_ARCH_ENTER_LAZY_CPU_MODE
  1143. static inline void arch_enter_lazy_cpu_mode(void)
  1144. {
  1145. PVOP_VCALL0(pv_cpu_ops.lazy_mode.enter);
  1146. }
  1147. static inline void arch_leave_lazy_cpu_mode(void)
  1148. {
  1149. PVOP_VCALL0(pv_cpu_ops.lazy_mode.leave);
  1150. }
  1151. void arch_flush_lazy_cpu_mode(void);
  1152. #define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
  1153. static inline void arch_enter_lazy_mmu_mode(void)
  1154. {
  1155. PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
  1156. }
  1157. static inline void arch_leave_lazy_mmu_mode(void)
  1158. {
  1159. PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
  1160. }
  1161. void arch_flush_lazy_mmu_mode(void);
  1162. static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
  1163. unsigned long phys, pgprot_t flags)
  1164. {
  1165. pv_mmu_ops.set_fixmap(idx, phys, flags);
  1166. }
  1167. void _paravirt_nop(void);
  1168. #define paravirt_nop ((void *)_paravirt_nop)
  1169. void paravirt_use_bytelocks(void);
  1170. #ifdef CONFIG_SMP
  1171. static inline int __raw_spin_is_locked(struct raw_spinlock *lock)
  1172. {
  1173. return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
  1174. }
  1175. static inline int __raw_spin_is_contended(struct raw_spinlock *lock)
  1176. {
  1177. return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
  1178. }
  1179. static __always_inline void __raw_spin_lock(struct raw_spinlock *lock)
  1180. {
  1181. PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
  1182. }
  1183. static __always_inline void __raw_spin_lock_flags(struct raw_spinlock *lock,
  1184. unsigned long flags)
  1185. {
  1186. PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
  1187. }
  1188. static __always_inline int __raw_spin_trylock(struct raw_spinlock *lock)
  1189. {
  1190. return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
  1191. }
  1192. static __always_inline void __raw_spin_unlock(struct raw_spinlock *lock)
  1193. {
  1194. PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
  1195. }
  1196. #endif
  1197. /* These all sit in the .parainstructions section to tell us what to patch. */
  1198. struct paravirt_patch_site {
  1199. u8 *instr; /* original instructions */
  1200. u8 instrtype; /* type of this instruction */
  1201. u8 len; /* length of original instruction */
  1202. u16 clobbers; /* what registers you may clobber */
  1203. };
  1204. extern struct paravirt_patch_site __parainstructions[],
  1205. __parainstructions_end[];
  1206. #ifdef CONFIG_X86_32
  1207. #define PV_SAVE_REGS "pushl %%ecx; pushl %%edx;"
  1208. #define PV_RESTORE_REGS "popl %%edx; popl %%ecx"
  1209. #define PV_FLAGS_ARG "0"
  1210. #define PV_EXTRA_CLOBBERS
  1211. #define PV_VEXTRA_CLOBBERS
  1212. #else
  1213. /* We save some registers, but all of them, that's too much. We clobber all
  1214. * caller saved registers but the argument parameter */
  1215. #define PV_SAVE_REGS "pushq %%rdi;"
  1216. #define PV_RESTORE_REGS "popq %%rdi;"
  1217. #define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
  1218. #define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
  1219. #define PV_FLAGS_ARG "D"
  1220. #endif
  1221. static inline unsigned long __raw_local_save_flags(void)
  1222. {
  1223. unsigned long f;
  1224. asm volatile(paravirt_alt(PV_SAVE_REGS
  1225. PARAVIRT_CALL
  1226. PV_RESTORE_REGS)
  1227. : "=a"(f)
  1228. : paravirt_type(pv_irq_ops.save_fl),
  1229. paravirt_clobber(CLBR_EAX)
  1230. : "memory", "cc" PV_VEXTRA_CLOBBERS);
  1231. return f;
  1232. }
  1233. static inline void raw_local_irq_restore(unsigned long f)
  1234. {
  1235. asm volatile(paravirt_alt(PV_SAVE_REGS
  1236. PARAVIRT_CALL
  1237. PV_RESTORE_REGS)
  1238. : "=a"(f)
  1239. : PV_FLAGS_ARG(f),
  1240. paravirt_type(pv_irq_ops.restore_fl),
  1241. paravirt_clobber(CLBR_EAX)
  1242. : "memory", "cc" PV_EXTRA_CLOBBERS);
  1243. }
  1244. static inline void raw_local_irq_disable(void)
  1245. {
  1246. asm volatile(paravirt_alt(PV_SAVE_REGS
  1247. PARAVIRT_CALL
  1248. PV_RESTORE_REGS)
  1249. :
  1250. : paravirt_type(pv_irq_ops.irq_disable),
  1251. paravirt_clobber(CLBR_EAX)
  1252. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1253. }
  1254. static inline void raw_local_irq_enable(void)
  1255. {
  1256. asm volatile(paravirt_alt(PV_SAVE_REGS
  1257. PARAVIRT_CALL
  1258. PV_RESTORE_REGS)
  1259. :
  1260. : paravirt_type(pv_irq_ops.irq_enable),
  1261. paravirt_clobber(CLBR_EAX)
  1262. : "memory", "eax", "cc" PV_EXTRA_CLOBBERS);
  1263. }
  1264. static inline unsigned long __raw_local_irq_save(void)
  1265. {
  1266. unsigned long f;
  1267. f = __raw_local_save_flags();
  1268. raw_local_irq_disable();
  1269. return f;
  1270. }
  1271. /* Make sure as little as possible of this mess escapes. */
  1272. #undef PARAVIRT_CALL
  1273. #undef __PVOP_CALL
  1274. #undef __PVOP_VCALL
  1275. #undef PVOP_VCALL0
  1276. #undef PVOP_CALL0
  1277. #undef PVOP_VCALL1
  1278. #undef PVOP_CALL1
  1279. #undef PVOP_VCALL2
  1280. #undef PVOP_CALL2
  1281. #undef PVOP_VCALL3
  1282. #undef PVOP_CALL3
  1283. #undef PVOP_VCALL4
  1284. #undef PVOP_CALL4
  1285. #else /* __ASSEMBLY__ */
  1286. #define _PVSITE(ptype, clobbers, ops, word, algn) \
  1287. 771:; \
  1288. ops; \
  1289. 772:; \
  1290. .pushsection .parainstructions,"a"; \
  1291. .align algn; \
  1292. word 771b; \
  1293. .byte ptype; \
  1294. .byte 772b-771b; \
  1295. .short clobbers; \
  1296. .popsection
  1297. #ifdef CONFIG_X86_64
  1298. #define PV_SAVE_REGS \
  1299. push %rax; \
  1300. push %rcx; \
  1301. push %rdx; \
  1302. push %rsi; \
  1303. push %rdi; \
  1304. push %r8; \
  1305. push %r9; \
  1306. push %r10; \
  1307. push %r11
  1308. #define PV_RESTORE_REGS \
  1309. pop %r11; \
  1310. pop %r10; \
  1311. pop %r9; \
  1312. pop %r8; \
  1313. pop %rdi; \
  1314. pop %rsi; \
  1315. pop %rdx; \
  1316. pop %rcx; \
  1317. pop %rax
  1318. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
  1319. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
  1320. #define PARA_INDIRECT(addr) *addr(%rip)
  1321. #else
  1322. #define PV_SAVE_REGS pushl %eax; pushl %edi; pushl %ecx; pushl %edx
  1323. #define PV_RESTORE_REGS popl %edx; popl %ecx; popl %edi; popl %eax
  1324. #define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
  1325. #define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
  1326. #define PARA_INDIRECT(addr) *%cs:addr
  1327. #endif
  1328. #define INTERRUPT_RETURN \
  1329. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
  1330. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
  1331. #define DISABLE_INTERRUPTS(clobbers) \
  1332. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
  1333. PV_SAVE_REGS; \
  1334. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
  1335. PV_RESTORE_REGS;) \
  1336. #define ENABLE_INTERRUPTS(clobbers) \
  1337. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
  1338. PV_SAVE_REGS; \
  1339. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
  1340. PV_RESTORE_REGS;)
  1341. #define USERGS_SYSRET32 \
  1342. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
  1343. CLBR_NONE, \
  1344. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
  1345. #ifdef CONFIG_X86_32
  1346. #define GET_CR0_INTO_EAX \
  1347. push %ecx; push %edx; \
  1348. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
  1349. pop %edx; pop %ecx
  1350. #define ENABLE_INTERRUPTS_SYSEXIT \
  1351. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  1352. CLBR_NONE, \
  1353. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  1354. #else /* !CONFIG_X86_32 */
  1355. /*
  1356. * If swapgs is used while the userspace stack is still current,
  1357. * there's no way to call a pvop. The PV replacement *must* be
  1358. * inlined, or the swapgs instruction must be trapped and emulated.
  1359. */
  1360. #define SWAPGS_UNSAFE_STACK \
  1361. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1362. swapgs)
  1363. #define SWAPGS \
  1364. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
  1365. PV_SAVE_REGS; \
  1366. call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs); \
  1367. PV_RESTORE_REGS \
  1368. )
  1369. #define GET_CR2_INTO_RCX \
  1370. call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
  1371. movq %rax, %rcx; \
  1372. xorq %rax, %rax;
  1373. #define PARAVIRT_ADJUST_EXCEPTION_FRAME \
  1374. PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
  1375. CLBR_NONE, \
  1376. call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
  1377. #define USERGS_SYSRET64 \
  1378. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
  1379. CLBR_NONE, \
  1380. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
  1381. #define ENABLE_INTERRUPTS_SYSEXIT32 \
  1382. PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
  1383. CLBR_NONE, \
  1384. jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
  1385. #endif /* CONFIG_X86_32 */
  1386. #endif /* __ASSEMBLY__ */
  1387. #endif /* CONFIG_PARAVIRT */
  1388. #endif /* _ASM_X86_PARAVIRT_H */