tlv320dac33.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/slab.h>
  34. #include <sound/core.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/soc.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. /*
  43. * The internal FIFO is 24576 bytes long
  44. * It can be configured to hold 16bit or 24bit samples
  45. * In 16bit configuration the FIFO can hold 6144 stereo samples
  46. * In 24bit configuration the FIFO can hold 4096 stereo samples
  47. */
  48. #define DAC33_FIFO_SIZE_16BIT 6144
  49. #define DAC33_FIFO_SIZE_24BIT 4096
  50. #define DAC33_MODE7_MARGIN 10 /* Safety margin for FIFO in Mode7 */
  51. #define BURST_BASEFREQ_HZ 49152000
  52. #define SAMPLES_TO_US(rate, samples) \
  53. (1000000000 / ((rate * 1000) / samples))
  54. #define US_TO_SAMPLES(rate, us) \
  55. (rate / (1000000 / (us < 1000000 ? us : 1000000)))
  56. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  57. ((samples * 5000) / ((burstrate * 5000) / (burstrate - playrate)))
  58. static void dac33_calculate_times(struct snd_pcm_substream *substream);
  59. static int dac33_prepare_chip(struct snd_pcm_substream *substream);
  60. enum dac33_state {
  61. DAC33_IDLE = 0,
  62. DAC33_PREFILL,
  63. DAC33_PLAYBACK,
  64. DAC33_FLUSH,
  65. };
  66. enum dac33_fifo_modes {
  67. DAC33_FIFO_BYPASS = 0,
  68. DAC33_FIFO_MODE1,
  69. DAC33_FIFO_MODE7,
  70. DAC33_FIFO_LAST_MODE,
  71. };
  72. #define DAC33_NUM_SUPPLIES 3
  73. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  74. "AVDD",
  75. "DVDD",
  76. "IOVDD",
  77. };
  78. struct tlv320dac33_priv {
  79. struct mutex mutex;
  80. struct workqueue_struct *dac33_wq;
  81. struct work_struct work;
  82. struct snd_soc_codec *codec;
  83. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  84. struct snd_pcm_substream *substream;
  85. int power_gpio;
  86. int chip_power;
  87. int irq;
  88. unsigned int refclk;
  89. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  90. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  91. unsigned int fifo_size; /* Size of the FIFO in samples */
  92. unsigned int nsample; /* burst read amount from host */
  93. int mode1_latency; /* latency caused by the i2c writes in
  94. * us */
  95. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  96. unsigned int burst_rate; /* Interface speed in Burst modes */
  97. int keep_bclk; /* Keep the BCLK continuously running
  98. * in FIFO modes */
  99. spinlock_t lock;
  100. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  101. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  102. unsigned int mode1_us_burst; /* Time to burst read n number of
  103. * samples */
  104. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  105. unsigned int uthr;
  106. enum dac33_state state;
  107. enum snd_soc_control_type control_type;
  108. void *control_data;
  109. };
  110. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  111. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  122. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  123. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  125. 0x00, 0x00, /* 0x38 - 0x39 */
  126. /* Registers 0x3a - 0x3f are reserved */
  127. 0x00, 0x00, /* 0x3a - 0x3b */
  128. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  129. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  130. 0x00, 0x80, /* 0x44 - 0x45 */
  131. /* Registers 0x46 - 0x47 are reserved */
  132. 0x80, 0x80, /* 0x46 - 0x47 */
  133. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  134. /* Registers 0x4b - 0x7c are reserved */
  135. 0x00, /* 0x4b */
  136. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  147. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  148. 0x00, /* 0x7c */
  149. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  150. };
  151. /* Register read and write */
  152. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  153. unsigned reg)
  154. {
  155. u8 *cache = codec->reg_cache;
  156. if (reg >= DAC33_CACHEREGNUM)
  157. return 0;
  158. return cache[reg];
  159. }
  160. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  161. u8 reg, u8 value)
  162. {
  163. u8 *cache = codec->reg_cache;
  164. if (reg >= DAC33_CACHEREGNUM)
  165. return;
  166. cache[reg] = value;
  167. }
  168. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  169. u8 *value)
  170. {
  171. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  172. int val, ret = 0;
  173. *value = reg & 0xff;
  174. /* If powered off, return the cached value */
  175. if (dac33->chip_power) {
  176. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  177. if (val < 0) {
  178. dev_err(codec->dev, "Read failed (%d)\n", val);
  179. value[0] = dac33_read_reg_cache(codec, reg);
  180. ret = val;
  181. } else {
  182. value[0] = val;
  183. dac33_write_reg_cache(codec, reg, val);
  184. }
  185. } else {
  186. value[0] = dac33_read_reg_cache(codec, reg);
  187. }
  188. return ret;
  189. }
  190. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  191. unsigned int value)
  192. {
  193. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  194. u8 data[2];
  195. int ret = 0;
  196. /*
  197. * data is
  198. * D15..D8 dac33 register offset
  199. * D7...D0 register data
  200. */
  201. data[0] = reg & 0xff;
  202. data[1] = value & 0xff;
  203. dac33_write_reg_cache(codec, data[0], data[1]);
  204. if (dac33->chip_power) {
  205. ret = codec->hw_write(codec->control_data, data, 2);
  206. if (ret != 2)
  207. dev_err(codec->dev, "Write failed (%d)\n", ret);
  208. else
  209. ret = 0;
  210. }
  211. return ret;
  212. }
  213. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  214. unsigned int value)
  215. {
  216. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  217. int ret;
  218. mutex_lock(&dac33->mutex);
  219. ret = dac33_write(codec, reg, value);
  220. mutex_unlock(&dac33->mutex);
  221. return ret;
  222. }
  223. #define DAC33_I2C_ADDR_AUTOINC 0x80
  224. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  225. unsigned int value)
  226. {
  227. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  228. u8 data[3];
  229. int ret = 0;
  230. /*
  231. * data is
  232. * D23..D16 dac33 register offset
  233. * D15..D8 register data MSB
  234. * D7...D0 register data LSB
  235. */
  236. data[0] = reg & 0xff;
  237. data[1] = (value >> 8) & 0xff;
  238. data[2] = value & 0xff;
  239. dac33_write_reg_cache(codec, data[0], data[1]);
  240. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  241. if (dac33->chip_power) {
  242. /* We need to set autoincrement mode for 16 bit writes */
  243. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  244. ret = codec->hw_write(codec->control_data, data, 3);
  245. if (ret != 3)
  246. dev_err(codec->dev, "Write failed (%d)\n", ret);
  247. else
  248. ret = 0;
  249. }
  250. return ret;
  251. }
  252. static void dac33_init_chip(struct snd_soc_codec *codec)
  253. {
  254. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  255. if (unlikely(!dac33->chip_power))
  256. return;
  257. /* A : DAC sample rate Fsref/1.5 */
  258. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  259. /* B : DAC src=normal, not muted */
  260. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  261. DAC33_DACSRCL_LEFT);
  262. /* C : (defaults) */
  263. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  264. /* 73 : volume soft stepping control,
  265. clock source = internal osc (?) */
  266. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  267. /* Restore only selected registers (gains mostly) */
  268. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  269. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  270. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  271. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  272. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  273. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  274. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  275. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  276. dac33_write(codec, DAC33_OUT_AMP_CTRL,
  277. dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));
  278. dac33_write(codec, DAC33_LDAC_PWR_CTRL,
  279. dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
  280. dac33_write(codec, DAC33_RDAC_PWR_CTRL,
  281. dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
  282. }
  283. static inline int dac33_read_id(struct snd_soc_codec *codec)
  284. {
  285. int i, ret = 0;
  286. u8 reg;
  287. for (i = 0; i < 3; i++) {
  288. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  289. if (ret < 0)
  290. break;
  291. }
  292. return ret;
  293. }
  294. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  295. {
  296. u8 reg;
  297. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  298. if (power)
  299. reg |= DAC33_PDNALLB;
  300. else
  301. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  302. DAC33_DACRPDNB | DAC33_DACLPDNB);
  303. dac33_write(codec, DAC33_PWR_CTRL, reg);
  304. }
  305. static inline void dac33_disable_digital(struct snd_soc_codec *codec)
  306. {
  307. u8 reg;
  308. /* Stop the DAI clock */
  309. reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  310. reg &= ~DAC33_BCLKON;
  311. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);
  312. /* Power down the Oscillator, and DACs */
  313. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  314. reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  315. dac33_write(codec, DAC33_PWR_CTRL, reg);
  316. }
  317. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  318. {
  319. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  320. int ret = 0;
  321. mutex_lock(&dac33->mutex);
  322. /* Safety check */
  323. if (unlikely(power == dac33->chip_power)) {
  324. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  325. power ? "ON" : "OFF");
  326. goto exit;
  327. }
  328. if (power) {
  329. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  330. dac33->supplies);
  331. if (ret != 0) {
  332. dev_err(codec->dev,
  333. "Failed to enable supplies: %d\n", ret);
  334. goto exit;
  335. }
  336. if (dac33->power_gpio >= 0)
  337. gpio_set_value(dac33->power_gpio, 1);
  338. dac33->chip_power = 1;
  339. } else {
  340. dac33_soft_power(codec, 0);
  341. if (dac33->power_gpio >= 0)
  342. gpio_set_value(dac33->power_gpio, 0);
  343. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  344. dac33->supplies);
  345. if (ret != 0) {
  346. dev_err(codec->dev,
  347. "Failed to disable supplies: %d\n", ret);
  348. goto exit;
  349. }
  350. dac33->chip_power = 0;
  351. }
  352. exit:
  353. mutex_unlock(&dac33->mutex);
  354. return ret;
  355. }
  356. static int dac33_playback_event(struct snd_soc_dapm_widget *w,
  357. struct snd_kcontrol *kcontrol, int event)
  358. {
  359. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  360. switch (event) {
  361. case SND_SOC_DAPM_PRE_PMU:
  362. if (likely(dac33->substream)) {
  363. dac33_calculate_times(dac33->substream);
  364. dac33_prepare_chip(dac33->substream);
  365. }
  366. break;
  367. case SND_SOC_DAPM_POST_PMD:
  368. dac33_disable_digital(w->codec);
  369. break;
  370. }
  371. return 0;
  372. }
  373. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  374. struct snd_ctl_elem_value *ucontrol)
  375. {
  376. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  377. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  378. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  379. return 0;
  380. }
  381. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  382. struct snd_ctl_elem_value *ucontrol)
  383. {
  384. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  385. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  386. int ret = 0;
  387. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  388. return 0;
  389. /* Do not allow changes while stream is running*/
  390. if (codec->active)
  391. return -EPERM;
  392. if (ucontrol->value.integer.value[0] < 0 ||
  393. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  394. ret = -EINVAL;
  395. else
  396. dac33->fifo_mode = ucontrol->value.integer.value[0];
  397. return ret;
  398. }
  399. /* Codec operation modes */
  400. static const char *dac33_fifo_mode_texts[] = {
  401. "Bypass", "Mode 1", "Mode 7"
  402. };
  403. static const struct soc_enum dac33_fifo_mode_enum =
  404. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  405. dac33_fifo_mode_texts);
  406. /* L/R Line Output Gain */
  407. static const char *lr_lineout_gain_texts[] = {
  408. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  409. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  410. };
  411. static const struct soc_enum l_lineout_gain_enum =
  412. SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
  413. ARRAY_SIZE(lr_lineout_gain_texts),
  414. lr_lineout_gain_texts);
  415. static const struct soc_enum r_lineout_gain_enum =
  416. SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
  417. ARRAY_SIZE(lr_lineout_gain_texts),
  418. lr_lineout_gain_texts);
  419. /*
  420. * DACL/R digital volume control:
  421. * from 0 dB to -63.5 in 0.5 dB steps
  422. * Need to be inverted later on:
  423. * 0x00 == 0 dB
  424. * 0x7f == -63.5 dB
  425. */
  426. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  427. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  428. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  429. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  430. 0, 0x7f, 1, dac_digivol_tlv),
  431. SOC_DOUBLE_R("DAC Digital Playback Switch",
  432. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  433. SOC_DOUBLE_R("Line to Line Out Volume",
  434. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  435. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  436. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  437. };
  438. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  439. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  440. dac33_get_fifo_mode, dac33_set_fifo_mode),
  441. };
  442. /* Analog bypass */
  443. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  444. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  445. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  446. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  447. /* LOP L/R invert selection */
  448. static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};
  449. static const struct soc_enum dac33_left_lom_enum =
  450. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 3,
  451. ARRAY_SIZE(dac33_lr_lom_texts),
  452. dac33_lr_lom_texts);
  453. static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
  454. SOC_DAPM_ENUM("Route", dac33_left_lom_enum);
  455. static const struct soc_enum dac33_right_lom_enum =
  456. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 2,
  457. ARRAY_SIZE(dac33_lr_lom_texts),
  458. dac33_lr_lom_texts);
  459. static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
  460. SOC_DAPM_ENUM("Route", dac33_right_lom_enum);
  461. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  462. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  463. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  464. SND_SOC_DAPM_INPUT("LINEL"),
  465. SND_SOC_DAPM_INPUT("LINER"),
  466. SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
  467. SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
  468. /* Analog bypass */
  469. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  470. &dac33_dapm_abypassl_control),
  471. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  472. &dac33_dapm_abypassr_control),
  473. SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
  474. &dac33_dapm_left_lom_control),
  475. SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
  476. &dac33_dapm_right_lom_control),
  477. /*
  478. * For DAPM path, when only the anlog bypass path is enabled, and the
  479. * LOP inverted from the corresponding DAC side.
  480. * This is needed, so we can attach the DAC power supply in this case.
  481. */
  482. SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  483. SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  484. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
  485. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  486. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
  487. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  488. SND_SOC_DAPM_SUPPLY("Left DAC Power",
  489. DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
  490. SND_SOC_DAPM_SUPPLY("Right DAC Power",
  491. DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
  492. SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
  493. SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
  494. };
  495. static const struct snd_soc_dapm_route audio_map[] = {
  496. /* Analog bypass */
  497. {"Analog Left Bypass", "Switch", "LINEL"},
  498. {"Analog Right Bypass", "Switch", "LINER"},
  499. {"Output Left Amplifier", NULL, "DACL"},
  500. {"Output Right Amplifier", NULL, "DACR"},
  501. {"Left Bypass PGA", NULL, "Analog Left Bypass"},
  502. {"Right Bypass PGA", NULL, "Analog Right Bypass"},
  503. {"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
  504. {"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
  505. {"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
  506. {"Right LOM Inverted From", "LOP", "Analog Right Bypass"},
  507. {"Output Left Amplifier", NULL, "Left LOM Inverted From"},
  508. {"Output Right Amplifier", NULL, "Right LOM Inverted From"},
  509. {"DACL", NULL, "Left DAC Power"},
  510. {"DACR", NULL, "Right DAC Power"},
  511. {"Left Bypass PGA", NULL, "Left DAC Power"},
  512. {"Right Bypass PGA", NULL, "Right DAC Power"},
  513. /* output */
  514. {"LEFT_LO", NULL, "Output Left Amplifier"},
  515. {"RIGHT_LO", NULL, "Output Right Amplifier"},
  516. };
  517. static int dac33_add_widgets(struct snd_soc_codec *codec)
  518. {
  519. struct snd_soc_dapm_context *dapm = &codec->dapm;
  520. snd_soc_dapm_new_controls(dapm, dac33_dapm_widgets,
  521. ARRAY_SIZE(dac33_dapm_widgets));
  522. /* set up audio path interconnects */
  523. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  524. return 0;
  525. }
  526. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  527. enum snd_soc_bias_level level)
  528. {
  529. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  530. int ret;
  531. switch (level) {
  532. case SND_SOC_BIAS_ON:
  533. if (!dac33->substream)
  534. dac33_soft_power(codec, 1);
  535. break;
  536. case SND_SOC_BIAS_PREPARE:
  537. break;
  538. case SND_SOC_BIAS_STANDBY:
  539. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  540. /* Coming from OFF, switch on the codec */
  541. ret = dac33_hard_power(codec, 1);
  542. if (ret != 0)
  543. return ret;
  544. dac33_init_chip(codec);
  545. }
  546. break;
  547. case SND_SOC_BIAS_OFF:
  548. /* Do not power off, when the codec is already off */
  549. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  550. return 0;
  551. ret = dac33_hard_power(codec, 0);
  552. if (ret != 0)
  553. return ret;
  554. break;
  555. }
  556. codec->dapm.bias_level = level;
  557. return 0;
  558. }
  559. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  560. {
  561. struct snd_soc_codec *codec = dac33->codec;
  562. unsigned int delay;
  563. unsigned long flags;
  564. switch (dac33->fifo_mode) {
  565. case DAC33_FIFO_MODE1:
  566. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  567. DAC33_THRREG(dac33->nsample));
  568. /* Take the timestamps */
  569. spin_lock_irqsave(&dac33->lock, flags);
  570. dac33->t_stamp2 = ktime_to_us(ktime_get());
  571. dac33->t_stamp1 = dac33->t_stamp2;
  572. spin_unlock_irqrestore(&dac33->lock, flags);
  573. dac33_write16(codec, DAC33_PREFILL_MSB,
  574. DAC33_THRREG(dac33->alarm_threshold));
  575. /* Enable Alarm Threshold IRQ with a delay */
  576. delay = SAMPLES_TO_US(dac33->burst_rate,
  577. dac33->alarm_threshold) + 1000;
  578. usleep_range(delay, delay + 500);
  579. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  580. break;
  581. case DAC33_FIFO_MODE7:
  582. /* Take the timestamp */
  583. spin_lock_irqsave(&dac33->lock, flags);
  584. dac33->t_stamp1 = ktime_to_us(ktime_get());
  585. /* Move back the timestamp with drain time */
  586. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  587. spin_unlock_irqrestore(&dac33->lock, flags);
  588. dac33_write16(codec, DAC33_PREFILL_MSB,
  589. DAC33_THRREG(DAC33_MODE7_MARGIN));
  590. /* Enable Upper Threshold IRQ */
  591. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  592. break;
  593. default:
  594. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  595. dac33->fifo_mode);
  596. break;
  597. }
  598. }
  599. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  600. {
  601. struct snd_soc_codec *codec = dac33->codec;
  602. unsigned long flags;
  603. switch (dac33->fifo_mode) {
  604. case DAC33_FIFO_MODE1:
  605. /* Take the timestamp */
  606. spin_lock_irqsave(&dac33->lock, flags);
  607. dac33->t_stamp2 = ktime_to_us(ktime_get());
  608. spin_unlock_irqrestore(&dac33->lock, flags);
  609. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  610. DAC33_THRREG(dac33->nsample));
  611. break;
  612. case DAC33_FIFO_MODE7:
  613. /* At the moment we are not using interrupts in mode7 */
  614. break;
  615. default:
  616. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  617. dac33->fifo_mode);
  618. break;
  619. }
  620. }
  621. static void dac33_work(struct work_struct *work)
  622. {
  623. struct snd_soc_codec *codec;
  624. struct tlv320dac33_priv *dac33;
  625. u8 reg;
  626. dac33 = container_of(work, struct tlv320dac33_priv, work);
  627. codec = dac33->codec;
  628. mutex_lock(&dac33->mutex);
  629. switch (dac33->state) {
  630. case DAC33_PREFILL:
  631. dac33->state = DAC33_PLAYBACK;
  632. dac33_prefill_handler(dac33);
  633. break;
  634. case DAC33_PLAYBACK:
  635. dac33_playback_handler(dac33);
  636. break;
  637. case DAC33_IDLE:
  638. break;
  639. case DAC33_FLUSH:
  640. dac33->state = DAC33_IDLE;
  641. /* Mask all interrupts from dac33 */
  642. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  643. /* flush fifo */
  644. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  645. reg |= DAC33_FIFOFLUSH;
  646. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  647. break;
  648. }
  649. mutex_unlock(&dac33->mutex);
  650. }
  651. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  652. {
  653. struct snd_soc_codec *codec = dev;
  654. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  655. unsigned long flags;
  656. spin_lock_irqsave(&dac33->lock, flags);
  657. dac33->t_stamp1 = ktime_to_us(ktime_get());
  658. spin_unlock_irqrestore(&dac33->lock, flags);
  659. /* Do not schedule the workqueue in Mode7 */
  660. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  661. queue_work(dac33->dac33_wq, &dac33->work);
  662. return IRQ_HANDLED;
  663. }
  664. static void dac33_oscwait(struct snd_soc_codec *codec)
  665. {
  666. int timeout = 60;
  667. u8 reg;
  668. do {
  669. usleep_range(1000, 2000);
  670. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  671. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  672. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  673. dev_err(codec->dev,
  674. "internal oscillator calibration failed\n");
  675. }
  676. static int dac33_startup(struct snd_pcm_substream *substream,
  677. struct snd_soc_dai *dai)
  678. {
  679. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  680. struct snd_soc_codec *codec = rtd->codec;
  681. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  682. /* Stream started, save the substream pointer */
  683. dac33->substream = substream;
  684. snd_pcm_hw_constraint_msbits(substream->runtime, 0, 32, 24);
  685. return 0;
  686. }
  687. static void dac33_shutdown(struct snd_pcm_substream *substream,
  688. struct snd_soc_dai *dai)
  689. {
  690. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  691. struct snd_soc_codec *codec = rtd->codec;
  692. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  693. dac33->substream = NULL;
  694. }
  695. #define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
  696. (BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
  697. static int dac33_hw_params(struct snd_pcm_substream *substream,
  698. struct snd_pcm_hw_params *params,
  699. struct snd_soc_dai *dai)
  700. {
  701. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  702. struct snd_soc_codec *codec = rtd->codec;
  703. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  704. /* Check parameters for validity */
  705. switch (params_rate(params)) {
  706. case 44100:
  707. case 48000:
  708. break;
  709. default:
  710. dev_err(codec->dev, "unsupported rate %d\n",
  711. params_rate(params));
  712. return -EINVAL;
  713. }
  714. switch (params_format(params)) {
  715. case SNDRV_PCM_FORMAT_S16_LE:
  716. dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
  717. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
  718. break;
  719. case SNDRV_PCM_FORMAT_S32_LE:
  720. dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
  721. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
  722. break;
  723. default:
  724. dev_err(codec->dev, "unsupported format %d\n",
  725. params_format(params));
  726. return -EINVAL;
  727. }
  728. return 0;
  729. }
  730. #define CALC_OSCSET(rate, refclk) ( \
  731. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  732. #define CALC_RATIOSET(rate, refclk) ( \
  733. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  734. /*
  735. * tlv320dac33 is strict on the sequence of the register writes, if the register
  736. * writes happens in different order, than dac33 might end up in unknown state.
  737. * Use the known, working sequence of register writes to initialize the dac33.
  738. */
  739. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  740. {
  741. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  742. struct snd_soc_codec *codec = rtd->codec;
  743. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  744. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  745. u8 aictrl_a, aictrl_b, fifoctrl_a;
  746. switch (substream->runtime->rate) {
  747. case 44100:
  748. case 48000:
  749. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  750. ratioset = CALC_RATIOSET(substream->runtime->rate,
  751. dac33->refclk);
  752. break;
  753. default:
  754. dev_err(codec->dev, "unsupported rate %d\n",
  755. substream->runtime->rate);
  756. return -EINVAL;
  757. }
  758. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  759. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  760. /* Read FIFO control A, and clear FIFO flush bit */
  761. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  762. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  763. fifoctrl_a &= ~DAC33_WIDTH;
  764. switch (substream->runtime->format) {
  765. case SNDRV_PCM_FORMAT_S16_LE:
  766. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  767. fifoctrl_a |= DAC33_WIDTH;
  768. break;
  769. case SNDRV_PCM_FORMAT_S32_LE:
  770. aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
  771. break;
  772. default:
  773. dev_err(codec->dev, "unsupported format %d\n",
  774. substream->runtime->format);
  775. return -EINVAL;
  776. }
  777. mutex_lock(&dac33->mutex);
  778. if (!dac33->chip_power) {
  779. /*
  780. * Chip is not powered yet.
  781. * Do the init in the dac33_set_bias_level later.
  782. */
  783. mutex_unlock(&dac33->mutex);
  784. return 0;
  785. }
  786. dac33_soft_power(codec, 0);
  787. dac33_soft_power(codec, 1);
  788. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  789. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  790. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  791. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  792. /* calib time: 128 is a nice number ;) */
  793. dac33_write(codec, DAC33_CALIB_TIME, 128);
  794. /* adjustment treshold & step */
  795. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  796. DAC33_ADJSTEP(1));
  797. /* div=4 / gain=1 / div */
  798. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  799. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  800. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  801. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  802. dac33_oscwait(codec);
  803. if (dac33->fifo_mode) {
  804. /* Generic for all FIFO modes */
  805. /* 50-51 : ASRC Control registers */
  806. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  807. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  808. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  809. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  810. /* Set interrupts to high active */
  811. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  812. } else {
  813. /* FIFO bypass mode */
  814. /* 50-51 : ASRC Control registers */
  815. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  816. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  817. }
  818. /* Interrupt behaviour configuration */
  819. switch (dac33->fifo_mode) {
  820. case DAC33_FIFO_MODE1:
  821. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  822. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  823. break;
  824. case DAC33_FIFO_MODE7:
  825. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  826. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  827. break;
  828. default:
  829. /* in FIFO bypass mode, the interrupts are not used */
  830. break;
  831. }
  832. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  833. switch (dac33->fifo_mode) {
  834. case DAC33_FIFO_MODE1:
  835. /*
  836. * For mode1:
  837. * Disable the FIFO bypass (Enable the use of FIFO)
  838. * Select nSample mode
  839. * BCLK is only running when data is needed by DAC33
  840. */
  841. fifoctrl_a &= ~DAC33_FBYPAS;
  842. fifoctrl_a &= ~DAC33_FAUTO;
  843. if (dac33->keep_bclk)
  844. aictrl_b |= DAC33_BCLKON;
  845. else
  846. aictrl_b &= ~DAC33_BCLKON;
  847. break;
  848. case DAC33_FIFO_MODE7:
  849. /*
  850. * For mode1:
  851. * Disable the FIFO bypass (Enable the use of FIFO)
  852. * Select Threshold mode
  853. * BCLK is only running when data is needed by DAC33
  854. */
  855. fifoctrl_a &= ~DAC33_FBYPAS;
  856. fifoctrl_a |= DAC33_FAUTO;
  857. if (dac33->keep_bclk)
  858. aictrl_b |= DAC33_BCLKON;
  859. else
  860. aictrl_b &= ~DAC33_BCLKON;
  861. break;
  862. default:
  863. /*
  864. * For FIFO bypass mode:
  865. * Enable the FIFO bypass (Disable the FIFO use)
  866. * Set the BCLK as continuous
  867. */
  868. fifoctrl_a |= DAC33_FBYPAS;
  869. aictrl_b |= DAC33_BCLKON;
  870. break;
  871. }
  872. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  873. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  874. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  875. /*
  876. * BCLK divide ratio
  877. * 0: 1.5
  878. * 1: 1
  879. * 2: 2
  880. * ...
  881. * 254: 254
  882. * 255: 255
  883. */
  884. if (dac33->fifo_mode)
  885. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  886. dac33->burst_bclkdiv);
  887. else
  888. if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
  889. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  890. else
  891. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
  892. switch (dac33->fifo_mode) {
  893. case DAC33_FIFO_MODE1:
  894. dac33_write16(codec, DAC33_ATHR_MSB,
  895. DAC33_THRREG(dac33->alarm_threshold));
  896. break;
  897. case DAC33_FIFO_MODE7:
  898. /*
  899. * Configure the threshold levels, and leave 10 sample space
  900. * at the bottom, and also at the top of the FIFO
  901. */
  902. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  903. dac33_write16(codec, DAC33_LTHR_MSB,
  904. DAC33_THRREG(DAC33_MODE7_MARGIN));
  905. break;
  906. default:
  907. break;
  908. }
  909. mutex_unlock(&dac33->mutex);
  910. return 0;
  911. }
  912. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  913. {
  914. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  915. struct snd_soc_codec *codec = rtd->codec;
  916. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  917. unsigned int period_size = substream->runtime->period_size;
  918. unsigned int rate = substream->runtime->rate;
  919. unsigned int nsample_limit;
  920. /* In bypass mode we don't need to calculate */
  921. if (!dac33->fifo_mode)
  922. return;
  923. switch (dac33->fifo_mode) {
  924. case DAC33_FIFO_MODE1:
  925. /* Number of samples under i2c latency */
  926. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  927. dac33->mode1_latency);
  928. nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
  929. if (period_size <= dac33->alarm_threshold)
  930. /*
  931. * Configure nSamaple to number of periods,
  932. * which covers the latency requironment.
  933. */
  934. dac33->nsample = period_size *
  935. ((dac33->alarm_threshold / period_size) +
  936. (dac33->alarm_threshold % period_size ?
  937. 1 : 0));
  938. else if (period_size > nsample_limit)
  939. dac33->nsample = nsample_limit;
  940. else
  941. dac33->nsample = period_size;
  942. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  943. dac33->nsample);
  944. dac33->t_stamp1 = 0;
  945. dac33->t_stamp2 = 0;
  946. break;
  947. case DAC33_FIFO_MODE7:
  948. dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
  949. dac33->burst_rate) + 9;
  950. if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
  951. dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
  952. if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
  953. dac33->uthr = (DAC33_MODE7_MARGIN + 10);
  954. dac33->mode7_us_to_lthr =
  955. SAMPLES_TO_US(substream->runtime->rate,
  956. dac33->uthr - DAC33_MODE7_MARGIN + 1);
  957. dac33->t_stamp1 = 0;
  958. break;
  959. default:
  960. break;
  961. }
  962. }
  963. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  964. struct snd_soc_dai *dai)
  965. {
  966. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  967. struct snd_soc_codec *codec = rtd->codec;
  968. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  969. int ret = 0;
  970. switch (cmd) {
  971. case SNDRV_PCM_TRIGGER_START:
  972. case SNDRV_PCM_TRIGGER_RESUME:
  973. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  974. if (dac33->fifo_mode) {
  975. dac33->state = DAC33_PREFILL;
  976. queue_work(dac33->dac33_wq, &dac33->work);
  977. }
  978. break;
  979. case SNDRV_PCM_TRIGGER_STOP:
  980. case SNDRV_PCM_TRIGGER_SUSPEND:
  981. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  982. if (dac33->fifo_mode) {
  983. dac33->state = DAC33_FLUSH;
  984. queue_work(dac33->dac33_wq, &dac33->work);
  985. }
  986. break;
  987. default:
  988. ret = -EINVAL;
  989. }
  990. return ret;
  991. }
  992. static snd_pcm_sframes_t dac33_dai_delay(
  993. struct snd_pcm_substream *substream,
  994. struct snd_soc_dai *dai)
  995. {
  996. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  997. struct snd_soc_codec *codec = rtd->codec;
  998. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  999. unsigned long long t0, t1, t_now;
  1000. unsigned int time_delta, uthr;
  1001. int samples_out, samples_in, samples;
  1002. snd_pcm_sframes_t delay = 0;
  1003. unsigned long flags;
  1004. switch (dac33->fifo_mode) {
  1005. case DAC33_FIFO_BYPASS:
  1006. break;
  1007. case DAC33_FIFO_MODE1:
  1008. spin_lock_irqsave(&dac33->lock, flags);
  1009. t0 = dac33->t_stamp1;
  1010. t1 = dac33->t_stamp2;
  1011. spin_unlock_irqrestore(&dac33->lock, flags);
  1012. t_now = ktime_to_us(ktime_get());
  1013. /* We have not started to fill the FIFO yet, delay is 0 */
  1014. if (!t1)
  1015. goto out;
  1016. if (t0 > t1) {
  1017. /*
  1018. * Phase 1:
  1019. * After Alarm threshold, and before nSample write
  1020. */
  1021. time_delta = t_now - t0;
  1022. samples_out = time_delta ? US_TO_SAMPLES(
  1023. substream->runtime->rate,
  1024. time_delta) : 0;
  1025. if (likely(dac33->alarm_threshold > samples_out))
  1026. delay = dac33->alarm_threshold - samples_out;
  1027. else
  1028. delay = 0;
  1029. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1030. /*
  1031. * Phase 2:
  1032. * After nSample write (during burst operation)
  1033. */
  1034. time_delta = t_now - t0;
  1035. samples_out = time_delta ? US_TO_SAMPLES(
  1036. substream->runtime->rate,
  1037. time_delta) : 0;
  1038. time_delta = t_now - t1;
  1039. samples_in = time_delta ? US_TO_SAMPLES(
  1040. dac33->burst_rate,
  1041. time_delta) : 0;
  1042. samples = dac33->alarm_threshold;
  1043. samples += (samples_in - samples_out);
  1044. if (likely(samples > 0))
  1045. delay = samples;
  1046. else
  1047. delay = 0;
  1048. } else {
  1049. /*
  1050. * Phase 3:
  1051. * After burst operation, before next alarm threshold
  1052. */
  1053. time_delta = t_now - t0;
  1054. samples_out = time_delta ? US_TO_SAMPLES(
  1055. substream->runtime->rate,
  1056. time_delta) : 0;
  1057. samples_in = dac33->nsample;
  1058. samples = dac33->alarm_threshold;
  1059. samples += (samples_in - samples_out);
  1060. if (likely(samples > 0))
  1061. delay = samples > dac33->fifo_size ?
  1062. dac33->fifo_size : samples;
  1063. else
  1064. delay = 0;
  1065. }
  1066. break;
  1067. case DAC33_FIFO_MODE7:
  1068. spin_lock_irqsave(&dac33->lock, flags);
  1069. t0 = dac33->t_stamp1;
  1070. uthr = dac33->uthr;
  1071. spin_unlock_irqrestore(&dac33->lock, flags);
  1072. t_now = ktime_to_us(ktime_get());
  1073. /* We have not started to fill the FIFO yet, delay is 0 */
  1074. if (!t0)
  1075. goto out;
  1076. if (t_now <= t0) {
  1077. /*
  1078. * Either the timestamps are messed or equal. Report
  1079. * maximum delay
  1080. */
  1081. delay = uthr;
  1082. goto out;
  1083. }
  1084. time_delta = t_now - t0;
  1085. if (time_delta <= dac33->mode7_us_to_lthr) {
  1086. /*
  1087. * Phase 1:
  1088. * After burst (draining phase)
  1089. */
  1090. samples_out = US_TO_SAMPLES(
  1091. substream->runtime->rate,
  1092. time_delta);
  1093. if (likely(uthr > samples_out))
  1094. delay = uthr - samples_out;
  1095. else
  1096. delay = 0;
  1097. } else {
  1098. /*
  1099. * Phase 2:
  1100. * During burst operation
  1101. */
  1102. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1103. samples_out = US_TO_SAMPLES(
  1104. substream->runtime->rate,
  1105. time_delta);
  1106. samples_in = US_TO_SAMPLES(
  1107. dac33->burst_rate,
  1108. time_delta);
  1109. delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
  1110. if (unlikely(delay > uthr))
  1111. delay = uthr;
  1112. }
  1113. break;
  1114. default:
  1115. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1116. dac33->fifo_mode);
  1117. break;
  1118. }
  1119. out:
  1120. return delay;
  1121. }
  1122. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1123. int clk_id, unsigned int freq, int dir)
  1124. {
  1125. struct snd_soc_codec *codec = codec_dai->codec;
  1126. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1127. u8 ioc_reg, asrcb_reg;
  1128. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1129. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1130. switch (clk_id) {
  1131. case TLV320DAC33_MCLK:
  1132. ioc_reg |= DAC33_REFSEL;
  1133. asrcb_reg |= DAC33_SRCREFSEL;
  1134. break;
  1135. case TLV320DAC33_SLEEPCLK:
  1136. ioc_reg &= ~DAC33_REFSEL;
  1137. asrcb_reg &= ~DAC33_SRCREFSEL;
  1138. break;
  1139. default:
  1140. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1141. break;
  1142. }
  1143. dac33->refclk = freq;
  1144. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1145. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1146. return 0;
  1147. }
  1148. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1149. unsigned int fmt)
  1150. {
  1151. struct snd_soc_codec *codec = codec_dai->codec;
  1152. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1153. u8 aictrl_a, aictrl_b;
  1154. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1155. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1156. /* set master/slave audio interface */
  1157. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1158. case SND_SOC_DAIFMT_CBM_CFM:
  1159. /* Codec Master */
  1160. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1161. break;
  1162. case SND_SOC_DAIFMT_CBS_CFS:
  1163. /* Codec Slave */
  1164. if (dac33->fifo_mode) {
  1165. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1166. return -EINVAL;
  1167. } else
  1168. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1169. break;
  1170. default:
  1171. return -EINVAL;
  1172. }
  1173. aictrl_a &= ~DAC33_AFMT_MASK;
  1174. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1175. case SND_SOC_DAIFMT_I2S:
  1176. aictrl_a |= DAC33_AFMT_I2S;
  1177. break;
  1178. case SND_SOC_DAIFMT_DSP_A:
  1179. aictrl_a |= DAC33_AFMT_DSP;
  1180. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1181. aictrl_b |= DAC33_DATA_DELAY(0);
  1182. break;
  1183. case SND_SOC_DAIFMT_RIGHT_J:
  1184. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1185. break;
  1186. case SND_SOC_DAIFMT_LEFT_J:
  1187. aictrl_a |= DAC33_AFMT_LEFT_J;
  1188. break;
  1189. default:
  1190. dev_err(codec->dev, "Unsupported format (%u)\n",
  1191. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1192. return -EINVAL;
  1193. }
  1194. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1195. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1196. return 0;
  1197. }
  1198. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1199. {
  1200. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1201. int ret = 0;
  1202. codec->control_data = dac33->control_data;
  1203. codec->hw_write = (hw_write_t) i2c_master_send;
  1204. codec->dapm.idle_bias_off = 1;
  1205. dac33->codec = codec;
  1206. /* Read the tlv320dac33 ID registers */
  1207. ret = dac33_hard_power(codec, 1);
  1208. if (ret != 0) {
  1209. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1210. goto err_power;
  1211. }
  1212. ret = dac33_read_id(codec);
  1213. dac33_hard_power(codec, 0);
  1214. if (ret < 0) {
  1215. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1216. ret = -ENODEV;
  1217. goto err_power;
  1218. }
  1219. /* Check if the IRQ number is valid and request it */
  1220. if (dac33->irq >= 0) {
  1221. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1222. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1223. codec->name, codec);
  1224. if (ret < 0) {
  1225. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1226. dac33->irq, ret);
  1227. dac33->irq = -1;
  1228. }
  1229. if (dac33->irq != -1) {
  1230. /* Setup work queue */
  1231. dac33->dac33_wq =
  1232. create_singlethread_workqueue("tlv320dac33");
  1233. if (dac33->dac33_wq == NULL) {
  1234. free_irq(dac33->irq, codec);
  1235. return -ENOMEM;
  1236. }
  1237. INIT_WORK(&dac33->work, dac33_work);
  1238. }
  1239. }
  1240. snd_soc_add_controls(codec, dac33_snd_controls,
  1241. ARRAY_SIZE(dac33_snd_controls));
  1242. /* Only add the FIFO controls, if we have valid IRQ number */
  1243. if (dac33->irq >= 0)
  1244. snd_soc_add_controls(codec, dac33_mode_snd_controls,
  1245. ARRAY_SIZE(dac33_mode_snd_controls));
  1246. dac33_add_widgets(codec);
  1247. err_power:
  1248. return ret;
  1249. }
  1250. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1251. {
  1252. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1253. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1254. if (dac33->irq >= 0) {
  1255. free_irq(dac33->irq, dac33->codec);
  1256. destroy_workqueue(dac33->dac33_wq);
  1257. }
  1258. return 0;
  1259. }
  1260. static int dac33_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1261. {
  1262. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1263. return 0;
  1264. }
  1265. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1266. {
  1267. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1268. return 0;
  1269. }
  1270. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1271. .read = dac33_read_reg_cache,
  1272. .write = dac33_write_locked,
  1273. .set_bias_level = dac33_set_bias_level,
  1274. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1275. .reg_word_size = sizeof(u8),
  1276. .reg_cache_default = dac33_reg,
  1277. .probe = dac33_soc_probe,
  1278. .remove = dac33_soc_remove,
  1279. .suspend = dac33_soc_suspend,
  1280. .resume = dac33_soc_resume,
  1281. };
  1282. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1283. SNDRV_PCM_RATE_48000)
  1284. #define DAC33_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1285. static struct snd_soc_dai_ops dac33_dai_ops = {
  1286. .startup = dac33_startup,
  1287. .shutdown = dac33_shutdown,
  1288. .hw_params = dac33_hw_params,
  1289. .trigger = dac33_pcm_trigger,
  1290. .delay = dac33_dai_delay,
  1291. .set_sysclk = dac33_set_dai_sysclk,
  1292. .set_fmt = dac33_set_dai_fmt,
  1293. };
  1294. static struct snd_soc_dai_driver dac33_dai = {
  1295. .name = "tlv320dac33-hifi",
  1296. .playback = {
  1297. .stream_name = "Playback",
  1298. .channels_min = 2,
  1299. .channels_max = 2,
  1300. .rates = DAC33_RATES,
  1301. .formats = DAC33_FORMATS,},
  1302. .ops = &dac33_dai_ops,
  1303. };
  1304. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1305. const struct i2c_device_id *id)
  1306. {
  1307. struct tlv320dac33_platform_data *pdata;
  1308. struct tlv320dac33_priv *dac33;
  1309. int ret, i;
  1310. if (client->dev.platform_data == NULL) {
  1311. dev_err(&client->dev, "Platform data not set\n");
  1312. return -ENODEV;
  1313. }
  1314. pdata = client->dev.platform_data;
  1315. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1316. if (dac33 == NULL)
  1317. return -ENOMEM;
  1318. dac33->control_data = client;
  1319. mutex_init(&dac33->mutex);
  1320. spin_lock_init(&dac33->lock);
  1321. i2c_set_clientdata(client, dac33);
  1322. dac33->power_gpio = pdata->power_gpio;
  1323. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1324. dac33->keep_bclk = pdata->keep_bclk;
  1325. dac33->mode1_latency = pdata->mode1_latency;
  1326. if (!dac33->mode1_latency)
  1327. dac33->mode1_latency = 10000; /* 10ms */
  1328. dac33->irq = client->irq;
  1329. /* Disable FIFO use by default */
  1330. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1331. /* Check if the reset GPIO number is valid and request it */
  1332. if (dac33->power_gpio >= 0) {
  1333. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1334. if (ret < 0) {
  1335. dev_err(&client->dev,
  1336. "Failed to request reset GPIO (%d)\n",
  1337. dac33->power_gpio);
  1338. goto err_gpio;
  1339. }
  1340. gpio_direction_output(dac33->power_gpio, 0);
  1341. }
  1342. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1343. dac33->supplies[i].supply = dac33_supply_names[i];
  1344. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1345. dac33->supplies);
  1346. if (ret != 0) {
  1347. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1348. goto err_get;
  1349. }
  1350. ret = snd_soc_register_codec(&client->dev,
  1351. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1352. if (ret < 0)
  1353. goto err_register;
  1354. return ret;
  1355. err_register:
  1356. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1357. err_get:
  1358. if (dac33->power_gpio >= 0)
  1359. gpio_free(dac33->power_gpio);
  1360. err_gpio:
  1361. kfree(dac33);
  1362. return ret;
  1363. }
  1364. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1365. {
  1366. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1367. if (unlikely(dac33->chip_power))
  1368. dac33_hard_power(dac33->codec, 0);
  1369. if (dac33->power_gpio >= 0)
  1370. gpio_free(dac33->power_gpio);
  1371. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1372. snd_soc_unregister_codec(&client->dev);
  1373. kfree(dac33);
  1374. return 0;
  1375. }
  1376. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1377. {
  1378. .name = "tlv320dac33",
  1379. .driver_data = 0,
  1380. },
  1381. { },
  1382. };
  1383. MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
  1384. static struct i2c_driver tlv320dac33_i2c_driver = {
  1385. .driver = {
  1386. .name = "tlv320dac33-codec",
  1387. .owner = THIS_MODULE,
  1388. },
  1389. .probe = dac33_i2c_probe,
  1390. .remove = __devexit_p(dac33_i2c_remove),
  1391. .id_table = tlv320dac33_i2c_id,
  1392. };
  1393. static int __init dac33_module_init(void)
  1394. {
  1395. int r;
  1396. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1397. if (r < 0) {
  1398. printk(KERN_ERR "DAC33: driver registration failed\n");
  1399. return r;
  1400. }
  1401. return 0;
  1402. }
  1403. module_init(dac33_module_init);
  1404. static void __exit dac33_module_exit(void)
  1405. {
  1406. i2c_del_driver(&tlv320dac33_i2c_driver);
  1407. }
  1408. module_exit(dac33_module_exit);
  1409. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1410. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1411. MODULE_LICENSE("GPL");