ql4_def.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL4_DEF_H
  8. #define __QL4_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/mutex.h>
  25. #include <linux/aer.h>
  26. #include <net/tcp.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_cmnd.h>
  31. #include <scsi/scsi_transport.h>
  32. #include <scsi/scsi_transport_iscsi.h>
  33. #include "ql4_dbg.h"
  34. #include "ql4_nx.h"
  35. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
  36. #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
  37. #endif
  38. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
  39. #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
  40. #endif
  41. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
  42. #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
  43. #endif
  44. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
  45. #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
  46. #endif
  47. #define ISP4XXX_PCI_FN_1 0x1
  48. #define ISP4XXX_PCI_FN_2 0x3
  49. #define QLA_SUCCESS 0
  50. #define QLA_ERROR 1
  51. /*
  52. * Data bit definitions
  53. */
  54. #define BIT_0 0x1
  55. #define BIT_1 0x2
  56. #define BIT_2 0x4
  57. #define BIT_3 0x8
  58. #define BIT_4 0x10
  59. #define BIT_5 0x20
  60. #define BIT_6 0x40
  61. #define BIT_7 0x80
  62. #define BIT_8 0x100
  63. #define BIT_9 0x200
  64. #define BIT_10 0x400
  65. #define BIT_11 0x800
  66. #define BIT_12 0x1000
  67. #define BIT_13 0x2000
  68. #define BIT_14 0x4000
  69. #define BIT_15 0x8000
  70. #define BIT_16 0x10000
  71. #define BIT_17 0x20000
  72. #define BIT_18 0x40000
  73. #define BIT_19 0x80000
  74. #define BIT_20 0x100000
  75. #define BIT_21 0x200000
  76. #define BIT_22 0x400000
  77. #define BIT_23 0x800000
  78. #define BIT_24 0x1000000
  79. #define BIT_25 0x2000000
  80. #define BIT_26 0x4000000
  81. #define BIT_27 0x8000000
  82. #define BIT_28 0x10000000
  83. #define BIT_29 0x20000000
  84. #define BIT_30 0x40000000
  85. #define BIT_31 0x80000000
  86. /**
  87. * Macros to help code, maintain, etc.
  88. **/
  89. #define ql4_printk(level, ha, format, arg...) \
  90. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  91. /*
  92. * Host adapter default definitions
  93. ***********************************/
  94. #define MAX_HBAS 16
  95. #define MAX_BUSES 1
  96. #define MAX_TARGETS MAX_DEV_DB_ENTRIES
  97. #define MAX_LUNS 0xffff
  98. #define MAX_AEN_ENTRIES 256 /* should be > EXT_DEF_MAX_AEN_QUEUE */
  99. #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
  100. #define MAX_PDU_ENTRIES 32
  101. #define INVALID_ENTRY 0xFFFF
  102. #define MAX_CMDS_TO_RISC 1024
  103. #define MAX_SRBS MAX_CMDS_TO_RISC
  104. #define MBOX_AEN_REG_COUNT 5
  105. #define MAX_INIT_RETRIES 5
  106. /*
  107. * Buffer sizes
  108. */
  109. #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
  110. #define RESPONSE_QUEUE_DEPTH 64
  111. #define QUEUE_SIZE 64
  112. #define DMA_BUFFER_SIZE 512
  113. /*
  114. * Misc
  115. */
  116. #define MAC_ADDR_LEN 6 /* in bytes */
  117. #define IP_ADDR_LEN 4 /* in bytes */
  118. #define IPv6_ADDR_LEN 16 /* IPv6 address size */
  119. #define DRIVER_NAME "qla4xxx"
  120. #define MAX_LINKED_CMDS_PER_LUN 3
  121. #define MAX_REQS_SERVICED_PER_INTR 1
  122. #define ISCSI_IPADDR_SIZE 4 /* IP address size */
  123. #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
  124. #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
  125. #define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
  126. /* recovery timeout */
  127. #define LSDW(x) ((u32)((u64)(x)))
  128. #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
  129. /*
  130. * Retry & Timeout Values
  131. */
  132. #define MBOX_TOV 60
  133. #define SOFT_RESET_TOV 30
  134. #define RESET_INTR_TOV 3
  135. #define SEMAPHORE_TOV 10
  136. #define ADAPTER_INIT_TOV 30
  137. #define ADAPTER_RESET_TOV 180
  138. #define EXTEND_CMD_TOV 60
  139. #define WAIT_CMD_TOV 30
  140. #define EH_WAIT_CMD_TOV 120
  141. #define FIRMWARE_UP_TOV 60
  142. #define RESET_FIRMWARE_TOV 30
  143. #define LOGOUT_TOV 10
  144. #define IOCB_TOV_MARGIN 10
  145. #define RELOGIN_TOV 18
  146. #define ISNS_DEREG_TOV 5
  147. #define HBA_ONLINE_TOV 30
  148. #define MAX_RESET_HA_RETRIES 2
  149. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  150. /*
  151. * SCSI Request Block structure (srb) that is placed
  152. * on cmd->SCp location of every I/O [We have 22 bytes available]
  153. */
  154. struct srb {
  155. struct list_head list; /* (8) */
  156. struct scsi_qla_host *ha; /* HA the SP is queued on */
  157. struct ddb_entry *ddb;
  158. uint16_t flags; /* (1) Status flags. */
  159. #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
  160. #define SRB_GOT_SENSE BIT_4 /* sense data received. */
  161. uint8_t state; /* (1) Status flags. */
  162. #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
  163. #define SRB_FREE_STATE 1
  164. #define SRB_ACTIVE_STATE 3
  165. #define SRB_ACTIVE_TIMEOUT_STATE 4
  166. #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
  167. struct scsi_cmnd *cmd; /* (4) SCSI command block */
  168. dma_addr_t dma_handle; /* (4) for unmap of single transfers */
  169. struct kref srb_ref; /* reference count for this srb */
  170. uint8_t err_id; /* error id */
  171. #define SRB_ERR_PORT 1 /* Request failed because "port down" */
  172. #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
  173. #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
  174. #define SRB_ERR_OTHER 4
  175. uint16_t reserved;
  176. uint16_t iocb_tov;
  177. uint16_t iocb_cnt; /* Number of used iocbs */
  178. uint16_t cc_stat;
  179. /* Used for extended sense / status continuation */
  180. uint8_t *req_sense_ptr;
  181. uint16_t req_sense_len;
  182. uint16_t reserved2;
  183. };
  184. /*
  185. * Asynchronous Event Queue structure
  186. */
  187. struct aen {
  188. uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
  189. };
  190. struct ql4_aen_log {
  191. int count;
  192. struct aen entry[MAX_AEN_ENTRIES];
  193. };
  194. /*
  195. * Device Database (DDB) structure
  196. */
  197. struct ddb_entry {
  198. struct list_head list; /* ddb list */
  199. struct scsi_qla_host *ha;
  200. struct iscsi_cls_session *sess;
  201. struct iscsi_cls_conn *conn;
  202. atomic_t state; /* DDB State */
  203. unsigned long flags; /* DDB Flags */
  204. uint16_t fw_ddb_index; /* DDB firmware index */
  205. uint16_t options;
  206. uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
  207. uint32_t CmdSn;
  208. uint16_t target_session_id;
  209. uint16_t connection_id;
  210. uint16_t exe_throttle; /* Max mumber of cmds outstanding
  211. * simultaneously */
  212. uint16_t task_mgmt_timeout; /* Min time for task mgmt cmds to
  213. * complete */
  214. uint16_t default_relogin_timeout; /* Max time to wait for
  215. * relogin to complete */
  216. uint16_t tcp_source_port_num;
  217. uint32_t default_time2wait; /* Default Min time between
  218. * relogins (+aens) */
  219. atomic_t retry_relogin_timer; /* Min Time between relogins
  220. * (4000 only) */
  221. atomic_t relogin_timer; /* Max Time to wait for relogin to complete */
  222. atomic_t relogin_retry_count; /* Num of times relogin has been
  223. * retried */
  224. uint16_t port;
  225. uint32_t tpgt;
  226. uint8_t ip_addr[IP_ADDR_LEN];
  227. uint8_t iscsi_name[ISCSI_NAME_SIZE]; /* 72 x48 */
  228. uint8_t iscsi_alias[0x20];
  229. uint8_t isid[6];
  230. uint16_t iscsi_max_burst_len;
  231. uint16_t iscsi_max_outsnd_r2t;
  232. uint16_t iscsi_first_burst_len;
  233. uint16_t iscsi_max_rcv_data_seg_len;
  234. uint16_t iscsi_max_snd_data_seg_len;
  235. struct in6_addr remote_ipv6_addr;
  236. struct in6_addr link_local_ipv6_addr;
  237. };
  238. /*
  239. * DDB states.
  240. */
  241. #define DDB_STATE_DEAD 0 /* We can no longer talk to
  242. * this device */
  243. #define DDB_STATE_ONLINE 1 /* Device ready to accept
  244. * commands */
  245. #define DDB_STATE_MISSING 2 /* Device logged off, trying
  246. * to re-login */
  247. /*
  248. * DDB flags.
  249. */
  250. #define DF_RELOGIN 0 /* Relogin to device */
  251. #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
  252. #define DF_FO_MASKED 3
  253. #include "ql4_fw.h"
  254. #include "ql4_nvram.h"
  255. struct ql82xx_hw_data {
  256. /* Offsets for flash/nvram access (set to ~0 if not used). */
  257. uint32_t flash_conf_off;
  258. uint32_t flash_data_off;
  259. uint32_t fdt_wrt_disable;
  260. uint32_t fdt_erase_cmd;
  261. uint32_t fdt_block_size;
  262. uint32_t fdt_unprotect_sec_cmd;
  263. uint32_t fdt_protect_sec_cmd;
  264. uint32_t flt_region_flt;
  265. uint32_t flt_region_fdt;
  266. uint32_t flt_region_boot;
  267. uint32_t flt_region_bootload;
  268. uint32_t flt_region_fw;
  269. uint32_t reserved;
  270. };
  271. struct qla4_8xxx_legacy_intr_set {
  272. uint32_t int_vec_bit;
  273. uint32_t tgt_status_reg;
  274. uint32_t tgt_mask_reg;
  275. uint32_t pci_int_reg;
  276. };
  277. /* MSI-X Support */
  278. #define QLA_MSIX_DEFAULT 0x00
  279. #define QLA_MSIX_RSP_Q 0x01
  280. #define QLA_MSIX_ENTRIES 2
  281. #define QLA_MIDX_DEFAULT 0
  282. #define QLA_MIDX_RSP_Q 1
  283. struct ql4_msix_entry {
  284. int have_irq;
  285. uint16_t msix_vector;
  286. uint16_t msix_entry;
  287. };
  288. /*
  289. * ISP Operations
  290. */
  291. struct isp_operations {
  292. int (*iospace_config) (struct scsi_qla_host *ha);
  293. void (*pci_config) (struct scsi_qla_host *);
  294. void (*disable_intrs) (struct scsi_qla_host *);
  295. void (*enable_intrs) (struct scsi_qla_host *);
  296. int (*start_firmware) (struct scsi_qla_host *);
  297. irqreturn_t (*intr_handler) (int , void *);
  298. void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
  299. int (*reset_chip) (struct scsi_qla_host *);
  300. int (*reset_firmware) (struct scsi_qla_host *);
  301. void (*queue_iocb) (struct scsi_qla_host *);
  302. void (*complete_iocb) (struct scsi_qla_host *);
  303. uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
  304. uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
  305. int (*get_sys_info) (struct scsi_qla_host *);
  306. };
  307. /*
  308. * Linux Host Adapter structure
  309. */
  310. struct scsi_qla_host {
  311. /* Linux adapter configuration data */
  312. unsigned long flags;
  313. #define AF_ONLINE 0 /* 0x00000001 */
  314. #define AF_INIT_DONE 1 /* 0x00000002 */
  315. #define AF_MBOX_COMMAND 2 /* 0x00000004 */
  316. #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
  317. #define AF_DPC_SCHEDULED 5 /* 0x00000020 */
  318. #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
  319. #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
  320. #define AF_LINK_UP 8 /* 0x00000100 */
  321. #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
  322. #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
  323. #define AF_HA_REMOVAL 12 /* 0x00001000 */
  324. #define AF_INTx_ENABLED 15 /* 0x00008000 */
  325. #define AF_MSI_ENABLED 16 /* 0x00010000 */
  326. #define AF_MSIX_ENABLED 17 /* 0x00020000 */
  327. #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
  328. #define AF_FW_RECOVERY 19 /* 0x00080000 */
  329. #define AF_EEH_BUSY 20 /* 0x00100000 */
  330. #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
  331. unsigned long dpc_flags;
  332. #define DPC_RESET_HA 1 /* 0x00000002 */
  333. #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
  334. #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
  335. #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
  336. #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
  337. #define DPC_ISNS_RESTART 7 /* 0x00000080 */
  338. #define DPC_AEN 9 /* 0x00000200 */
  339. #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
  340. #define DPC_LINK_CHANGED 18 /* 0x00040000 */
  341. #define DPC_RESET_ACTIVE 20 /* 0x00040000 */
  342. #define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
  343. #define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
  344. struct Scsi_Host *host; /* pointer to host data */
  345. uint32_t tot_ddbs;
  346. uint16_t iocb_cnt;
  347. /* SRB cache. */
  348. #define SRB_MIN_REQ 128
  349. mempool_t *srb_mempool;
  350. /* pci information */
  351. struct pci_dev *pdev;
  352. struct isp_reg __iomem *reg; /* Base I/O address */
  353. unsigned long pio_address;
  354. unsigned long pio_length;
  355. #define MIN_IOBASE_LEN 0x100
  356. uint16_t req_q_count;
  357. unsigned long host_no;
  358. /* NVRAM registers */
  359. struct eeprom_data *nvram;
  360. spinlock_t hardware_lock ____cacheline_aligned;
  361. uint32_t eeprom_cmd_data;
  362. /* Counters for general statistics */
  363. uint64_t isr_count;
  364. uint64_t adapter_error_count;
  365. uint64_t device_error_count;
  366. uint64_t total_io_count;
  367. uint64_t total_mbytes_xferred;
  368. uint64_t link_failure_count;
  369. uint64_t invalid_crc_count;
  370. uint32_t bytes_xfered;
  371. uint32_t spurious_int_count;
  372. uint32_t aborted_io_count;
  373. uint32_t io_timeout_count;
  374. uint32_t mailbox_timeout_count;
  375. uint32_t seconds_since_last_intr;
  376. uint32_t seconds_since_last_heartbeat;
  377. uint32_t mac_index;
  378. /* Info Needed for Management App */
  379. /* --- From GetFwVersion --- */
  380. uint32_t firmware_version[2];
  381. uint32_t patch_number;
  382. uint32_t build_number;
  383. uint32_t board_id;
  384. /* --- From Init_FW --- */
  385. /* init_cb_t *init_cb; */
  386. uint16_t firmware_options;
  387. uint16_t tcp_options;
  388. uint8_t ip_address[IP_ADDR_LEN];
  389. uint8_t subnet_mask[IP_ADDR_LEN];
  390. uint8_t gateway[IP_ADDR_LEN];
  391. uint8_t alias[32];
  392. uint8_t name_string[256];
  393. uint8_t heartbeat_interval;
  394. /* --- From FlashSysInfo --- */
  395. uint8_t my_mac[MAC_ADDR_LEN];
  396. uint8_t serial_number[16];
  397. /* --- From GetFwState --- */
  398. uint32_t firmware_state;
  399. uint32_t addl_fw_state;
  400. /* Linux kernel thread */
  401. struct workqueue_struct *dpc_thread;
  402. struct work_struct dpc_work;
  403. /* Linux timer thread */
  404. struct timer_list timer;
  405. uint32_t timer_active;
  406. /* Recovery Timers */
  407. atomic_t check_relogin_timeouts;
  408. uint32_t retry_reset_ha_cnt;
  409. uint32_t isp_reset_timer; /* reset test timer */
  410. uint32_t nic_reset_timer; /* simulated nic reset test timer */
  411. int eh_start;
  412. struct list_head free_srb_q;
  413. uint16_t free_srb_q_count;
  414. uint16_t num_srbs_allocated;
  415. /* DMA Memory Block */
  416. void *queues;
  417. dma_addr_t queues_dma;
  418. unsigned long queues_len;
  419. #define MEM_ALIGN_VALUE \
  420. ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
  421. sizeof(struct queue_entry))
  422. /* request and response queue variables */
  423. dma_addr_t request_dma;
  424. struct queue_entry *request_ring;
  425. struct queue_entry *request_ptr;
  426. dma_addr_t response_dma;
  427. struct queue_entry *response_ring;
  428. struct queue_entry *response_ptr;
  429. dma_addr_t shadow_regs_dma;
  430. struct shadow_regs *shadow_regs;
  431. uint16_t request_in; /* Current indexes. */
  432. uint16_t request_out;
  433. uint16_t response_in;
  434. uint16_t response_out;
  435. /* aen queue variables */
  436. uint16_t aen_q_count; /* Number of available aen_q entries */
  437. uint16_t aen_in; /* Current indexes */
  438. uint16_t aen_out;
  439. struct aen aen_q[MAX_AEN_ENTRIES];
  440. struct ql4_aen_log aen_log;/* tracks all aens */
  441. /* This mutex protects several threads to do mailbox commands
  442. * concurrently.
  443. */
  444. struct mutex mbox_sem;
  445. /* temporary mailbox status registers */
  446. volatile uint8_t mbox_status_count;
  447. volatile uint32_t mbox_status[MBOX_REG_COUNT];
  448. /* local device database list (contains internal ddb entries) */
  449. struct list_head ddb_list;
  450. /* Map ddb_list entry by FW ddb index */
  451. struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
  452. /* Saved srb for status continuation entry processing */
  453. struct srb *status_srb;
  454. /* IPv6 support info from InitFW */
  455. uint8_t acb_version;
  456. uint8_t ipv4_addr_state;
  457. uint16_t ipv4_options;
  458. uint32_t resvd2;
  459. uint32_t ipv6_options;
  460. uint32_t ipv6_addl_options;
  461. uint8_t ipv6_link_local_state;
  462. uint8_t ipv6_addr0_state;
  463. uint8_t ipv6_addr1_state;
  464. uint8_t ipv6_default_router_state;
  465. struct in6_addr ipv6_link_local_addr;
  466. struct in6_addr ipv6_addr0;
  467. struct in6_addr ipv6_addr1;
  468. struct in6_addr ipv6_default_router_addr;
  469. /* qla82xx specific fields */
  470. struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
  471. unsigned long nx_pcibase; /* Base I/O address */
  472. uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
  473. unsigned long nx_db_wr_ptr; /* Door bell write pointer */
  474. unsigned long first_page_group_start;
  475. unsigned long first_page_group_end;
  476. uint32_t crb_win;
  477. uint32_t curr_window;
  478. uint32_t ddr_mn_window;
  479. unsigned long mn_win_crb;
  480. unsigned long ms_win_crb;
  481. int qdr_sn_window;
  482. rwlock_t hw_lock;
  483. uint16_t func_num;
  484. int link_width;
  485. struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
  486. u32 nx_crb_mask;
  487. uint8_t revision_id;
  488. uint32_t fw_heartbeat_counter;
  489. struct isp_operations *isp_ops;
  490. struct ql82xx_hw_data hw;
  491. struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
  492. uint32_t nx_dev_init_timeout;
  493. uint32_t nx_reset_timeout;
  494. struct completion mbx_intr_comp;
  495. };
  496. static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
  497. {
  498. return ((ha->ipv4_options & IPOPT_IPv4_PROTOCOL_ENABLE) != 0);
  499. }
  500. static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
  501. {
  502. return ((ha->ipv6_options & IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
  503. }
  504. static inline int is_qla4010(struct scsi_qla_host *ha)
  505. {
  506. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
  507. }
  508. static inline int is_qla4022(struct scsi_qla_host *ha)
  509. {
  510. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
  511. }
  512. static inline int is_qla4032(struct scsi_qla_host *ha)
  513. {
  514. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
  515. }
  516. static inline int is_qla8022(struct scsi_qla_host *ha)
  517. {
  518. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  519. }
  520. /* Note: Currently AER/EEH is now supported only for 8022 cards
  521. * This function needs to be updated when AER/EEH is enabled
  522. * for other cards.
  523. */
  524. static inline int is_aer_supported(struct scsi_qla_host *ha)
  525. {
  526. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  527. }
  528. static inline int adapter_up(struct scsi_qla_host *ha)
  529. {
  530. return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
  531. (test_bit(AF_LINK_UP, &ha->flags) != 0);
  532. }
  533. static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
  534. {
  535. return (struct scsi_qla_host *)shost->hostdata;
  536. }
  537. static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
  538. {
  539. return (is_qla4010(ha) ?
  540. &ha->reg->u1.isp4010.nvram :
  541. &ha->reg->u1.isp4022.semaphore);
  542. }
  543. static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
  544. {
  545. return (is_qla4010(ha) ?
  546. &ha->reg->u1.isp4010.nvram :
  547. &ha->reg->u1.isp4022.nvram);
  548. }
  549. static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
  550. {
  551. return (is_qla4010(ha) ?
  552. &ha->reg->u2.isp4010.ext_hw_conf :
  553. &ha->reg->u2.isp4022.p0.ext_hw_conf);
  554. }
  555. static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
  556. {
  557. return (is_qla4010(ha) ?
  558. &ha->reg->u2.isp4010.port_status :
  559. &ha->reg->u2.isp4022.p0.port_status);
  560. }
  561. static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
  562. {
  563. return (is_qla4010(ha) ?
  564. &ha->reg->u2.isp4010.port_ctrl :
  565. &ha->reg->u2.isp4022.p0.port_ctrl);
  566. }
  567. static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
  568. {
  569. return (is_qla4010(ha) ?
  570. &ha->reg->u2.isp4010.port_err_status :
  571. &ha->reg->u2.isp4022.p0.port_err_status);
  572. }
  573. static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
  574. {
  575. return (is_qla4010(ha) ?
  576. &ha->reg->u2.isp4010.gp_out :
  577. &ha->reg->u2.isp4022.p0.gp_out);
  578. }
  579. static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
  580. {
  581. return (is_qla4010(ha) ?
  582. offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
  583. offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
  584. }
  585. int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  586. void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
  587. int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  588. static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
  589. {
  590. if (is_qla4010(a))
  591. return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
  592. QL4010_FLASH_SEM_BITS);
  593. else
  594. return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
  595. (QL4022_RESOURCE_BITS_BASE_CODE |
  596. (a->mac_index)) << 13);
  597. }
  598. static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
  599. {
  600. if (is_qla4010(a))
  601. ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
  602. else
  603. ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
  604. }
  605. static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
  606. {
  607. if (is_qla4010(a))
  608. return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
  609. QL4010_NVRAM_SEM_BITS);
  610. else
  611. return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
  612. (QL4022_RESOURCE_BITS_BASE_CODE |
  613. (a->mac_index)) << 10);
  614. }
  615. static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
  616. {
  617. if (is_qla4010(a))
  618. ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
  619. else
  620. ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
  621. }
  622. static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
  623. {
  624. if (is_qla4010(a))
  625. return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
  626. QL4010_DRVR_SEM_BITS);
  627. else
  628. return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
  629. (QL4022_RESOURCE_BITS_BASE_CODE |
  630. (a->mac_index)) << 1);
  631. }
  632. static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
  633. {
  634. if (is_qla4010(a))
  635. ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
  636. else
  637. ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
  638. }
  639. /*---------------------------------------------------------------------------*/
  640. /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
  641. #define PRESERVE_DDB_LIST 0
  642. #define REBUILD_DDB_LIST 1
  643. /* Defines for process_aen() */
  644. #define PROCESS_ALL_AENS 0
  645. #define FLUSH_DDB_CHANGED_AENS 1
  646. #endif /*_QLA4XXX_H */