jme.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  7. *
  8. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/mii.h>
  32. #include <linux/crc32.h>
  33. #include <linux/delay.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/ipv6.h>
  38. #include <linux/tcp.h>
  39. #include <linux/udp.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/slab.h>
  42. #include <net/ip6_checksum.h>
  43. #include "jme.h"
  44. static int force_pseudohp = -1;
  45. static int no_pseudohp = -1;
  46. static int no_extplug = -1;
  47. module_param(force_pseudohp, int, 0);
  48. MODULE_PARM_DESC(force_pseudohp,
  49. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  50. module_param(no_pseudohp, int, 0);
  51. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  52. module_param(no_extplug, int, 0);
  53. MODULE_PARM_DESC(no_extplug,
  54. "Do not use external plug signal for pseudo hot-plug.");
  55. static int
  56. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  57. {
  58. struct jme_adapter *jme = netdev_priv(netdev);
  59. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  60. read_again:
  61. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  62. smi_phy_addr(phy) |
  63. smi_reg_addr(reg));
  64. wmb();
  65. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  66. udelay(20);
  67. val = jread32(jme, JME_SMI);
  68. if ((val & SMI_OP_REQ) == 0)
  69. break;
  70. }
  71. if (i == 0) {
  72. pr_err("phy(%d) read timeout : %d\n", phy, reg);
  73. return 0;
  74. }
  75. if (again--)
  76. goto read_again;
  77. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  78. }
  79. static void
  80. jme_mdio_write(struct net_device *netdev,
  81. int phy, int reg, int val)
  82. {
  83. struct jme_adapter *jme = netdev_priv(netdev);
  84. int i;
  85. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  86. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  87. smi_phy_addr(phy) | smi_reg_addr(reg));
  88. wmb();
  89. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  90. udelay(20);
  91. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  92. break;
  93. }
  94. if (i == 0)
  95. pr_err("phy(%d) write timeout : %d\n", phy, reg);
  96. }
  97. static inline void
  98. jme_reset_phy_processor(struct jme_adapter *jme)
  99. {
  100. u32 val;
  101. jme_mdio_write(jme->dev,
  102. jme->mii_if.phy_id,
  103. MII_ADVERTISE, ADVERTISE_ALL |
  104. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  105. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  106. jme_mdio_write(jme->dev,
  107. jme->mii_if.phy_id,
  108. MII_CTRL1000,
  109. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  110. val = jme_mdio_read(jme->dev,
  111. jme->mii_if.phy_id,
  112. MII_BMCR);
  113. jme_mdio_write(jme->dev,
  114. jme->mii_if.phy_id,
  115. MII_BMCR, val | BMCR_RESET);
  116. }
  117. static void
  118. jme_setup_wakeup_frame(struct jme_adapter *jme,
  119. const u32 *mask, u32 crc, int fnr)
  120. {
  121. int i;
  122. /*
  123. * Setup CRC pattern
  124. */
  125. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  126. wmb();
  127. jwrite32(jme, JME_WFODP, crc);
  128. wmb();
  129. /*
  130. * Setup Mask
  131. */
  132. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  133. jwrite32(jme, JME_WFOI,
  134. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  135. (fnr & WFOI_FRAME_SEL));
  136. wmb();
  137. jwrite32(jme, JME_WFODP, mask[i]);
  138. wmb();
  139. }
  140. }
  141. static inline void
  142. jme_mac_rxclk_off(struct jme_adapter *jme)
  143. {
  144. jme->reg_gpreg1 |= GPREG1_RXCLKOFF;
  145. jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
  146. }
  147. static inline void
  148. jme_mac_rxclk_on(struct jme_adapter *jme)
  149. {
  150. jme->reg_gpreg1 &= ~GPREG1_RXCLKOFF;
  151. jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
  152. }
  153. static inline void
  154. jme_mac_txclk_off(struct jme_adapter *jme)
  155. {
  156. jme->reg_ghc &= ~(GHC_TO_CLK_SRC | GHC_TXMAC_CLK_SRC);
  157. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  158. }
  159. static inline void
  160. jme_mac_txclk_on(struct jme_adapter *jme)
  161. {
  162. u32 speed = jme->reg_ghc & GHC_SPEED;
  163. if (speed == GHC_SPEED_1000M)
  164. jme->reg_ghc |= GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  165. else
  166. jme->reg_ghc |= GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  167. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED | GHC_DPX);
  173. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_reset_250A2_workaround(struct jme_adapter *jme)
  177. {
  178. jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
  179. GPREG1_RSSPATCH);
  180. jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
  181. }
  182. static inline void
  183. jme_assert_ghc_reset(struct jme_adapter *jme)
  184. {
  185. jme->reg_ghc |= GHC_SWRST;
  186. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  187. }
  188. static inline void
  189. jme_clear_ghc_reset(struct jme_adapter *jme)
  190. {
  191. jme->reg_ghc &= ~GHC_SWRST;
  192. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  193. }
  194. static inline void
  195. jme_reset_mac_processor(struct jme_adapter *jme)
  196. {
  197. static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  198. u32 crc = 0xCDCDCDCD;
  199. u32 gpreg0;
  200. int i;
  201. jme_reset_ghc_speed(jme);
  202. jme_reset_250A2_workaround(jme);
  203. jme_mac_rxclk_on(jme);
  204. jme_mac_txclk_on(jme);
  205. udelay(1);
  206. jme_assert_ghc_reset(jme);
  207. udelay(1);
  208. jme_mac_rxclk_off(jme);
  209. jme_mac_txclk_off(jme);
  210. udelay(1);
  211. jme_clear_ghc_reset(jme);
  212. udelay(1);
  213. jme_mac_rxclk_on(jme);
  214. jme_mac_txclk_on(jme);
  215. udelay(1);
  216. jme_mac_rxclk_off(jme);
  217. jme_mac_txclk_off(jme);
  218. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  219. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  220. jwrite32(jme, JME_RXQDC, 0x00000000);
  221. jwrite32(jme, JME_RXNDA, 0x00000000);
  222. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  223. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  224. jwrite32(jme, JME_TXQDC, 0x00000000);
  225. jwrite32(jme, JME_TXNDA, 0x00000000);
  226. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  227. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  228. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  229. jme_setup_wakeup_frame(jme, mask, crc, i);
  230. if (jme->fpgaver)
  231. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  232. else
  233. gpreg0 = GPREG0_DEFAULT;
  234. jwrite32(jme, JME_GPREG0, gpreg0);
  235. }
  236. static inline void
  237. jme_clear_pm(struct jme_adapter *jme)
  238. {
  239. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  240. pci_set_power_state(jme->pdev, PCI_D0);
  241. device_set_wakeup_enable(&jme->pdev->dev, false);
  242. }
  243. static int
  244. jme_reload_eeprom(struct jme_adapter *jme)
  245. {
  246. u32 val;
  247. int i;
  248. val = jread32(jme, JME_SMBCSR);
  249. if (val & SMBCSR_EEPROMD) {
  250. val |= SMBCSR_CNACK;
  251. jwrite32(jme, JME_SMBCSR, val);
  252. val |= SMBCSR_RELOAD;
  253. jwrite32(jme, JME_SMBCSR, val);
  254. mdelay(12);
  255. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  256. mdelay(1);
  257. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  258. break;
  259. }
  260. if (i == 0) {
  261. pr_err("eeprom reload timeout\n");
  262. return -EIO;
  263. }
  264. }
  265. return 0;
  266. }
  267. static void
  268. jme_load_macaddr(struct net_device *netdev)
  269. {
  270. struct jme_adapter *jme = netdev_priv(netdev);
  271. unsigned char macaddr[6];
  272. u32 val;
  273. spin_lock_bh(&jme->macaddr_lock);
  274. val = jread32(jme, JME_RXUMA_LO);
  275. macaddr[0] = (val >> 0) & 0xFF;
  276. macaddr[1] = (val >> 8) & 0xFF;
  277. macaddr[2] = (val >> 16) & 0xFF;
  278. macaddr[3] = (val >> 24) & 0xFF;
  279. val = jread32(jme, JME_RXUMA_HI);
  280. macaddr[4] = (val >> 0) & 0xFF;
  281. macaddr[5] = (val >> 8) & 0xFF;
  282. memcpy(netdev->dev_addr, macaddr, 6);
  283. spin_unlock_bh(&jme->macaddr_lock);
  284. }
  285. static inline void
  286. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  287. {
  288. switch (p) {
  289. case PCC_OFF:
  290. jwrite32(jme, JME_PCCRX0,
  291. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  292. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  293. break;
  294. case PCC_P1:
  295. jwrite32(jme, JME_PCCRX0,
  296. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  297. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  298. break;
  299. case PCC_P2:
  300. jwrite32(jme, JME_PCCRX0,
  301. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  302. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  303. break;
  304. case PCC_P3:
  305. jwrite32(jme, JME_PCCRX0,
  306. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  307. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  308. break;
  309. default:
  310. break;
  311. }
  312. wmb();
  313. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  314. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  315. }
  316. static void
  317. jme_start_irq(struct jme_adapter *jme)
  318. {
  319. register struct dynpcc_info *dpi = &(jme->dpi);
  320. jme_set_rx_pcc(jme, PCC_P1);
  321. dpi->cur = PCC_P1;
  322. dpi->attempt = PCC_P1;
  323. dpi->cnt = 0;
  324. jwrite32(jme, JME_PCCTX,
  325. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  326. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  327. PCCTXQ0_EN
  328. );
  329. /*
  330. * Enable Interrupts
  331. */
  332. jwrite32(jme, JME_IENS, INTR_ENABLE);
  333. }
  334. static inline void
  335. jme_stop_irq(struct jme_adapter *jme)
  336. {
  337. /*
  338. * Disable Interrupts
  339. */
  340. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  341. }
  342. static u32
  343. jme_linkstat_from_phy(struct jme_adapter *jme)
  344. {
  345. u32 phylink, bmsr;
  346. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  347. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  348. if (bmsr & BMSR_ANCOMP)
  349. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  350. return phylink;
  351. }
  352. static inline void
  353. jme_set_phyfifo_5level(struct jme_adapter *jme)
  354. {
  355. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  356. }
  357. static inline void
  358. jme_set_phyfifo_8level(struct jme_adapter *jme)
  359. {
  360. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  361. }
  362. static int
  363. jme_check_link(struct net_device *netdev, int testonly)
  364. {
  365. struct jme_adapter *jme = netdev_priv(netdev);
  366. u32 phylink, cnt = JME_SPDRSV_TIMEOUT, bmcr;
  367. char linkmsg[64];
  368. int rc = 0;
  369. linkmsg[0] = '\0';
  370. if (jme->fpgaver)
  371. phylink = jme_linkstat_from_phy(jme);
  372. else
  373. phylink = jread32(jme, JME_PHY_LINK);
  374. if (phylink & PHY_LINK_UP) {
  375. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  376. /*
  377. * If we did not enable AN
  378. * Speed/Duplex Info should be obtained from SMI
  379. */
  380. phylink = PHY_LINK_UP;
  381. bmcr = jme_mdio_read(jme->dev,
  382. jme->mii_if.phy_id,
  383. MII_BMCR);
  384. phylink |= ((bmcr & BMCR_SPEED1000) &&
  385. (bmcr & BMCR_SPEED100) == 0) ?
  386. PHY_LINK_SPEED_1000M :
  387. (bmcr & BMCR_SPEED100) ?
  388. PHY_LINK_SPEED_100M :
  389. PHY_LINK_SPEED_10M;
  390. phylink |= (bmcr & BMCR_FULLDPLX) ?
  391. PHY_LINK_DUPLEX : 0;
  392. strcat(linkmsg, "Forced: ");
  393. } else {
  394. /*
  395. * Keep polling for speed/duplex resolve complete
  396. */
  397. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  398. --cnt) {
  399. udelay(1);
  400. if (jme->fpgaver)
  401. phylink = jme_linkstat_from_phy(jme);
  402. else
  403. phylink = jread32(jme, JME_PHY_LINK);
  404. }
  405. if (!cnt)
  406. pr_err("Waiting speed resolve timeout\n");
  407. strcat(linkmsg, "ANed: ");
  408. }
  409. if (jme->phylink == phylink) {
  410. rc = 1;
  411. goto out;
  412. }
  413. if (testonly)
  414. goto out;
  415. jme->phylink = phylink;
  416. /*
  417. * The speed/duplex setting of jme->reg_ghc already cleared
  418. * by jme_reset_mac_processor()
  419. */
  420. switch (phylink & PHY_LINK_SPEED_MASK) {
  421. case PHY_LINK_SPEED_10M:
  422. jme->reg_ghc |= GHC_SPEED_10M;
  423. strcat(linkmsg, "10 Mbps, ");
  424. break;
  425. case PHY_LINK_SPEED_100M:
  426. jme->reg_ghc |= GHC_SPEED_100M;
  427. strcat(linkmsg, "100 Mbps, ");
  428. break;
  429. case PHY_LINK_SPEED_1000M:
  430. jme->reg_ghc |= GHC_SPEED_1000M;
  431. strcat(linkmsg, "1000 Mbps, ");
  432. break;
  433. default:
  434. break;
  435. }
  436. if (phylink & PHY_LINK_DUPLEX) {
  437. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  438. jwrite32(jme, JME_TXTRHD, TXTRHD_FULLDUPLEX);
  439. jme->reg_ghc |= GHC_DPX;
  440. } else {
  441. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  442. TXMCS_BACKOFF |
  443. TXMCS_CARRIERSENSE |
  444. TXMCS_COLLISION);
  445. jwrite32(jme, JME_TXTRHD, TXTRHD_HALFDUPLEX);
  446. }
  447. jwrite32(jme, JME_GHC, jme->reg_ghc);
  448. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  449. jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
  450. GPREG1_RSSPATCH);
  451. if (!(phylink & PHY_LINK_DUPLEX))
  452. jme->reg_gpreg1 |= GPREG1_HALFMODEPATCH;
  453. switch (phylink & PHY_LINK_SPEED_MASK) {
  454. case PHY_LINK_SPEED_10M:
  455. jme_set_phyfifo_8level(jme);
  456. jme->reg_gpreg1 |= GPREG1_RSSPATCH;
  457. break;
  458. case PHY_LINK_SPEED_100M:
  459. jme_set_phyfifo_5level(jme);
  460. jme->reg_gpreg1 |= GPREG1_RSSPATCH;
  461. break;
  462. case PHY_LINK_SPEED_1000M:
  463. jme_set_phyfifo_8level(jme);
  464. break;
  465. default:
  466. break;
  467. }
  468. }
  469. jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
  470. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  471. "Full-Duplex, " :
  472. "Half-Duplex, ");
  473. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  474. "MDI-X" :
  475. "MDI");
  476. netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
  477. netif_carrier_on(netdev);
  478. } else {
  479. if (testonly)
  480. goto out;
  481. netif_info(jme, link, jme->dev, "Link is down\n");
  482. jme->phylink = 0;
  483. netif_carrier_off(netdev);
  484. }
  485. out:
  486. return rc;
  487. }
  488. static int
  489. jme_setup_tx_resources(struct jme_adapter *jme)
  490. {
  491. struct jme_ring *txring = &(jme->txring[0]);
  492. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  493. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  494. &(txring->dmaalloc),
  495. GFP_ATOMIC);
  496. if (!txring->alloc)
  497. goto err_set_null;
  498. /*
  499. * 16 Bytes align
  500. */
  501. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  502. RING_DESC_ALIGN);
  503. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  504. txring->next_to_use = 0;
  505. atomic_set(&txring->next_to_clean, 0);
  506. atomic_set(&txring->nr_free, jme->tx_ring_size);
  507. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  508. jme->tx_ring_size, GFP_ATOMIC);
  509. if (unlikely(!(txring->bufinf)))
  510. goto err_free_txring;
  511. /*
  512. * Initialize Transmit Descriptors
  513. */
  514. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  515. memset(txring->bufinf, 0,
  516. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  517. return 0;
  518. err_free_txring:
  519. dma_free_coherent(&(jme->pdev->dev),
  520. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  521. txring->alloc,
  522. txring->dmaalloc);
  523. err_set_null:
  524. txring->desc = NULL;
  525. txring->dmaalloc = 0;
  526. txring->dma = 0;
  527. txring->bufinf = NULL;
  528. return -ENOMEM;
  529. }
  530. static void
  531. jme_free_tx_resources(struct jme_adapter *jme)
  532. {
  533. int i;
  534. struct jme_ring *txring = &(jme->txring[0]);
  535. struct jme_buffer_info *txbi;
  536. if (txring->alloc) {
  537. if (txring->bufinf) {
  538. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  539. txbi = txring->bufinf + i;
  540. if (txbi->skb) {
  541. dev_kfree_skb(txbi->skb);
  542. txbi->skb = NULL;
  543. }
  544. txbi->mapping = 0;
  545. txbi->len = 0;
  546. txbi->nr_desc = 0;
  547. txbi->start_xmit = 0;
  548. }
  549. kfree(txring->bufinf);
  550. }
  551. dma_free_coherent(&(jme->pdev->dev),
  552. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  553. txring->alloc,
  554. txring->dmaalloc);
  555. txring->alloc = NULL;
  556. txring->desc = NULL;
  557. txring->dmaalloc = 0;
  558. txring->dma = 0;
  559. txring->bufinf = NULL;
  560. }
  561. txring->next_to_use = 0;
  562. atomic_set(&txring->next_to_clean, 0);
  563. atomic_set(&txring->nr_free, 0);
  564. }
  565. static inline void
  566. jme_enable_tx_engine(struct jme_adapter *jme)
  567. {
  568. /*
  569. * Select Queue 0
  570. */
  571. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  572. wmb();
  573. /*
  574. * Setup TX Queue 0 DMA Bass Address
  575. */
  576. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  577. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  578. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  579. /*
  580. * Setup TX Descptor Count
  581. */
  582. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  583. /*
  584. * Enable TX Engine
  585. */
  586. wmb();
  587. jwrite32f(jme, JME_TXCS, jme->reg_txcs |
  588. TXCS_SELECT_QUEUE0 |
  589. TXCS_ENABLE);
  590. /*
  591. * Start clock for TX MAC Processor
  592. */
  593. jme_mac_txclk_on(jme);
  594. }
  595. static inline void
  596. jme_restart_tx_engine(struct jme_adapter *jme)
  597. {
  598. /*
  599. * Restart TX Engine
  600. */
  601. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  602. TXCS_SELECT_QUEUE0 |
  603. TXCS_ENABLE);
  604. }
  605. static inline void
  606. jme_disable_tx_engine(struct jme_adapter *jme)
  607. {
  608. int i;
  609. u32 val;
  610. /*
  611. * Disable TX Engine
  612. */
  613. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  614. wmb();
  615. val = jread32(jme, JME_TXCS);
  616. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  617. mdelay(1);
  618. val = jread32(jme, JME_TXCS);
  619. rmb();
  620. }
  621. if (!i)
  622. pr_err("Disable TX engine timeout\n");
  623. /*
  624. * Stop clock for TX MAC Processor
  625. */
  626. jme_mac_txclk_off(jme);
  627. }
  628. static void
  629. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  630. {
  631. struct jme_ring *rxring = &(jme->rxring[0]);
  632. register struct rxdesc *rxdesc = rxring->desc;
  633. struct jme_buffer_info *rxbi = rxring->bufinf;
  634. rxdesc += i;
  635. rxbi += i;
  636. rxdesc->dw[0] = 0;
  637. rxdesc->dw[1] = 0;
  638. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  639. rxdesc->desc1.bufaddrl = cpu_to_le32(
  640. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  641. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  642. if (jme->dev->features & NETIF_F_HIGHDMA)
  643. rxdesc->desc1.flags = RXFLAG_64BIT;
  644. wmb();
  645. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  646. }
  647. static int
  648. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  649. {
  650. struct jme_ring *rxring = &(jme->rxring[0]);
  651. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  652. struct sk_buff *skb;
  653. skb = netdev_alloc_skb(jme->dev,
  654. jme->dev->mtu + RX_EXTRA_LEN);
  655. if (unlikely(!skb))
  656. return -ENOMEM;
  657. rxbi->skb = skb;
  658. rxbi->len = skb_tailroom(skb);
  659. rxbi->mapping = pci_map_page(jme->pdev,
  660. virt_to_page(skb->data),
  661. offset_in_page(skb->data),
  662. rxbi->len,
  663. PCI_DMA_FROMDEVICE);
  664. return 0;
  665. }
  666. static void
  667. jme_free_rx_buf(struct jme_adapter *jme, int i)
  668. {
  669. struct jme_ring *rxring = &(jme->rxring[0]);
  670. struct jme_buffer_info *rxbi = rxring->bufinf;
  671. rxbi += i;
  672. if (rxbi->skb) {
  673. pci_unmap_page(jme->pdev,
  674. rxbi->mapping,
  675. rxbi->len,
  676. PCI_DMA_FROMDEVICE);
  677. dev_kfree_skb(rxbi->skb);
  678. rxbi->skb = NULL;
  679. rxbi->mapping = 0;
  680. rxbi->len = 0;
  681. }
  682. }
  683. static void
  684. jme_free_rx_resources(struct jme_adapter *jme)
  685. {
  686. int i;
  687. struct jme_ring *rxring = &(jme->rxring[0]);
  688. if (rxring->alloc) {
  689. if (rxring->bufinf) {
  690. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  691. jme_free_rx_buf(jme, i);
  692. kfree(rxring->bufinf);
  693. }
  694. dma_free_coherent(&(jme->pdev->dev),
  695. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  696. rxring->alloc,
  697. rxring->dmaalloc);
  698. rxring->alloc = NULL;
  699. rxring->desc = NULL;
  700. rxring->dmaalloc = 0;
  701. rxring->dma = 0;
  702. rxring->bufinf = NULL;
  703. }
  704. rxring->next_to_use = 0;
  705. atomic_set(&rxring->next_to_clean, 0);
  706. }
  707. static int
  708. jme_setup_rx_resources(struct jme_adapter *jme)
  709. {
  710. int i;
  711. struct jme_ring *rxring = &(jme->rxring[0]);
  712. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  713. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  714. &(rxring->dmaalloc),
  715. GFP_ATOMIC);
  716. if (!rxring->alloc)
  717. goto err_set_null;
  718. /*
  719. * 16 Bytes align
  720. */
  721. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  722. RING_DESC_ALIGN);
  723. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  724. rxring->next_to_use = 0;
  725. atomic_set(&rxring->next_to_clean, 0);
  726. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  727. jme->rx_ring_size, GFP_ATOMIC);
  728. if (unlikely(!(rxring->bufinf)))
  729. goto err_free_rxring;
  730. /*
  731. * Initiallize Receive Descriptors
  732. */
  733. memset(rxring->bufinf, 0,
  734. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  735. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  736. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  737. jme_free_rx_resources(jme);
  738. return -ENOMEM;
  739. }
  740. jme_set_clean_rxdesc(jme, i);
  741. }
  742. return 0;
  743. err_free_rxring:
  744. dma_free_coherent(&(jme->pdev->dev),
  745. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  746. rxring->alloc,
  747. rxring->dmaalloc);
  748. err_set_null:
  749. rxring->desc = NULL;
  750. rxring->dmaalloc = 0;
  751. rxring->dma = 0;
  752. rxring->bufinf = NULL;
  753. return -ENOMEM;
  754. }
  755. static inline void
  756. jme_enable_rx_engine(struct jme_adapter *jme)
  757. {
  758. /*
  759. * Select Queue 0
  760. */
  761. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  762. RXCS_QUEUESEL_Q0);
  763. wmb();
  764. /*
  765. * Setup RX DMA Bass Address
  766. */
  767. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  768. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  769. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  770. /*
  771. * Setup RX Descriptor Count
  772. */
  773. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  774. /*
  775. * Setup Unicast Filter
  776. */
  777. jme_set_unicastaddr(jme->dev);
  778. jme_set_multi(jme->dev);
  779. /*
  780. * Enable RX Engine
  781. */
  782. wmb();
  783. jwrite32f(jme, JME_RXCS, jme->reg_rxcs |
  784. RXCS_QUEUESEL_Q0 |
  785. RXCS_ENABLE |
  786. RXCS_QST);
  787. /*
  788. * Start clock for RX MAC Processor
  789. */
  790. jme_mac_rxclk_on(jme);
  791. }
  792. static inline void
  793. jme_restart_rx_engine(struct jme_adapter *jme)
  794. {
  795. /*
  796. * Start RX Engine
  797. */
  798. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  799. RXCS_QUEUESEL_Q0 |
  800. RXCS_ENABLE |
  801. RXCS_QST);
  802. }
  803. static inline void
  804. jme_disable_rx_engine(struct jme_adapter *jme)
  805. {
  806. int i;
  807. u32 val;
  808. /*
  809. * Disable RX Engine
  810. */
  811. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  812. wmb();
  813. val = jread32(jme, JME_RXCS);
  814. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  815. mdelay(1);
  816. val = jread32(jme, JME_RXCS);
  817. rmb();
  818. }
  819. if (!i)
  820. pr_err("Disable RX engine timeout\n");
  821. /*
  822. * Stop clock for RX MAC Processor
  823. */
  824. jme_mac_rxclk_off(jme);
  825. }
  826. static u16
  827. jme_udpsum(struct sk_buff *skb)
  828. {
  829. u16 csum = 0xFFFFu;
  830. if (skb->len < (ETH_HLEN + sizeof(struct iphdr)))
  831. return csum;
  832. if (skb->protocol != htons(ETH_P_IP))
  833. return csum;
  834. skb_set_network_header(skb, ETH_HLEN);
  835. if ((ip_hdr(skb)->protocol != IPPROTO_UDP) ||
  836. (skb->len < (ETH_HLEN +
  837. (ip_hdr(skb)->ihl << 2) +
  838. sizeof(struct udphdr)))) {
  839. skb_reset_network_header(skb);
  840. return csum;
  841. }
  842. skb_set_transport_header(skb,
  843. ETH_HLEN + (ip_hdr(skb)->ihl << 2));
  844. csum = udp_hdr(skb)->check;
  845. skb_reset_transport_header(skb);
  846. skb_reset_network_header(skb);
  847. return csum;
  848. }
  849. static int
  850. jme_rxsum_ok(struct jme_adapter *jme, u16 flags, struct sk_buff *skb)
  851. {
  852. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  853. return false;
  854. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  855. == RXWBFLAG_TCPON)) {
  856. if (flags & RXWBFLAG_IPV4)
  857. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  858. return false;
  859. }
  860. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  861. == RXWBFLAG_UDPON) && jme_udpsum(skb)) {
  862. if (flags & RXWBFLAG_IPV4)
  863. netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
  864. return false;
  865. }
  866. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  867. == RXWBFLAG_IPV4)) {
  868. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
  869. return false;
  870. }
  871. return true;
  872. }
  873. static void
  874. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  875. {
  876. struct jme_ring *rxring = &(jme->rxring[0]);
  877. struct rxdesc *rxdesc = rxring->desc;
  878. struct jme_buffer_info *rxbi = rxring->bufinf;
  879. struct sk_buff *skb;
  880. int framesize;
  881. rxdesc += idx;
  882. rxbi += idx;
  883. skb = rxbi->skb;
  884. pci_dma_sync_single_for_cpu(jme->pdev,
  885. rxbi->mapping,
  886. rxbi->len,
  887. PCI_DMA_FROMDEVICE);
  888. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  889. pci_dma_sync_single_for_device(jme->pdev,
  890. rxbi->mapping,
  891. rxbi->len,
  892. PCI_DMA_FROMDEVICE);
  893. ++(NET_STAT(jme).rx_dropped);
  894. } else {
  895. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  896. - RX_PREPAD_SIZE;
  897. skb_reserve(skb, RX_PREPAD_SIZE);
  898. skb_put(skb, framesize);
  899. skb->protocol = eth_type_trans(skb, jme->dev);
  900. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags), skb))
  901. skb->ip_summed = CHECKSUM_UNNECESSARY;
  902. else
  903. skb_checksum_none_assert(skb);
  904. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  905. if (jme->vlgrp) {
  906. jme->jme_vlan_rx(skb, jme->vlgrp,
  907. le16_to_cpu(rxdesc->descwb.vlan));
  908. NET_STAT(jme).rx_bytes += 4;
  909. } else {
  910. dev_kfree_skb(skb);
  911. }
  912. } else {
  913. jme->jme_rx(skb);
  914. }
  915. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  916. cpu_to_le16(RXWBFLAG_DEST_MUL))
  917. ++(NET_STAT(jme).multicast);
  918. NET_STAT(jme).rx_bytes += framesize;
  919. ++(NET_STAT(jme).rx_packets);
  920. }
  921. jme_set_clean_rxdesc(jme, idx);
  922. }
  923. static int
  924. jme_process_receive(struct jme_adapter *jme, int limit)
  925. {
  926. struct jme_ring *rxring = &(jme->rxring[0]);
  927. struct rxdesc *rxdesc = rxring->desc;
  928. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  929. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  930. goto out_inc;
  931. if (unlikely(atomic_read(&jme->link_changing) != 1))
  932. goto out_inc;
  933. if (unlikely(!netif_carrier_ok(jme->dev)))
  934. goto out_inc;
  935. i = atomic_read(&rxring->next_to_clean);
  936. while (limit > 0) {
  937. rxdesc = rxring->desc;
  938. rxdesc += i;
  939. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  940. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  941. goto out;
  942. --limit;
  943. rmb();
  944. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  945. if (unlikely(desccnt > 1 ||
  946. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  947. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  948. ++(NET_STAT(jme).rx_crc_errors);
  949. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  950. ++(NET_STAT(jme).rx_fifo_errors);
  951. else
  952. ++(NET_STAT(jme).rx_errors);
  953. if (desccnt > 1)
  954. limit -= desccnt - 1;
  955. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  956. jme_set_clean_rxdesc(jme, j);
  957. j = (j + 1) & (mask);
  958. }
  959. } else {
  960. jme_alloc_and_feed_skb(jme, i);
  961. }
  962. i = (i + desccnt) & (mask);
  963. }
  964. out:
  965. atomic_set(&rxring->next_to_clean, i);
  966. out_inc:
  967. atomic_inc(&jme->rx_cleaning);
  968. return limit > 0 ? limit : 0;
  969. }
  970. static void
  971. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  972. {
  973. if (likely(atmp == dpi->cur)) {
  974. dpi->cnt = 0;
  975. return;
  976. }
  977. if (dpi->attempt == atmp) {
  978. ++(dpi->cnt);
  979. } else {
  980. dpi->attempt = atmp;
  981. dpi->cnt = 0;
  982. }
  983. }
  984. static void
  985. jme_dynamic_pcc(struct jme_adapter *jme)
  986. {
  987. register struct dynpcc_info *dpi = &(jme->dpi);
  988. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  989. jme_attempt_pcc(dpi, PCC_P3);
  990. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  991. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  992. jme_attempt_pcc(dpi, PCC_P2);
  993. else
  994. jme_attempt_pcc(dpi, PCC_P1);
  995. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  996. if (dpi->attempt < dpi->cur)
  997. tasklet_schedule(&jme->rxclean_task);
  998. jme_set_rx_pcc(jme, dpi->attempt);
  999. dpi->cur = dpi->attempt;
  1000. dpi->cnt = 0;
  1001. }
  1002. }
  1003. static void
  1004. jme_start_pcc_timer(struct jme_adapter *jme)
  1005. {
  1006. struct dynpcc_info *dpi = &(jme->dpi);
  1007. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  1008. dpi->last_pkts = NET_STAT(jme).rx_packets;
  1009. dpi->intr_cnt = 0;
  1010. jwrite32(jme, JME_TMCSR,
  1011. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  1012. }
  1013. static inline void
  1014. jme_stop_pcc_timer(struct jme_adapter *jme)
  1015. {
  1016. jwrite32(jme, JME_TMCSR, 0);
  1017. }
  1018. static void
  1019. jme_shutdown_nic(struct jme_adapter *jme)
  1020. {
  1021. u32 phylink;
  1022. phylink = jme_linkstat_from_phy(jme);
  1023. if (!(phylink & PHY_LINK_UP)) {
  1024. /*
  1025. * Disable all interrupt before issue timer
  1026. */
  1027. jme_stop_irq(jme);
  1028. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  1029. }
  1030. }
  1031. static void
  1032. jme_pcc_tasklet(unsigned long arg)
  1033. {
  1034. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1035. struct net_device *netdev = jme->dev;
  1036. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  1037. jme_shutdown_nic(jme);
  1038. return;
  1039. }
  1040. if (unlikely(!netif_carrier_ok(netdev) ||
  1041. (atomic_read(&jme->link_changing) != 1)
  1042. )) {
  1043. jme_stop_pcc_timer(jme);
  1044. return;
  1045. }
  1046. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  1047. jme_dynamic_pcc(jme);
  1048. jme_start_pcc_timer(jme);
  1049. }
  1050. static inline void
  1051. jme_polling_mode(struct jme_adapter *jme)
  1052. {
  1053. jme_set_rx_pcc(jme, PCC_OFF);
  1054. }
  1055. static inline void
  1056. jme_interrupt_mode(struct jme_adapter *jme)
  1057. {
  1058. jme_set_rx_pcc(jme, PCC_P1);
  1059. }
  1060. static inline int
  1061. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  1062. {
  1063. u32 apmc;
  1064. apmc = jread32(jme, JME_APMC);
  1065. return apmc & JME_APMC_PSEUDO_HP_EN;
  1066. }
  1067. static void
  1068. jme_start_shutdown_timer(struct jme_adapter *jme)
  1069. {
  1070. u32 apmc;
  1071. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  1072. apmc &= ~JME_APMC_EPIEN_CTRL;
  1073. if (!no_extplug) {
  1074. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  1075. wmb();
  1076. }
  1077. jwrite32f(jme, JME_APMC, apmc);
  1078. jwrite32f(jme, JME_TIMER2, 0);
  1079. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1080. jwrite32(jme, JME_TMCSR,
  1081. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  1082. }
  1083. static void
  1084. jme_stop_shutdown_timer(struct jme_adapter *jme)
  1085. {
  1086. u32 apmc;
  1087. jwrite32f(jme, JME_TMCSR, 0);
  1088. jwrite32f(jme, JME_TIMER2, 0);
  1089. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1090. apmc = jread32(jme, JME_APMC);
  1091. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  1092. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  1093. wmb();
  1094. jwrite32f(jme, JME_APMC, apmc);
  1095. }
  1096. static void
  1097. jme_link_change_tasklet(unsigned long arg)
  1098. {
  1099. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1100. struct net_device *netdev = jme->dev;
  1101. int rc;
  1102. while (!atomic_dec_and_test(&jme->link_changing)) {
  1103. atomic_inc(&jme->link_changing);
  1104. netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
  1105. while (atomic_read(&jme->link_changing) != 1)
  1106. netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
  1107. }
  1108. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1109. goto out;
  1110. jme->old_mtu = netdev->mtu;
  1111. netif_stop_queue(netdev);
  1112. if (jme_pseudo_hotplug_enabled(jme))
  1113. jme_stop_shutdown_timer(jme);
  1114. jme_stop_pcc_timer(jme);
  1115. tasklet_disable(&jme->txclean_task);
  1116. tasklet_disable(&jme->rxclean_task);
  1117. tasklet_disable(&jme->rxempty_task);
  1118. if (netif_carrier_ok(netdev)) {
  1119. jme_disable_rx_engine(jme);
  1120. jme_disable_tx_engine(jme);
  1121. jme_reset_mac_processor(jme);
  1122. jme_free_rx_resources(jme);
  1123. jme_free_tx_resources(jme);
  1124. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1125. jme_polling_mode(jme);
  1126. netif_carrier_off(netdev);
  1127. }
  1128. jme_check_link(netdev, 0);
  1129. if (netif_carrier_ok(netdev)) {
  1130. rc = jme_setup_rx_resources(jme);
  1131. if (rc) {
  1132. pr_err("Allocating resources for RX error, Device STOPPED!\n");
  1133. goto out_enable_tasklet;
  1134. }
  1135. rc = jme_setup_tx_resources(jme);
  1136. if (rc) {
  1137. pr_err("Allocating resources for TX error, Device STOPPED!\n");
  1138. goto err_out_free_rx_resources;
  1139. }
  1140. jme_enable_rx_engine(jme);
  1141. jme_enable_tx_engine(jme);
  1142. netif_start_queue(netdev);
  1143. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1144. jme_interrupt_mode(jme);
  1145. jme_start_pcc_timer(jme);
  1146. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1147. jme_start_shutdown_timer(jme);
  1148. }
  1149. goto out_enable_tasklet;
  1150. err_out_free_rx_resources:
  1151. jme_free_rx_resources(jme);
  1152. out_enable_tasklet:
  1153. tasklet_enable(&jme->txclean_task);
  1154. tasklet_hi_enable(&jme->rxclean_task);
  1155. tasklet_hi_enable(&jme->rxempty_task);
  1156. out:
  1157. atomic_inc(&jme->link_changing);
  1158. }
  1159. static void
  1160. jme_rx_clean_tasklet(unsigned long arg)
  1161. {
  1162. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1163. struct dynpcc_info *dpi = &(jme->dpi);
  1164. jme_process_receive(jme, jme->rx_ring_size);
  1165. ++(dpi->intr_cnt);
  1166. }
  1167. static int
  1168. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1169. {
  1170. struct jme_adapter *jme = jme_napi_priv(holder);
  1171. int rest;
  1172. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1173. while (atomic_read(&jme->rx_empty) > 0) {
  1174. atomic_dec(&jme->rx_empty);
  1175. ++(NET_STAT(jme).rx_dropped);
  1176. jme_restart_rx_engine(jme);
  1177. }
  1178. atomic_inc(&jme->rx_empty);
  1179. if (rest) {
  1180. JME_RX_COMPLETE(netdev, holder);
  1181. jme_interrupt_mode(jme);
  1182. }
  1183. JME_NAPI_WEIGHT_SET(budget, rest);
  1184. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1185. }
  1186. static void
  1187. jme_rx_empty_tasklet(unsigned long arg)
  1188. {
  1189. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1190. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1191. return;
  1192. if (unlikely(!netif_carrier_ok(jme->dev)))
  1193. return;
  1194. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1195. jme_rx_clean_tasklet(arg);
  1196. while (atomic_read(&jme->rx_empty) > 0) {
  1197. atomic_dec(&jme->rx_empty);
  1198. ++(NET_STAT(jme).rx_dropped);
  1199. jme_restart_rx_engine(jme);
  1200. }
  1201. atomic_inc(&jme->rx_empty);
  1202. }
  1203. static void
  1204. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1205. {
  1206. struct jme_ring *txring = &(jme->txring[0]);
  1207. smp_wmb();
  1208. if (unlikely(netif_queue_stopped(jme->dev) &&
  1209. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1210. netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
  1211. netif_wake_queue(jme->dev);
  1212. }
  1213. }
  1214. static void
  1215. jme_tx_clean_tasklet(unsigned long arg)
  1216. {
  1217. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1218. struct jme_ring *txring = &(jme->txring[0]);
  1219. struct txdesc *txdesc = txring->desc;
  1220. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1221. int i, j, cnt = 0, max, err, mask;
  1222. tx_dbg(jme, "Into txclean\n");
  1223. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1224. goto out;
  1225. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1226. goto out;
  1227. if (unlikely(!netif_carrier_ok(jme->dev)))
  1228. goto out;
  1229. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1230. mask = jme->tx_ring_mask;
  1231. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1232. ctxbi = txbi + i;
  1233. if (likely(ctxbi->skb &&
  1234. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1235. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1236. i, ctxbi->nr_desc, jiffies);
  1237. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1238. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1239. ttxbi = txbi + ((i + j) & (mask));
  1240. txdesc[(i + j) & (mask)].dw[0] = 0;
  1241. pci_unmap_page(jme->pdev,
  1242. ttxbi->mapping,
  1243. ttxbi->len,
  1244. PCI_DMA_TODEVICE);
  1245. ttxbi->mapping = 0;
  1246. ttxbi->len = 0;
  1247. }
  1248. dev_kfree_skb(ctxbi->skb);
  1249. cnt += ctxbi->nr_desc;
  1250. if (unlikely(err)) {
  1251. ++(NET_STAT(jme).tx_carrier_errors);
  1252. } else {
  1253. ++(NET_STAT(jme).tx_packets);
  1254. NET_STAT(jme).tx_bytes += ctxbi->len;
  1255. }
  1256. ctxbi->skb = NULL;
  1257. ctxbi->len = 0;
  1258. ctxbi->start_xmit = 0;
  1259. } else {
  1260. break;
  1261. }
  1262. i = (i + ctxbi->nr_desc) & mask;
  1263. ctxbi->nr_desc = 0;
  1264. }
  1265. tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
  1266. atomic_set(&txring->next_to_clean, i);
  1267. atomic_add(cnt, &txring->nr_free);
  1268. jme_wake_queue_if_stopped(jme);
  1269. out:
  1270. atomic_inc(&jme->tx_cleaning);
  1271. }
  1272. static void
  1273. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1274. {
  1275. /*
  1276. * Disable interrupt
  1277. */
  1278. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1279. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1280. /*
  1281. * Link change event is critical
  1282. * all other events are ignored
  1283. */
  1284. jwrite32(jme, JME_IEVE, intrstat);
  1285. tasklet_schedule(&jme->linkch_task);
  1286. goto out_reenable;
  1287. }
  1288. if (intrstat & INTR_TMINTR) {
  1289. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1290. tasklet_schedule(&jme->pcc_task);
  1291. }
  1292. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1293. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1294. tasklet_schedule(&jme->txclean_task);
  1295. }
  1296. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1297. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1298. INTR_PCCRX0 |
  1299. INTR_RX0EMP)) |
  1300. INTR_RX0);
  1301. }
  1302. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1303. if (intrstat & INTR_RX0EMP)
  1304. atomic_inc(&jme->rx_empty);
  1305. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1306. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1307. jme_polling_mode(jme);
  1308. JME_RX_SCHEDULE(jme);
  1309. }
  1310. }
  1311. } else {
  1312. if (intrstat & INTR_RX0EMP) {
  1313. atomic_inc(&jme->rx_empty);
  1314. tasklet_hi_schedule(&jme->rxempty_task);
  1315. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1316. tasklet_hi_schedule(&jme->rxclean_task);
  1317. }
  1318. }
  1319. out_reenable:
  1320. /*
  1321. * Re-enable interrupt
  1322. */
  1323. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1324. }
  1325. static irqreturn_t
  1326. jme_intr(int irq, void *dev_id)
  1327. {
  1328. struct net_device *netdev = dev_id;
  1329. struct jme_adapter *jme = netdev_priv(netdev);
  1330. u32 intrstat;
  1331. intrstat = jread32(jme, JME_IEVE);
  1332. /*
  1333. * Check if it's really an interrupt for us
  1334. */
  1335. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1336. return IRQ_NONE;
  1337. /*
  1338. * Check if the device still exist
  1339. */
  1340. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1341. return IRQ_NONE;
  1342. jme_intr_msi(jme, intrstat);
  1343. return IRQ_HANDLED;
  1344. }
  1345. static irqreturn_t
  1346. jme_msi(int irq, void *dev_id)
  1347. {
  1348. struct net_device *netdev = dev_id;
  1349. struct jme_adapter *jme = netdev_priv(netdev);
  1350. u32 intrstat;
  1351. intrstat = jread32(jme, JME_IEVE);
  1352. jme_intr_msi(jme, intrstat);
  1353. return IRQ_HANDLED;
  1354. }
  1355. static void
  1356. jme_reset_link(struct jme_adapter *jme)
  1357. {
  1358. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1359. }
  1360. static void
  1361. jme_restart_an(struct jme_adapter *jme)
  1362. {
  1363. u32 bmcr;
  1364. spin_lock_bh(&jme->phy_lock);
  1365. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1366. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1367. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1368. spin_unlock_bh(&jme->phy_lock);
  1369. }
  1370. static int
  1371. jme_request_irq(struct jme_adapter *jme)
  1372. {
  1373. int rc;
  1374. struct net_device *netdev = jme->dev;
  1375. irq_handler_t handler = jme_intr;
  1376. int irq_flags = IRQF_SHARED;
  1377. if (!pci_enable_msi(jme->pdev)) {
  1378. set_bit(JME_FLAG_MSI, &jme->flags);
  1379. handler = jme_msi;
  1380. irq_flags = 0;
  1381. }
  1382. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1383. netdev);
  1384. if (rc) {
  1385. netdev_err(netdev,
  1386. "Unable to request %s interrupt (return: %d)\n",
  1387. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1388. rc);
  1389. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1390. pci_disable_msi(jme->pdev);
  1391. clear_bit(JME_FLAG_MSI, &jme->flags);
  1392. }
  1393. } else {
  1394. netdev->irq = jme->pdev->irq;
  1395. }
  1396. return rc;
  1397. }
  1398. static void
  1399. jme_free_irq(struct jme_adapter *jme)
  1400. {
  1401. free_irq(jme->pdev->irq, jme->dev);
  1402. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1403. pci_disable_msi(jme->pdev);
  1404. clear_bit(JME_FLAG_MSI, &jme->flags);
  1405. jme->dev->irq = jme->pdev->irq;
  1406. }
  1407. }
  1408. static inline void
  1409. jme_new_phy_on(struct jme_adapter *jme)
  1410. {
  1411. u32 reg;
  1412. reg = jread32(jme, JME_PHY_PWR);
  1413. reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1414. PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
  1415. jwrite32(jme, JME_PHY_PWR, reg);
  1416. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1417. reg &= ~PE1_GPREG0_PBG;
  1418. reg |= PE1_GPREG0_ENBG;
  1419. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1420. }
  1421. static inline void
  1422. jme_new_phy_off(struct jme_adapter *jme)
  1423. {
  1424. u32 reg;
  1425. reg = jread32(jme, JME_PHY_PWR);
  1426. reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1427. PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
  1428. jwrite32(jme, JME_PHY_PWR, reg);
  1429. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1430. reg &= ~PE1_GPREG0_PBG;
  1431. reg |= PE1_GPREG0_PDD3COLD;
  1432. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1433. }
  1434. static inline void
  1435. jme_phy_on(struct jme_adapter *jme)
  1436. {
  1437. u32 bmcr;
  1438. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1439. bmcr &= ~BMCR_PDOWN;
  1440. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1441. if (new_phy_power_ctrl(jme->chip_main_rev))
  1442. jme_new_phy_on(jme);
  1443. }
  1444. static inline void
  1445. jme_phy_off(struct jme_adapter *jme)
  1446. {
  1447. u32 bmcr;
  1448. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1449. bmcr |= BMCR_PDOWN;
  1450. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1451. if (new_phy_power_ctrl(jme->chip_main_rev))
  1452. jme_new_phy_off(jme);
  1453. }
  1454. static int
  1455. jme_open(struct net_device *netdev)
  1456. {
  1457. struct jme_adapter *jme = netdev_priv(netdev);
  1458. int rc;
  1459. jme_clear_pm(jme);
  1460. JME_NAPI_ENABLE(jme);
  1461. tasklet_enable(&jme->linkch_task);
  1462. tasklet_enable(&jme->txclean_task);
  1463. tasklet_hi_enable(&jme->rxclean_task);
  1464. tasklet_hi_enable(&jme->rxempty_task);
  1465. rc = jme_request_irq(jme);
  1466. if (rc)
  1467. goto err_out;
  1468. jme_start_irq(jme);
  1469. jme_phy_on(jme);
  1470. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1471. jme_set_settings(netdev, &jme->old_ecmd);
  1472. else
  1473. jme_reset_phy_processor(jme);
  1474. jme_reset_link(jme);
  1475. return 0;
  1476. err_out:
  1477. netif_stop_queue(netdev);
  1478. netif_carrier_off(netdev);
  1479. return rc;
  1480. }
  1481. static void
  1482. jme_set_100m_half(struct jme_adapter *jme)
  1483. {
  1484. u32 bmcr, tmp;
  1485. jme_phy_on(jme);
  1486. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1487. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1488. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1489. tmp |= BMCR_SPEED100;
  1490. if (bmcr != tmp)
  1491. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1492. if (jme->fpgaver)
  1493. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1494. else
  1495. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1496. }
  1497. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1498. static void
  1499. jme_wait_link(struct jme_adapter *jme)
  1500. {
  1501. u32 phylink, to = JME_WAIT_LINK_TIME;
  1502. mdelay(1000);
  1503. phylink = jme_linkstat_from_phy(jme);
  1504. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1505. mdelay(10);
  1506. phylink = jme_linkstat_from_phy(jme);
  1507. }
  1508. }
  1509. static void
  1510. jme_powersave_phy(struct jme_adapter *jme)
  1511. {
  1512. if (jme->reg_pmcs) {
  1513. jme_set_100m_half(jme);
  1514. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1515. jme_wait_link(jme);
  1516. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1517. } else {
  1518. jme_phy_off(jme);
  1519. }
  1520. }
  1521. static int
  1522. jme_close(struct net_device *netdev)
  1523. {
  1524. struct jme_adapter *jme = netdev_priv(netdev);
  1525. netif_stop_queue(netdev);
  1526. netif_carrier_off(netdev);
  1527. jme_stop_irq(jme);
  1528. jme_free_irq(jme);
  1529. JME_NAPI_DISABLE(jme);
  1530. tasklet_disable(&jme->linkch_task);
  1531. tasklet_disable(&jme->txclean_task);
  1532. tasklet_disable(&jme->rxclean_task);
  1533. tasklet_disable(&jme->rxempty_task);
  1534. jme_disable_rx_engine(jme);
  1535. jme_disable_tx_engine(jme);
  1536. jme_reset_mac_processor(jme);
  1537. jme_free_rx_resources(jme);
  1538. jme_free_tx_resources(jme);
  1539. jme->phylink = 0;
  1540. jme_phy_off(jme);
  1541. return 0;
  1542. }
  1543. static int
  1544. jme_alloc_txdesc(struct jme_adapter *jme,
  1545. struct sk_buff *skb)
  1546. {
  1547. struct jme_ring *txring = &(jme->txring[0]);
  1548. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1549. idx = txring->next_to_use;
  1550. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1551. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1552. return -1;
  1553. atomic_sub(nr_alloc, &txring->nr_free);
  1554. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1555. return idx;
  1556. }
  1557. static void
  1558. jme_fill_tx_map(struct pci_dev *pdev,
  1559. struct txdesc *txdesc,
  1560. struct jme_buffer_info *txbi,
  1561. struct page *page,
  1562. u32 page_offset,
  1563. u32 len,
  1564. u8 hidma)
  1565. {
  1566. dma_addr_t dmaaddr;
  1567. dmaaddr = pci_map_page(pdev,
  1568. page,
  1569. page_offset,
  1570. len,
  1571. PCI_DMA_TODEVICE);
  1572. pci_dma_sync_single_for_device(pdev,
  1573. dmaaddr,
  1574. len,
  1575. PCI_DMA_TODEVICE);
  1576. txdesc->dw[0] = 0;
  1577. txdesc->dw[1] = 0;
  1578. txdesc->desc2.flags = TXFLAG_OWN;
  1579. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1580. txdesc->desc2.datalen = cpu_to_le16(len);
  1581. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1582. txdesc->desc2.bufaddrl = cpu_to_le32(
  1583. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1584. txbi->mapping = dmaaddr;
  1585. txbi->len = len;
  1586. }
  1587. static void
  1588. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1589. {
  1590. struct jme_ring *txring = &(jme->txring[0]);
  1591. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1592. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1593. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1594. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1595. int mask = jme->tx_ring_mask;
  1596. struct skb_frag_struct *frag;
  1597. u32 len;
  1598. for (i = 0 ; i < nr_frags ; ++i) {
  1599. frag = &skb_shinfo(skb)->frags[i];
  1600. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1601. ctxbi = txbi + ((idx + i + 2) & (mask));
  1602. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1603. frag->page_offset, frag->size, hidma);
  1604. }
  1605. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1606. ctxdesc = txdesc + ((idx + 1) & (mask));
  1607. ctxbi = txbi + ((idx + 1) & (mask));
  1608. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1609. offset_in_page(skb->data), len, hidma);
  1610. }
  1611. static int
  1612. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1613. {
  1614. if (unlikely(skb_shinfo(skb)->gso_size &&
  1615. skb_header_cloned(skb) &&
  1616. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1617. dev_kfree_skb(skb);
  1618. return -1;
  1619. }
  1620. return 0;
  1621. }
  1622. static int
  1623. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1624. {
  1625. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1626. if (*mss) {
  1627. *flags |= TXFLAG_LSEN;
  1628. if (skb->protocol == htons(ETH_P_IP)) {
  1629. struct iphdr *iph = ip_hdr(skb);
  1630. iph->check = 0;
  1631. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1632. iph->daddr, 0,
  1633. IPPROTO_TCP,
  1634. 0);
  1635. } else {
  1636. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1637. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1638. &ip6h->daddr, 0,
  1639. IPPROTO_TCP,
  1640. 0);
  1641. }
  1642. return 0;
  1643. }
  1644. return 1;
  1645. }
  1646. static void
  1647. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1648. {
  1649. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1650. u8 ip_proto;
  1651. switch (skb->protocol) {
  1652. case htons(ETH_P_IP):
  1653. ip_proto = ip_hdr(skb)->protocol;
  1654. break;
  1655. case htons(ETH_P_IPV6):
  1656. ip_proto = ipv6_hdr(skb)->nexthdr;
  1657. break;
  1658. default:
  1659. ip_proto = 0;
  1660. break;
  1661. }
  1662. switch (ip_proto) {
  1663. case IPPROTO_TCP:
  1664. *flags |= TXFLAG_TCPCS;
  1665. break;
  1666. case IPPROTO_UDP:
  1667. *flags |= TXFLAG_UDPCS;
  1668. break;
  1669. default:
  1670. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
  1671. break;
  1672. }
  1673. }
  1674. }
  1675. static inline void
  1676. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1677. {
  1678. if (vlan_tx_tag_present(skb)) {
  1679. *flags |= TXFLAG_TAGON;
  1680. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1681. }
  1682. }
  1683. static int
  1684. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1685. {
  1686. struct jme_ring *txring = &(jme->txring[0]);
  1687. struct txdesc *txdesc;
  1688. struct jme_buffer_info *txbi;
  1689. u8 flags;
  1690. txdesc = (struct txdesc *)txring->desc + idx;
  1691. txbi = txring->bufinf + idx;
  1692. txdesc->dw[0] = 0;
  1693. txdesc->dw[1] = 0;
  1694. txdesc->dw[2] = 0;
  1695. txdesc->dw[3] = 0;
  1696. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1697. /*
  1698. * Set OWN bit at final.
  1699. * When kernel transmit faster than NIC.
  1700. * And NIC trying to send this descriptor before we tell
  1701. * it to start sending this TX queue.
  1702. * Other fields are already filled correctly.
  1703. */
  1704. wmb();
  1705. flags = TXFLAG_OWN | TXFLAG_INT;
  1706. /*
  1707. * Set checksum flags while not tso
  1708. */
  1709. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1710. jme_tx_csum(jme, skb, &flags);
  1711. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1712. jme_map_tx_skb(jme, skb, idx);
  1713. txdesc->desc1.flags = flags;
  1714. /*
  1715. * Set tx buffer info after telling NIC to send
  1716. * For better tx_clean timing
  1717. */
  1718. wmb();
  1719. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1720. txbi->skb = skb;
  1721. txbi->len = skb->len;
  1722. txbi->start_xmit = jiffies;
  1723. if (!txbi->start_xmit)
  1724. txbi->start_xmit = (0UL-1);
  1725. return 0;
  1726. }
  1727. static void
  1728. jme_stop_queue_if_full(struct jme_adapter *jme)
  1729. {
  1730. struct jme_ring *txring = &(jme->txring[0]);
  1731. struct jme_buffer_info *txbi = txring->bufinf;
  1732. int idx = atomic_read(&txring->next_to_clean);
  1733. txbi += idx;
  1734. smp_wmb();
  1735. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1736. netif_stop_queue(jme->dev);
  1737. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
  1738. smp_wmb();
  1739. if (atomic_read(&txring->nr_free)
  1740. >= (jme->tx_wake_threshold)) {
  1741. netif_wake_queue(jme->dev);
  1742. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
  1743. }
  1744. }
  1745. if (unlikely(txbi->start_xmit &&
  1746. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1747. txbi->skb)) {
  1748. netif_stop_queue(jme->dev);
  1749. netif_info(jme, tx_queued, jme->dev,
  1750. "TX Queue Stopped %d@%lu\n", idx, jiffies);
  1751. }
  1752. }
  1753. /*
  1754. * This function is already protected by netif_tx_lock()
  1755. */
  1756. static netdev_tx_t
  1757. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1758. {
  1759. struct jme_adapter *jme = netdev_priv(netdev);
  1760. int idx;
  1761. if (unlikely(jme_expand_header(jme, skb))) {
  1762. ++(NET_STAT(jme).tx_dropped);
  1763. return NETDEV_TX_OK;
  1764. }
  1765. idx = jme_alloc_txdesc(jme, skb);
  1766. if (unlikely(idx < 0)) {
  1767. netif_stop_queue(netdev);
  1768. netif_err(jme, tx_err, jme->dev,
  1769. "BUG! Tx ring full when queue awake!\n");
  1770. return NETDEV_TX_BUSY;
  1771. }
  1772. jme_fill_tx_desc(jme, skb, idx);
  1773. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1774. TXCS_SELECT_QUEUE0 |
  1775. TXCS_QUEUE0S |
  1776. TXCS_ENABLE);
  1777. tx_dbg(jme, "xmit: %d+%d@%lu\n",
  1778. idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
  1779. jme_stop_queue_if_full(jme);
  1780. return NETDEV_TX_OK;
  1781. }
  1782. static void
  1783. jme_set_unicastaddr(struct net_device *netdev)
  1784. {
  1785. struct jme_adapter *jme = netdev_priv(netdev);
  1786. u32 val;
  1787. val = (netdev->dev_addr[3] & 0xff) << 24 |
  1788. (netdev->dev_addr[2] & 0xff) << 16 |
  1789. (netdev->dev_addr[1] & 0xff) << 8 |
  1790. (netdev->dev_addr[0] & 0xff);
  1791. jwrite32(jme, JME_RXUMA_LO, val);
  1792. val = (netdev->dev_addr[5] & 0xff) << 8 |
  1793. (netdev->dev_addr[4] & 0xff);
  1794. jwrite32(jme, JME_RXUMA_HI, val);
  1795. }
  1796. static int
  1797. jme_set_macaddr(struct net_device *netdev, void *p)
  1798. {
  1799. struct jme_adapter *jme = netdev_priv(netdev);
  1800. struct sockaddr *addr = p;
  1801. if (netif_running(netdev))
  1802. return -EBUSY;
  1803. spin_lock_bh(&jme->macaddr_lock);
  1804. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1805. jme_set_unicastaddr(netdev);
  1806. spin_unlock_bh(&jme->macaddr_lock);
  1807. return 0;
  1808. }
  1809. static void
  1810. jme_set_multi(struct net_device *netdev)
  1811. {
  1812. struct jme_adapter *jme = netdev_priv(netdev);
  1813. u32 mc_hash[2] = {};
  1814. spin_lock_bh(&jme->rxmcs_lock);
  1815. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1816. if (netdev->flags & IFF_PROMISC) {
  1817. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1818. } else if (netdev->flags & IFF_ALLMULTI) {
  1819. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1820. } else if (netdev->flags & IFF_MULTICAST) {
  1821. struct netdev_hw_addr *ha;
  1822. int bit_nr;
  1823. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1824. netdev_for_each_mc_addr(ha, netdev) {
  1825. bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
  1826. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1827. }
  1828. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1829. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1830. }
  1831. wmb();
  1832. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1833. spin_unlock_bh(&jme->rxmcs_lock);
  1834. }
  1835. static int
  1836. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1837. {
  1838. struct jme_adapter *jme = netdev_priv(netdev);
  1839. if (new_mtu == jme->old_mtu)
  1840. return 0;
  1841. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1842. ((new_mtu) < IPV6_MIN_MTU))
  1843. return -EINVAL;
  1844. if (new_mtu > 4000) {
  1845. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1846. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1847. jme_restart_rx_engine(jme);
  1848. } else {
  1849. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1850. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1851. jme_restart_rx_engine(jme);
  1852. }
  1853. if (new_mtu > 1900) {
  1854. netdev->features &= ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  1855. NETIF_F_TSO | NETIF_F_TSO6);
  1856. } else {
  1857. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1858. netdev->features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1859. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1860. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1861. }
  1862. netdev->mtu = new_mtu;
  1863. jme_reset_link(jme);
  1864. return 0;
  1865. }
  1866. static void
  1867. jme_tx_timeout(struct net_device *netdev)
  1868. {
  1869. struct jme_adapter *jme = netdev_priv(netdev);
  1870. jme->phylink = 0;
  1871. jme_reset_phy_processor(jme);
  1872. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1873. jme_set_settings(netdev, &jme->old_ecmd);
  1874. /*
  1875. * Force to Reset the link again
  1876. */
  1877. jme_reset_link(jme);
  1878. }
  1879. static inline void jme_pause_rx(struct jme_adapter *jme)
  1880. {
  1881. atomic_dec(&jme->link_changing);
  1882. jme_set_rx_pcc(jme, PCC_OFF);
  1883. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1884. JME_NAPI_DISABLE(jme);
  1885. } else {
  1886. tasklet_disable(&jme->rxclean_task);
  1887. tasklet_disable(&jme->rxempty_task);
  1888. }
  1889. }
  1890. static inline void jme_resume_rx(struct jme_adapter *jme)
  1891. {
  1892. struct dynpcc_info *dpi = &(jme->dpi);
  1893. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1894. JME_NAPI_ENABLE(jme);
  1895. } else {
  1896. tasklet_hi_enable(&jme->rxclean_task);
  1897. tasklet_hi_enable(&jme->rxempty_task);
  1898. }
  1899. dpi->cur = PCC_P1;
  1900. dpi->attempt = PCC_P1;
  1901. dpi->cnt = 0;
  1902. jme_set_rx_pcc(jme, PCC_P1);
  1903. atomic_inc(&jme->link_changing);
  1904. }
  1905. static void
  1906. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1907. {
  1908. struct jme_adapter *jme = netdev_priv(netdev);
  1909. jme_pause_rx(jme);
  1910. jme->vlgrp = grp;
  1911. jme_resume_rx(jme);
  1912. }
  1913. static void
  1914. jme_get_drvinfo(struct net_device *netdev,
  1915. struct ethtool_drvinfo *info)
  1916. {
  1917. struct jme_adapter *jme = netdev_priv(netdev);
  1918. strcpy(info->driver, DRV_NAME);
  1919. strcpy(info->version, DRV_VERSION);
  1920. strcpy(info->bus_info, pci_name(jme->pdev));
  1921. }
  1922. static int
  1923. jme_get_regs_len(struct net_device *netdev)
  1924. {
  1925. return JME_REG_LEN;
  1926. }
  1927. static void
  1928. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1929. {
  1930. int i;
  1931. for (i = 0 ; i < len ; i += 4)
  1932. p[i >> 2] = jread32(jme, reg + i);
  1933. }
  1934. static void
  1935. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1936. {
  1937. int i;
  1938. u16 *p16 = (u16 *)p;
  1939. for (i = 0 ; i < reg_nr ; ++i)
  1940. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1941. }
  1942. static void
  1943. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1944. {
  1945. struct jme_adapter *jme = netdev_priv(netdev);
  1946. u32 *p32 = (u32 *)p;
  1947. memset(p, 0xFF, JME_REG_LEN);
  1948. regs->version = 1;
  1949. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1950. p32 += 0x100 >> 2;
  1951. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1952. p32 += 0x100 >> 2;
  1953. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1954. p32 += 0x100 >> 2;
  1955. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1956. p32 += 0x100 >> 2;
  1957. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1958. }
  1959. static int
  1960. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1961. {
  1962. struct jme_adapter *jme = netdev_priv(netdev);
  1963. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1964. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1965. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1966. ecmd->use_adaptive_rx_coalesce = false;
  1967. ecmd->rx_coalesce_usecs = 0;
  1968. ecmd->rx_max_coalesced_frames = 0;
  1969. return 0;
  1970. }
  1971. ecmd->use_adaptive_rx_coalesce = true;
  1972. switch (jme->dpi.cur) {
  1973. case PCC_P1:
  1974. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1975. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1976. break;
  1977. case PCC_P2:
  1978. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1979. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1980. break;
  1981. case PCC_P3:
  1982. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1983. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1984. break;
  1985. default:
  1986. break;
  1987. }
  1988. return 0;
  1989. }
  1990. static int
  1991. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1992. {
  1993. struct jme_adapter *jme = netdev_priv(netdev);
  1994. struct dynpcc_info *dpi = &(jme->dpi);
  1995. if (netif_running(netdev))
  1996. return -EBUSY;
  1997. if (ecmd->use_adaptive_rx_coalesce &&
  1998. test_bit(JME_FLAG_POLL, &jme->flags)) {
  1999. clear_bit(JME_FLAG_POLL, &jme->flags);
  2000. jme->jme_rx = netif_rx;
  2001. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2002. dpi->cur = PCC_P1;
  2003. dpi->attempt = PCC_P1;
  2004. dpi->cnt = 0;
  2005. jme_set_rx_pcc(jme, PCC_P1);
  2006. jme_interrupt_mode(jme);
  2007. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  2008. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  2009. set_bit(JME_FLAG_POLL, &jme->flags);
  2010. jme->jme_rx = netif_receive_skb;
  2011. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  2012. jme_interrupt_mode(jme);
  2013. }
  2014. return 0;
  2015. }
  2016. static void
  2017. jme_get_pauseparam(struct net_device *netdev,
  2018. struct ethtool_pauseparam *ecmd)
  2019. {
  2020. struct jme_adapter *jme = netdev_priv(netdev);
  2021. u32 val;
  2022. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  2023. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  2024. spin_lock_bh(&jme->phy_lock);
  2025. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  2026. spin_unlock_bh(&jme->phy_lock);
  2027. ecmd->autoneg =
  2028. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  2029. }
  2030. static int
  2031. jme_set_pauseparam(struct net_device *netdev,
  2032. struct ethtool_pauseparam *ecmd)
  2033. {
  2034. struct jme_adapter *jme = netdev_priv(netdev);
  2035. u32 val;
  2036. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  2037. (ecmd->tx_pause != 0)) {
  2038. if (ecmd->tx_pause)
  2039. jme->reg_txpfc |= TXPFC_PF_EN;
  2040. else
  2041. jme->reg_txpfc &= ~TXPFC_PF_EN;
  2042. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  2043. }
  2044. spin_lock_bh(&jme->rxmcs_lock);
  2045. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  2046. (ecmd->rx_pause != 0)) {
  2047. if (ecmd->rx_pause)
  2048. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  2049. else
  2050. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  2051. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2052. }
  2053. spin_unlock_bh(&jme->rxmcs_lock);
  2054. spin_lock_bh(&jme->phy_lock);
  2055. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  2056. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  2057. (ecmd->autoneg != 0)) {
  2058. if (ecmd->autoneg)
  2059. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2060. else
  2061. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2062. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  2063. MII_ADVERTISE, val);
  2064. }
  2065. spin_unlock_bh(&jme->phy_lock);
  2066. return 0;
  2067. }
  2068. static void
  2069. jme_get_wol(struct net_device *netdev,
  2070. struct ethtool_wolinfo *wol)
  2071. {
  2072. struct jme_adapter *jme = netdev_priv(netdev);
  2073. wol->supported = WAKE_MAGIC | WAKE_PHY;
  2074. wol->wolopts = 0;
  2075. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2076. wol->wolopts |= WAKE_PHY;
  2077. if (jme->reg_pmcs & PMCS_MFEN)
  2078. wol->wolopts |= WAKE_MAGIC;
  2079. }
  2080. static int
  2081. jme_set_wol(struct net_device *netdev,
  2082. struct ethtool_wolinfo *wol)
  2083. {
  2084. struct jme_adapter *jme = netdev_priv(netdev);
  2085. if (wol->wolopts & (WAKE_MAGICSECURE |
  2086. WAKE_UCAST |
  2087. WAKE_MCAST |
  2088. WAKE_BCAST |
  2089. WAKE_ARP))
  2090. return -EOPNOTSUPP;
  2091. jme->reg_pmcs = 0;
  2092. if (wol->wolopts & WAKE_PHY)
  2093. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  2094. if (wol->wolopts & WAKE_MAGIC)
  2095. jme->reg_pmcs |= PMCS_MFEN;
  2096. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2097. device_set_wakeup_enable(&jme->pdev->dev, jme->reg_pmcs);
  2098. return 0;
  2099. }
  2100. static int
  2101. jme_get_settings(struct net_device *netdev,
  2102. struct ethtool_cmd *ecmd)
  2103. {
  2104. struct jme_adapter *jme = netdev_priv(netdev);
  2105. int rc;
  2106. spin_lock_bh(&jme->phy_lock);
  2107. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  2108. spin_unlock_bh(&jme->phy_lock);
  2109. return rc;
  2110. }
  2111. static int
  2112. jme_set_settings(struct net_device *netdev,
  2113. struct ethtool_cmd *ecmd)
  2114. {
  2115. struct jme_adapter *jme = netdev_priv(netdev);
  2116. int rc, fdc = 0;
  2117. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  2118. return -EINVAL;
  2119. /*
  2120. * Check If user changed duplex only while force_media.
  2121. * Hardware would not generate link change interrupt.
  2122. */
  2123. if (jme->mii_if.force_media &&
  2124. ecmd->autoneg != AUTONEG_ENABLE &&
  2125. (jme->mii_if.full_duplex != ecmd->duplex))
  2126. fdc = 1;
  2127. spin_lock_bh(&jme->phy_lock);
  2128. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  2129. spin_unlock_bh(&jme->phy_lock);
  2130. if (!rc) {
  2131. if (fdc)
  2132. jme_reset_link(jme);
  2133. jme->old_ecmd = *ecmd;
  2134. set_bit(JME_FLAG_SSET, &jme->flags);
  2135. }
  2136. return rc;
  2137. }
  2138. static int
  2139. jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  2140. {
  2141. int rc;
  2142. struct jme_adapter *jme = netdev_priv(netdev);
  2143. struct mii_ioctl_data *mii_data = if_mii(rq);
  2144. unsigned int duplex_chg;
  2145. if (cmd == SIOCSMIIREG) {
  2146. u16 val = mii_data->val_in;
  2147. if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
  2148. (val & BMCR_SPEED1000))
  2149. return -EINVAL;
  2150. }
  2151. spin_lock_bh(&jme->phy_lock);
  2152. rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
  2153. spin_unlock_bh(&jme->phy_lock);
  2154. if (!rc && (cmd == SIOCSMIIREG)) {
  2155. if (duplex_chg)
  2156. jme_reset_link(jme);
  2157. jme_get_settings(netdev, &jme->old_ecmd);
  2158. set_bit(JME_FLAG_SSET, &jme->flags);
  2159. }
  2160. return rc;
  2161. }
  2162. static u32
  2163. jme_get_link(struct net_device *netdev)
  2164. {
  2165. struct jme_adapter *jme = netdev_priv(netdev);
  2166. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  2167. }
  2168. static u32
  2169. jme_get_msglevel(struct net_device *netdev)
  2170. {
  2171. struct jme_adapter *jme = netdev_priv(netdev);
  2172. return jme->msg_enable;
  2173. }
  2174. static void
  2175. jme_set_msglevel(struct net_device *netdev, u32 value)
  2176. {
  2177. struct jme_adapter *jme = netdev_priv(netdev);
  2178. jme->msg_enable = value;
  2179. }
  2180. static u32
  2181. jme_get_rx_csum(struct net_device *netdev)
  2182. {
  2183. struct jme_adapter *jme = netdev_priv(netdev);
  2184. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  2185. }
  2186. static int
  2187. jme_set_rx_csum(struct net_device *netdev, u32 on)
  2188. {
  2189. struct jme_adapter *jme = netdev_priv(netdev);
  2190. spin_lock_bh(&jme->rxmcs_lock);
  2191. if (on)
  2192. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2193. else
  2194. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2195. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2196. spin_unlock_bh(&jme->rxmcs_lock);
  2197. return 0;
  2198. }
  2199. static int
  2200. jme_set_tx_csum(struct net_device *netdev, u32 on)
  2201. {
  2202. struct jme_adapter *jme = netdev_priv(netdev);
  2203. if (on) {
  2204. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2205. if (netdev->mtu <= 1900)
  2206. netdev->features |=
  2207. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2208. } else {
  2209. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2210. netdev->features &=
  2211. ~(NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM);
  2212. }
  2213. return 0;
  2214. }
  2215. static int
  2216. jme_set_tso(struct net_device *netdev, u32 on)
  2217. {
  2218. struct jme_adapter *jme = netdev_priv(netdev);
  2219. if (on) {
  2220. set_bit(JME_FLAG_TSO, &jme->flags);
  2221. if (netdev->mtu <= 1900)
  2222. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2223. } else {
  2224. clear_bit(JME_FLAG_TSO, &jme->flags);
  2225. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2226. }
  2227. return 0;
  2228. }
  2229. static int
  2230. jme_nway_reset(struct net_device *netdev)
  2231. {
  2232. struct jme_adapter *jme = netdev_priv(netdev);
  2233. jme_restart_an(jme);
  2234. return 0;
  2235. }
  2236. static u8
  2237. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2238. {
  2239. u32 val;
  2240. int to;
  2241. val = jread32(jme, JME_SMBCSR);
  2242. to = JME_SMB_BUSY_TIMEOUT;
  2243. while ((val & SMBCSR_BUSY) && --to) {
  2244. msleep(1);
  2245. val = jread32(jme, JME_SMBCSR);
  2246. }
  2247. if (!to) {
  2248. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2249. return 0xFF;
  2250. }
  2251. jwrite32(jme, JME_SMBINTF,
  2252. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2253. SMBINTF_HWRWN_READ |
  2254. SMBINTF_HWCMD);
  2255. val = jread32(jme, JME_SMBINTF);
  2256. to = JME_SMB_BUSY_TIMEOUT;
  2257. while ((val & SMBINTF_HWCMD) && --to) {
  2258. msleep(1);
  2259. val = jread32(jme, JME_SMBINTF);
  2260. }
  2261. if (!to) {
  2262. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2263. return 0xFF;
  2264. }
  2265. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2266. }
  2267. static void
  2268. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2269. {
  2270. u32 val;
  2271. int to;
  2272. val = jread32(jme, JME_SMBCSR);
  2273. to = JME_SMB_BUSY_TIMEOUT;
  2274. while ((val & SMBCSR_BUSY) && --to) {
  2275. msleep(1);
  2276. val = jread32(jme, JME_SMBCSR);
  2277. }
  2278. if (!to) {
  2279. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2280. return;
  2281. }
  2282. jwrite32(jme, JME_SMBINTF,
  2283. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2284. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2285. SMBINTF_HWRWN_WRITE |
  2286. SMBINTF_HWCMD);
  2287. val = jread32(jme, JME_SMBINTF);
  2288. to = JME_SMB_BUSY_TIMEOUT;
  2289. while ((val & SMBINTF_HWCMD) && --to) {
  2290. msleep(1);
  2291. val = jread32(jme, JME_SMBINTF);
  2292. }
  2293. if (!to) {
  2294. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2295. return;
  2296. }
  2297. mdelay(2);
  2298. }
  2299. static int
  2300. jme_get_eeprom_len(struct net_device *netdev)
  2301. {
  2302. struct jme_adapter *jme = netdev_priv(netdev);
  2303. u32 val;
  2304. val = jread32(jme, JME_SMBCSR);
  2305. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2306. }
  2307. static int
  2308. jme_get_eeprom(struct net_device *netdev,
  2309. struct ethtool_eeprom *eeprom, u8 *data)
  2310. {
  2311. struct jme_adapter *jme = netdev_priv(netdev);
  2312. int i, offset = eeprom->offset, len = eeprom->len;
  2313. /*
  2314. * ethtool will check the boundary for us
  2315. */
  2316. eeprom->magic = JME_EEPROM_MAGIC;
  2317. for (i = 0 ; i < len ; ++i)
  2318. data[i] = jme_smb_read(jme, i + offset);
  2319. return 0;
  2320. }
  2321. static int
  2322. jme_set_eeprom(struct net_device *netdev,
  2323. struct ethtool_eeprom *eeprom, u8 *data)
  2324. {
  2325. struct jme_adapter *jme = netdev_priv(netdev);
  2326. int i, offset = eeprom->offset, len = eeprom->len;
  2327. if (eeprom->magic != JME_EEPROM_MAGIC)
  2328. return -EINVAL;
  2329. /*
  2330. * ethtool will check the boundary for us
  2331. */
  2332. for (i = 0 ; i < len ; ++i)
  2333. jme_smb_write(jme, i + offset, data[i]);
  2334. return 0;
  2335. }
  2336. static const struct ethtool_ops jme_ethtool_ops = {
  2337. .get_drvinfo = jme_get_drvinfo,
  2338. .get_regs_len = jme_get_regs_len,
  2339. .get_regs = jme_get_regs,
  2340. .get_coalesce = jme_get_coalesce,
  2341. .set_coalesce = jme_set_coalesce,
  2342. .get_pauseparam = jme_get_pauseparam,
  2343. .set_pauseparam = jme_set_pauseparam,
  2344. .get_wol = jme_get_wol,
  2345. .set_wol = jme_set_wol,
  2346. .get_settings = jme_get_settings,
  2347. .set_settings = jme_set_settings,
  2348. .get_link = jme_get_link,
  2349. .get_msglevel = jme_get_msglevel,
  2350. .set_msglevel = jme_set_msglevel,
  2351. .get_rx_csum = jme_get_rx_csum,
  2352. .set_rx_csum = jme_set_rx_csum,
  2353. .set_tx_csum = jme_set_tx_csum,
  2354. .set_tso = jme_set_tso,
  2355. .set_sg = ethtool_op_set_sg,
  2356. .nway_reset = jme_nway_reset,
  2357. .get_eeprom_len = jme_get_eeprom_len,
  2358. .get_eeprom = jme_get_eeprom,
  2359. .set_eeprom = jme_set_eeprom,
  2360. };
  2361. static int
  2362. jme_pci_dma64(struct pci_dev *pdev)
  2363. {
  2364. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2365. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2366. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2367. return 1;
  2368. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2369. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2370. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2371. return 1;
  2372. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2373. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2374. return 0;
  2375. return -1;
  2376. }
  2377. static inline void
  2378. jme_phy_init(struct jme_adapter *jme)
  2379. {
  2380. u16 reg26;
  2381. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2382. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2383. }
  2384. static inline void
  2385. jme_check_hw_ver(struct jme_adapter *jme)
  2386. {
  2387. u32 chipmode;
  2388. chipmode = jread32(jme, JME_CHIPMODE);
  2389. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2390. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2391. jme->chip_main_rev = jme->chiprev & 0xF;
  2392. jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
  2393. }
  2394. static const struct net_device_ops jme_netdev_ops = {
  2395. .ndo_open = jme_open,
  2396. .ndo_stop = jme_close,
  2397. .ndo_validate_addr = eth_validate_addr,
  2398. .ndo_do_ioctl = jme_ioctl,
  2399. .ndo_start_xmit = jme_start_xmit,
  2400. .ndo_set_mac_address = jme_set_macaddr,
  2401. .ndo_set_multicast_list = jme_set_multi,
  2402. .ndo_change_mtu = jme_change_mtu,
  2403. .ndo_tx_timeout = jme_tx_timeout,
  2404. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2405. };
  2406. static int __devinit
  2407. jme_init_one(struct pci_dev *pdev,
  2408. const struct pci_device_id *ent)
  2409. {
  2410. int rc = 0, using_dac, i;
  2411. struct net_device *netdev;
  2412. struct jme_adapter *jme;
  2413. u16 bmcr, bmsr;
  2414. u32 apmc;
  2415. /*
  2416. * set up PCI device basics
  2417. */
  2418. rc = pci_enable_device(pdev);
  2419. if (rc) {
  2420. pr_err("Cannot enable PCI device\n");
  2421. goto err_out;
  2422. }
  2423. using_dac = jme_pci_dma64(pdev);
  2424. if (using_dac < 0) {
  2425. pr_err("Cannot set PCI DMA Mask\n");
  2426. rc = -EIO;
  2427. goto err_out_disable_pdev;
  2428. }
  2429. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2430. pr_err("No PCI resource region found\n");
  2431. rc = -ENOMEM;
  2432. goto err_out_disable_pdev;
  2433. }
  2434. rc = pci_request_regions(pdev, DRV_NAME);
  2435. if (rc) {
  2436. pr_err("Cannot obtain PCI resource region\n");
  2437. goto err_out_disable_pdev;
  2438. }
  2439. pci_set_master(pdev);
  2440. /*
  2441. * alloc and init net device
  2442. */
  2443. netdev = alloc_etherdev(sizeof(*jme));
  2444. if (!netdev) {
  2445. pr_err("Cannot allocate netdev structure\n");
  2446. rc = -ENOMEM;
  2447. goto err_out_release_regions;
  2448. }
  2449. netdev->netdev_ops = &jme_netdev_ops;
  2450. netdev->ethtool_ops = &jme_ethtool_ops;
  2451. netdev->watchdog_timeo = TX_TIMEOUT;
  2452. netdev->features = NETIF_F_IP_CSUM |
  2453. NETIF_F_IPV6_CSUM |
  2454. NETIF_F_SG |
  2455. NETIF_F_TSO |
  2456. NETIF_F_TSO6 |
  2457. NETIF_F_HW_VLAN_TX |
  2458. NETIF_F_HW_VLAN_RX;
  2459. if (using_dac)
  2460. netdev->features |= NETIF_F_HIGHDMA;
  2461. SET_NETDEV_DEV(netdev, &pdev->dev);
  2462. pci_set_drvdata(pdev, netdev);
  2463. /*
  2464. * init adapter info
  2465. */
  2466. jme = netdev_priv(netdev);
  2467. jme->pdev = pdev;
  2468. jme->dev = netdev;
  2469. jme->jme_rx = netif_rx;
  2470. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2471. jme->old_mtu = netdev->mtu = 1500;
  2472. jme->phylink = 0;
  2473. jme->tx_ring_size = 1 << 10;
  2474. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2475. jme->tx_wake_threshold = 1 << 9;
  2476. jme->rx_ring_size = 1 << 9;
  2477. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2478. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2479. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2480. pci_resource_len(pdev, 0));
  2481. if (!(jme->regs)) {
  2482. pr_err("Mapping PCI resource region error\n");
  2483. rc = -ENOMEM;
  2484. goto err_out_free_netdev;
  2485. }
  2486. if (no_pseudohp) {
  2487. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2488. jwrite32(jme, JME_APMC, apmc);
  2489. } else if (force_pseudohp) {
  2490. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2491. jwrite32(jme, JME_APMC, apmc);
  2492. }
  2493. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2494. spin_lock_init(&jme->phy_lock);
  2495. spin_lock_init(&jme->macaddr_lock);
  2496. spin_lock_init(&jme->rxmcs_lock);
  2497. atomic_set(&jme->link_changing, 1);
  2498. atomic_set(&jme->rx_cleaning, 1);
  2499. atomic_set(&jme->tx_cleaning, 1);
  2500. atomic_set(&jme->rx_empty, 1);
  2501. tasklet_init(&jme->pcc_task,
  2502. jme_pcc_tasklet,
  2503. (unsigned long) jme);
  2504. tasklet_init(&jme->linkch_task,
  2505. jme_link_change_tasklet,
  2506. (unsigned long) jme);
  2507. tasklet_init(&jme->txclean_task,
  2508. jme_tx_clean_tasklet,
  2509. (unsigned long) jme);
  2510. tasklet_init(&jme->rxclean_task,
  2511. jme_rx_clean_tasklet,
  2512. (unsigned long) jme);
  2513. tasklet_init(&jme->rxempty_task,
  2514. jme_rx_empty_tasklet,
  2515. (unsigned long) jme);
  2516. tasklet_disable_nosync(&jme->linkch_task);
  2517. tasklet_disable_nosync(&jme->txclean_task);
  2518. tasklet_disable_nosync(&jme->rxclean_task);
  2519. tasklet_disable_nosync(&jme->rxempty_task);
  2520. jme->dpi.cur = PCC_P1;
  2521. jme->reg_ghc = 0;
  2522. jme->reg_rxcs = RXCS_DEFAULT;
  2523. jme->reg_rxmcs = RXMCS_DEFAULT;
  2524. jme->reg_txpfc = 0;
  2525. jme->reg_pmcs = PMCS_MFEN;
  2526. jme->reg_gpreg1 = GPREG1_DEFAULT;
  2527. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2528. set_bit(JME_FLAG_TSO, &jme->flags);
  2529. /*
  2530. * Get Max Read Req Size from PCI Config Space
  2531. */
  2532. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2533. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2534. switch (jme->mrrs) {
  2535. case MRRS_128B:
  2536. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2537. break;
  2538. case MRRS_256B:
  2539. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2540. break;
  2541. default:
  2542. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2543. break;
  2544. }
  2545. /*
  2546. * Must check before reset_mac_processor
  2547. */
  2548. jme_check_hw_ver(jme);
  2549. jme->mii_if.dev = netdev;
  2550. if (jme->fpgaver) {
  2551. jme->mii_if.phy_id = 0;
  2552. for (i = 1 ; i < 32 ; ++i) {
  2553. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2554. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2555. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2556. jme->mii_if.phy_id = i;
  2557. break;
  2558. }
  2559. }
  2560. if (!jme->mii_if.phy_id) {
  2561. rc = -EIO;
  2562. pr_err("Can not find phy_id\n");
  2563. goto err_out_unmap;
  2564. }
  2565. jme->reg_ghc |= GHC_LINK_POLL;
  2566. } else {
  2567. jme->mii_if.phy_id = 1;
  2568. }
  2569. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2570. jme->mii_if.supports_gmii = true;
  2571. else
  2572. jme->mii_if.supports_gmii = false;
  2573. jme->mii_if.phy_id_mask = 0x1F;
  2574. jme->mii_if.reg_num_mask = 0x1F;
  2575. jme->mii_if.mdio_read = jme_mdio_read;
  2576. jme->mii_if.mdio_write = jme_mdio_write;
  2577. jme_clear_pm(jme);
  2578. jme_set_phyfifo_5level(jme);
  2579. jme->pcirev = pdev->revision;
  2580. if (!jme->fpgaver)
  2581. jme_phy_init(jme);
  2582. jme_phy_off(jme);
  2583. /*
  2584. * Reset MAC processor and reload EEPROM for MAC Address
  2585. */
  2586. jme_reset_mac_processor(jme);
  2587. rc = jme_reload_eeprom(jme);
  2588. if (rc) {
  2589. pr_err("Reload eeprom for reading MAC Address error\n");
  2590. goto err_out_unmap;
  2591. }
  2592. jme_load_macaddr(netdev);
  2593. /*
  2594. * Tell stack that we are not ready to work until open()
  2595. */
  2596. netif_carrier_off(netdev);
  2597. rc = register_netdev(netdev);
  2598. if (rc) {
  2599. pr_err("Cannot register net device\n");
  2600. goto err_out_unmap;
  2601. }
  2602. netif_info(jme, probe, jme->dev, "%s%s chiprev:%x pcirev:%x macaddr:%pM\n",
  2603. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2604. "JMC250 Gigabit Ethernet" :
  2605. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2606. "JMC260 Fast Ethernet" : "Unknown",
  2607. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2608. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2609. jme->pcirev, netdev->dev_addr);
  2610. return 0;
  2611. err_out_unmap:
  2612. iounmap(jme->regs);
  2613. err_out_free_netdev:
  2614. pci_set_drvdata(pdev, NULL);
  2615. free_netdev(netdev);
  2616. err_out_release_regions:
  2617. pci_release_regions(pdev);
  2618. err_out_disable_pdev:
  2619. pci_disable_device(pdev);
  2620. err_out:
  2621. return rc;
  2622. }
  2623. static void __devexit
  2624. jme_remove_one(struct pci_dev *pdev)
  2625. {
  2626. struct net_device *netdev = pci_get_drvdata(pdev);
  2627. struct jme_adapter *jme = netdev_priv(netdev);
  2628. unregister_netdev(netdev);
  2629. iounmap(jme->regs);
  2630. pci_set_drvdata(pdev, NULL);
  2631. free_netdev(netdev);
  2632. pci_release_regions(pdev);
  2633. pci_disable_device(pdev);
  2634. }
  2635. static void
  2636. jme_shutdown(struct pci_dev *pdev)
  2637. {
  2638. struct net_device *netdev = pci_get_drvdata(pdev);
  2639. struct jme_adapter *jme = netdev_priv(netdev);
  2640. jme_powersave_phy(jme);
  2641. pci_pme_active(pdev, true);
  2642. }
  2643. #ifdef CONFIG_PM
  2644. static int jme_suspend(struct device *dev)
  2645. {
  2646. struct pci_dev *pdev = to_pci_dev(dev);
  2647. struct net_device *netdev = pci_get_drvdata(pdev);
  2648. struct jme_adapter *jme = netdev_priv(netdev);
  2649. atomic_dec(&jme->link_changing);
  2650. netif_device_detach(netdev);
  2651. netif_stop_queue(netdev);
  2652. jme_stop_irq(jme);
  2653. tasklet_disable(&jme->txclean_task);
  2654. tasklet_disable(&jme->rxclean_task);
  2655. tasklet_disable(&jme->rxempty_task);
  2656. if (netif_carrier_ok(netdev)) {
  2657. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2658. jme_polling_mode(jme);
  2659. jme_stop_pcc_timer(jme);
  2660. jme_disable_rx_engine(jme);
  2661. jme_disable_tx_engine(jme);
  2662. jme_reset_mac_processor(jme);
  2663. jme_free_rx_resources(jme);
  2664. jme_free_tx_resources(jme);
  2665. netif_carrier_off(netdev);
  2666. jme->phylink = 0;
  2667. }
  2668. tasklet_enable(&jme->txclean_task);
  2669. tasklet_hi_enable(&jme->rxclean_task);
  2670. tasklet_hi_enable(&jme->rxempty_task);
  2671. jme_powersave_phy(jme);
  2672. return 0;
  2673. }
  2674. static int jme_resume(struct device *dev)
  2675. {
  2676. struct pci_dev *pdev = to_pci_dev(dev);
  2677. struct net_device *netdev = pci_get_drvdata(pdev);
  2678. struct jme_adapter *jme = netdev_priv(netdev);
  2679. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  2680. jme_phy_on(jme);
  2681. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2682. jme_set_settings(netdev, &jme->old_ecmd);
  2683. else
  2684. jme_reset_phy_processor(jme);
  2685. jme_start_irq(jme);
  2686. netif_device_attach(netdev);
  2687. atomic_inc(&jme->link_changing);
  2688. jme_reset_link(jme);
  2689. return 0;
  2690. }
  2691. static SIMPLE_DEV_PM_OPS(jme_pm_ops, jme_suspend, jme_resume);
  2692. #define JME_PM_OPS (&jme_pm_ops)
  2693. #else
  2694. #define JME_PM_OPS NULL
  2695. #endif
  2696. static DEFINE_PCI_DEVICE_TABLE(jme_pci_tbl) = {
  2697. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2698. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2699. { }
  2700. };
  2701. static struct pci_driver jme_driver = {
  2702. .name = DRV_NAME,
  2703. .id_table = jme_pci_tbl,
  2704. .probe = jme_init_one,
  2705. .remove = __devexit_p(jme_remove_one),
  2706. .shutdown = jme_shutdown,
  2707. .driver.pm = JME_PM_OPS,
  2708. };
  2709. static int __init
  2710. jme_init_module(void)
  2711. {
  2712. pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
  2713. return pci_register_driver(&jme_driver);
  2714. }
  2715. static void __exit
  2716. jme_cleanup_module(void)
  2717. {
  2718. pci_unregister_driver(&jme_driver);
  2719. }
  2720. module_init(jme_init_module);
  2721. module_exit(jme_cleanup_module);
  2722. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2723. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2724. MODULE_LICENSE("GPL");
  2725. MODULE_VERSION(DRV_VERSION);
  2726. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);