via-ircc.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624
  1. /********************************************************************
  2. Filename: via-ircc.c
  3. Version: 1.0
  4. Description: Driver for the VIA VT8231/VT8233 IrDA chipsets
  5. Author: VIA Technologies,inc
  6. Date : 08/06/2003
  7. Copyright (c) 1998-2003 VIA Technologies, Inc.
  8. This program is free software; you can redistribute it and/or modify it under
  9. the terms of the GNU General Public License as published by the Free Software
  10. Foundation; either version 2, or (at your option) any later version.
  11. This program is distributed in the hope that it will be useful, but WITHOUT
  12. ANY WARRANTIES OR REPRESENTATIONS; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  14. See the GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License along with
  16. this program; if not, write to the Free Software Foundation, Inc.,
  17. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. F01 Oct/02/02: Modify code for V0.11(move out back to back transfer)
  19. F02 Oct/28/02: Add SB device ID for 3147 and 3177.
  20. Comment :
  21. jul/09/2002 : only implement two kind of dongle currently.
  22. Oct/02/2002 : work on VT8231 and VT8233 .
  23. Aug/06/2003 : change driver format to pci driver .
  24. 2004-02-16: <sda@bdit.de>
  25. - Removed unneeded 'legacy' pci stuff.
  26. - Make sure SIR mode is set (hw_init()) before calling mode-dependent stuff.
  27. - On speed change from core, don't send SIR frame with new speed.
  28. Use current speed and change speeds later.
  29. - Make module-param dongle_id actually work.
  30. - New dongle_id 17 (0x11): TDFS4500. Single-ended SIR only.
  31. Tested with home-grown PCB on EPIA boards.
  32. - Code cleanup.
  33. ********************************************************************/
  34. #include <linux/module.h>
  35. #include <linux/kernel.h>
  36. #include <linux/types.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/ioport.h>
  40. #include <linux/delay.h>
  41. #include <linux/init.h>
  42. #include <linux/rtnetlink.h>
  43. #include <linux/pci.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/gfp.h>
  46. #include <asm/io.h>
  47. #include <asm/dma.h>
  48. #include <asm/byteorder.h>
  49. #include <linux/pm.h>
  50. #include <net/irda/wrapper.h>
  51. #include <net/irda/irda.h>
  52. #include <net/irda/irda_device.h>
  53. #include "via-ircc.h"
  54. #define VIA_MODULE_NAME "via-ircc"
  55. #define CHIP_IO_EXTENT 0x40
  56. static char *driver_name = VIA_MODULE_NAME;
  57. /* Module parameters */
  58. static int qos_mtt_bits = 0x07; /* 1 ms or more */
  59. static int dongle_id = 0; /* default: probe */
  60. /* We can't guess the type of connected dongle, user *must* supply it. */
  61. module_param(dongle_id, int, 0);
  62. /* Some prototypes */
  63. static int via_ircc_open(struct pci_dev *pdev, chipio_t * info,
  64. unsigned int id);
  65. static int via_ircc_dma_receive(struct via_ircc_cb *self);
  66. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  67. int iobase);
  68. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  69. struct net_device *dev);
  70. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  71. struct net_device *dev);
  72. static void via_hw_init(struct via_ircc_cb *self);
  73. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 baud);
  74. static irqreturn_t via_ircc_interrupt(int irq, void *dev_id);
  75. static int via_ircc_is_receiving(struct via_ircc_cb *self);
  76. static int via_ircc_read_dongle_id(int iobase);
  77. static int via_ircc_net_open(struct net_device *dev);
  78. static int via_ircc_net_close(struct net_device *dev);
  79. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  80. int cmd);
  81. static void via_ircc_change_dongle_speed(int iobase, int speed,
  82. int dongle_id);
  83. static int RxTimerHandler(struct via_ircc_cb *self, int iobase);
  84. static void hwreset(struct via_ircc_cb *self);
  85. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase);
  86. static int upload_rxdata(struct via_ircc_cb *self, int iobase);
  87. static int __devinit via_init_one (struct pci_dev *pcidev, const struct pci_device_id *id);
  88. static void __devexit via_remove_one (struct pci_dev *pdev);
  89. /* FIXME : Should use udelay() instead, even if we are x86 only - Jean II */
  90. static void iodelay(int udelay)
  91. {
  92. u8 data;
  93. int i;
  94. for (i = 0; i < udelay; i++) {
  95. data = inb(0x80);
  96. }
  97. }
  98. static DEFINE_PCI_DEVICE_TABLE(via_pci_tbl) = {
  99. { PCI_VENDOR_ID_VIA, 0x8231, PCI_ANY_ID, PCI_ANY_ID,0,0,0 },
  100. { PCI_VENDOR_ID_VIA, 0x3109, PCI_ANY_ID, PCI_ANY_ID,0,0,1 },
  101. { PCI_VENDOR_ID_VIA, 0x3074, PCI_ANY_ID, PCI_ANY_ID,0,0,2 },
  102. { PCI_VENDOR_ID_VIA, 0x3147, PCI_ANY_ID, PCI_ANY_ID,0,0,3 },
  103. { PCI_VENDOR_ID_VIA, 0x3177, PCI_ANY_ID, PCI_ANY_ID,0,0,4 },
  104. { 0, }
  105. };
  106. MODULE_DEVICE_TABLE(pci,via_pci_tbl);
  107. static struct pci_driver via_driver = {
  108. .name = VIA_MODULE_NAME,
  109. .id_table = via_pci_tbl,
  110. .probe = via_init_one,
  111. .remove = __devexit_p(via_remove_one),
  112. };
  113. /*
  114. * Function via_ircc_init ()
  115. *
  116. * Initialize chip. Just find out chip type and resource.
  117. */
  118. static int __init via_ircc_init(void)
  119. {
  120. int rc;
  121. IRDA_DEBUG(3, "%s()\n", __func__);
  122. rc = pci_register_driver(&via_driver);
  123. if (rc < 0) {
  124. IRDA_DEBUG(0, "%s(): error rc = %d, returning -ENODEV...\n",
  125. __func__, rc);
  126. return -ENODEV;
  127. }
  128. return 0;
  129. }
  130. static int __devinit via_init_one (struct pci_dev *pcidev, const struct pci_device_id *id)
  131. {
  132. int rc;
  133. u8 temp,oldPCI_40,oldPCI_44,bTmp,bTmp1;
  134. u16 Chipset,FirDRQ1,FirDRQ0,FirIRQ,FirIOBase;
  135. chipio_t info;
  136. IRDA_DEBUG(2, "%s(): Device ID=(0X%X)\n", __func__, id->device);
  137. rc = pci_enable_device (pcidev);
  138. if (rc) {
  139. IRDA_DEBUG(0, "%s(): error rc = %d\n", __func__, rc);
  140. return -ENODEV;
  141. }
  142. // South Bridge exist
  143. if ( ReadLPCReg(0x20) != 0x3C )
  144. Chipset=0x3096;
  145. else
  146. Chipset=0x3076;
  147. if (Chipset==0x3076) {
  148. IRDA_DEBUG(2, "%s(): Chipset = 3076\n", __func__);
  149. WriteLPCReg(7,0x0c );
  150. temp=ReadLPCReg(0x30);//check if BIOS Enable Fir
  151. if((temp&0x01)==1) { // BIOS close or no FIR
  152. WriteLPCReg(0x1d, 0x82 );
  153. WriteLPCReg(0x23,0x18);
  154. temp=ReadLPCReg(0xF0);
  155. if((temp&0x01)==0) {
  156. temp=(ReadLPCReg(0x74)&0x03); //DMA
  157. FirDRQ0=temp + 4;
  158. temp=(ReadLPCReg(0x74)&0x0C) >> 2;
  159. FirDRQ1=temp + 4;
  160. } else {
  161. temp=(ReadLPCReg(0x74)&0x0C) >> 2; //DMA
  162. FirDRQ0=temp + 4;
  163. FirDRQ1=FirDRQ0;
  164. }
  165. FirIRQ=(ReadLPCReg(0x70)&0x0f); //IRQ
  166. FirIOBase=ReadLPCReg(0x60 ) << 8; //IO Space :high byte
  167. FirIOBase=FirIOBase| ReadLPCReg(0x61) ; //low byte
  168. FirIOBase=FirIOBase ;
  169. info.fir_base=FirIOBase;
  170. info.irq=FirIRQ;
  171. info.dma=FirDRQ1;
  172. info.dma2=FirDRQ0;
  173. pci_read_config_byte(pcidev,0x40,&bTmp);
  174. pci_write_config_byte(pcidev,0x40,((bTmp | 0x08) & 0xfe));
  175. pci_read_config_byte(pcidev,0x42,&bTmp);
  176. pci_write_config_byte(pcidev,0x42,(bTmp | 0xf0));
  177. pci_write_config_byte(pcidev,0x5a,0xc0);
  178. WriteLPCReg(0x28, 0x70 );
  179. if (via_ircc_open(pcidev, &info, 0x3076) == 0)
  180. rc=0;
  181. } else
  182. rc = -ENODEV; //IR not turn on
  183. } else { //Not VT1211
  184. IRDA_DEBUG(2, "%s(): Chipset = 3096\n", __func__);
  185. pci_read_config_byte(pcidev,0x67,&bTmp);//check if BIOS Enable Fir
  186. if((bTmp&0x01)==1) { // BIOS enable FIR
  187. //Enable Double DMA clock
  188. pci_read_config_byte(pcidev,0x42,&oldPCI_40);
  189. pci_write_config_byte(pcidev,0x42,oldPCI_40 | 0x80);
  190. pci_read_config_byte(pcidev,0x40,&oldPCI_40);
  191. pci_write_config_byte(pcidev,0x40,oldPCI_40 & 0xf7);
  192. pci_read_config_byte(pcidev,0x44,&oldPCI_44);
  193. pci_write_config_byte(pcidev,0x44,0x4e);
  194. //---------- read configuration from Function0 of south bridge
  195. if((bTmp&0x02)==0) {
  196. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  197. FirDRQ0 = (bTmp1 & 0x30) >> 4;
  198. pci_read_config_byte(pcidev,0x44,&bTmp1);
  199. FirDRQ1 = (bTmp1 & 0xc0) >> 6;
  200. } else {
  201. pci_read_config_byte(pcidev,0x44,&bTmp1); //DMA
  202. FirDRQ0 = (bTmp1 & 0x30) >> 4 ;
  203. FirDRQ1=0;
  204. }
  205. pci_read_config_byte(pcidev,0x47,&bTmp1); //IRQ
  206. FirIRQ = bTmp1 & 0x0f;
  207. pci_read_config_byte(pcidev,0x69,&bTmp);
  208. FirIOBase = bTmp << 8;//hight byte
  209. pci_read_config_byte(pcidev,0x68,&bTmp);
  210. FirIOBase = (FirIOBase | bTmp ) & 0xfff0;
  211. //-------------------------
  212. info.fir_base=FirIOBase;
  213. info.irq=FirIRQ;
  214. info.dma=FirDRQ1;
  215. info.dma2=FirDRQ0;
  216. if (via_ircc_open(pcidev, &info, 0x3096) == 0)
  217. rc=0;
  218. } else
  219. rc = -ENODEV; //IR not turn on !!!!!
  220. }//Not VT1211
  221. IRDA_DEBUG(2, "%s(): End - rc = %d\n", __func__, rc);
  222. return rc;
  223. }
  224. static void __exit via_ircc_cleanup(void)
  225. {
  226. IRDA_DEBUG(3, "%s()\n", __func__);
  227. /* Cleanup all instances of the driver */
  228. pci_unregister_driver (&via_driver);
  229. }
  230. static const struct net_device_ops via_ircc_sir_ops = {
  231. .ndo_start_xmit = via_ircc_hard_xmit_sir,
  232. .ndo_open = via_ircc_net_open,
  233. .ndo_stop = via_ircc_net_close,
  234. .ndo_do_ioctl = via_ircc_net_ioctl,
  235. };
  236. static const struct net_device_ops via_ircc_fir_ops = {
  237. .ndo_start_xmit = via_ircc_hard_xmit_fir,
  238. .ndo_open = via_ircc_net_open,
  239. .ndo_stop = via_ircc_net_close,
  240. .ndo_do_ioctl = via_ircc_net_ioctl,
  241. };
  242. /*
  243. * Function via_ircc_open(pdev, iobase, irq)
  244. *
  245. * Open driver instance
  246. *
  247. */
  248. static __devinit int via_ircc_open(struct pci_dev *pdev, chipio_t * info,
  249. unsigned int id)
  250. {
  251. struct net_device *dev;
  252. struct via_ircc_cb *self;
  253. int err;
  254. IRDA_DEBUG(3, "%s()\n", __func__);
  255. /* Allocate new instance of the driver */
  256. dev = alloc_irdadev(sizeof(struct via_ircc_cb));
  257. if (dev == NULL)
  258. return -ENOMEM;
  259. self = netdev_priv(dev);
  260. self->netdev = dev;
  261. spin_lock_init(&self->lock);
  262. pci_set_drvdata(pdev, self);
  263. /* Initialize Resource */
  264. self->io.cfg_base = info->cfg_base;
  265. self->io.fir_base = info->fir_base;
  266. self->io.irq = info->irq;
  267. self->io.fir_ext = CHIP_IO_EXTENT;
  268. self->io.dma = info->dma;
  269. self->io.dma2 = info->dma2;
  270. self->io.fifo_size = 32;
  271. self->chip_id = id;
  272. self->st_fifo.len = 0;
  273. self->RxDataReady = 0;
  274. /* Reserve the ioports that we need */
  275. if (!request_region(self->io.fir_base, self->io.fir_ext, driver_name)) {
  276. IRDA_DEBUG(0, "%s(), can't get iobase of 0x%03x\n",
  277. __func__, self->io.fir_base);
  278. err = -ENODEV;
  279. goto err_out1;
  280. }
  281. /* Initialize QoS for this device */
  282. irda_init_max_qos_capabilies(&self->qos);
  283. /* Check if user has supplied the dongle id or not */
  284. if (!dongle_id)
  285. dongle_id = via_ircc_read_dongle_id(self->io.fir_base);
  286. self->io.dongle_id = dongle_id;
  287. /* The only value we must override it the baudrate */
  288. /* Maximum speeds and capabilities are dongle-dependent. */
  289. switch( self->io.dongle_id ){
  290. case 0x0d:
  291. self->qos.baud_rate.bits =
  292. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200 |
  293. IR_576000 | IR_1152000 | (IR_4000000 << 8);
  294. break;
  295. default:
  296. self->qos.baud_rate.bits =
  297. IR_9600 | IR_19200 | IR_38400 | IR_57600 | IR_115200;
  298. break;
  299. }
  300. /* Following was used for testing:
  301. *
  302. * self->qos.baud_rate.bits = IR_9600;
  303. *
  304. * Is is no good, as it prohibits (error-prone) speed-changes.
  305. */
  306. self->qos.min_turn_time.bits = qos_mtt_bits;
  307. irda_qos_bits_to_value(&self->qos);
  308. /* Max DMA buffer size needed = (data_size + 6) * (window_size) + 6; */
  309. self->rx_buff.truesize = 14384 + 2048;
  310. self->tx_buff.truesize = 14384 + 2048;
  311. /* Allocate memory if needed */
  312. self->rx_buff.head =
  313. dma_alloc_coherent(&pdev->dev, self->rx_buff.truesize,
  314. &self->rx_buff_dma, GFP_KERNEL);
  315. if (self->rx_buff.head == NULL) {
  316. err = -ENOMEM;
  317. goto err_out2;
  318. }
  319. memset(self->rx_buff.head, 0, self->rx_buff.truesize);
  320. self->tx_buff.head =
  321. dma_alloc_coherent(&pdev->dev, self->tx_buff.truesize,
  322. &self->tx_buff_dma, GFP_KERNEL);
  323. if (self->tx_buff.head == NULL) {
  324. err = -ENOMEM;
  325. goto err_out3;
  326. }
  327. memset(self->tx_buff.head, 0, self->tx_buff.truesize);
  328. self->rx_buff.in_frame = FALSE;
  329. self->rx_buff.state = OUTSIDE_FRAME;
  330. self->tx_buff.data = self->tx_buff.head;
  331. self->rx_buff.data = self->rx_buff.head;
  332. /* Reset Tx queue info */
  333. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  334. self->tx_fifo.tail = self->tx_buff.head;
  335. /* Override the network functions we need to use */
  336. dev->netdev_ops = &via_ircc_sir_ops;
  337. err = register_netdev(dev);
  338. if (err)
  339. goto err_out4;
  340. IRDA_MESSAGE("IrDA: Registered device %s (via-ircc)\n", dev->name);
  341. /* Initialise the hardware..
  342. */
  343. self->io.speed = 9600;
  344. via_hw_init(self);
  345. return 0;
  346. err_out4:
  347. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  348. self->tx_buff.head, self->tx_buff_dma);
  349. err_out3:
  350. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  351. self->rx_buff.head, self->rx_buff_dma);
  352. err_out2:
  353. release_region(self->io.fir_base, self->io.fir_ext);
  354. err_out1:
  355. pci_set_drvdata(pdev, NULL);
  356. free_netdev(dev);
  357. return err;
  358. }
  359. /*
  360. * Function via_remove_one(pdev)
  361. *
  362. * Close driver instance
  363. *
  364. */
  365. static void __devexit via_remove_one(struct pci_dev *pdev)
  366. {
  367. struct via_ircc_cb *self = pci_get_drvdata(pdev);
  368. int iobase;
  369. IRDA_DEBUG(3, "%s()\n", __func__);
  370. iobase = self->io.fir_base;
  371. ResetChip(iobase, 5); //hardware reset.
  372. /* Remove netdevice */
  373. unregister_netdev(self->netdev);
  374. /* Release the PORT that this driver is using */
  375. IRDA_DEBUG(2, "%s(), Releasing Region %03x\n",
  376. __func__, self->io.fir_base);
  377. release_region(self->io.fir_base, self->io.fir_ext);
  378. if (self->tx_buff.head)
  379. dma_free_coherent(&pdev->dev, self->tx_buff.truesize,
  380. self->tx_buff.head, self->tx_buff_dma);
  381. if (self->rx_buff.head)
  382. dma_free_coherent(&pdev->dev, self->rx_buff.truesize,
  383. self->rx_buff.head, self->rx_buff_dma);
  384. pci_set_drvdata(pdev, NULL);
  385. free_netdev(self->netdev);
  386. pci_disable_device(pdev);
  387. }
  388. /*
  389. * Function via_hw_init(self)
  390. *
  391. * Returns non-negative on success.
  392. *
  393. * Formerly via_ircc_setup
  394. */
  395. static void via_hw_init(struct via_ircc_cb *self)
  396. {
  397. int iobase = self->io.fir_base;
  398. IRDA_DEBUG(3, "%s()\n", __func__);
  399. SetMaxRxPacketSize(iobase, 0x0fff); //set to max:4095
  400. // FIFO Init
  401. EnRXFIFOReadyInt(iobase, OFF);
  402. EnRXFIFOHalfLevelInt(iobase, OFF);
  403. EnTXFIFOHalfLevelInt(iobase, OFF);
  404. EnTXFIFOUnderrunEOMInt(iobase, ON);
  405. EnTXFIFOReadyInt(iobase, OFF);
  406. InvertTX(iobase, OFF);
  407. InvertRX(iobase, OFF);
  408. if (ReadLPCReg(0x20) == 0x3c)
  409. WriteLPCReg(0xF0, 0); // for VT1211
  410. /* Int Init */
  411. EnRXSpecInt(iobase, ON);
  412. /* The following is basically hwreset */
  413. /* If this is the case, why not just call hwreset() ? Jean II */
  414. ResetChip(iobase, 5);
  415. EnableDMA(iobase, OFF);
  416. EnableTX(iobase, OFF);
  417. EnableRX(iobase, OFF);
  418. EnRXDMA(iobase, OFF);
  419. EnTXDMA(iobase, OFF);
  420. RXStart(iobase, OFF);
  421. TXStart(iobase, OFF);
  422. InitCard(iobase);
  423. CommonInit(iobase);
  424. SIRFilter(iobase, ON);
  425. SetSIR(iobase, ON);
  426. CRC16(iobase, ON);
  427. EnTXCRC(iobase, 0);
  428. WriteReg(iobase, I_ST_CT_0, 0x00);
  429. SetBaudRate(iobase, 9600);
  430. SetPulseWidth(iobase, 12);
  431. SetSendPreambleCount(iobase, 0);
  432. self->io.speed = 9600;
  433. self->st_fifo.len = 0;
  434. via_ircc_change_dongle_speed(iobase, self->io.speed,
  435. self->io.dongle_id);
  436. WriteReg(iobase, I_ST_CT_0, 0x80);
  437. }
  438. /*
  439. * Function via_ircc_read_dongle_id (void)
  440. *
  441. */
  442. static int via_ircc_read_dongle_id(int iobase)
  443. {
  444. int dongle_id = 9; /* Default to IBM */
  445. IRDA_ERROR("via-ircc: dongle probing not supported, please specify dongle_id module parameter.\n");
  446. return dongle_id;
  447. }
  448. /*
  449. * Function via_ircc_change_dongle_speed (iobase, speed, dongle_id)
  450. * Change speed of the attach dongle
  451. * only implement two type of dongle currently.
  452. */
  453. static void via_ircc_change_dongle_speed(int iobase, int speed,
  454. int dongle_id)
  455. {
  456. u8 mode = 0;
  457. /* speed is unused, as we use IsSIROn()/IsMIROn() */
  458. speed = speed;
  459. IRDA_DEBUG(1, "%s(): change_dongle_speed to %d for 0x%x, %d\n",
  460. __func__, speed, iobase, dongle_id);
  461. switch (dongle_id) {
  462. /* Note: The dongle_id's listed here are derived from
  463. * nsc-ircc.c */
  464. case 0x08: /* HP HSDL-2300, HP HSDL-3600/HSDL-3610 */
  465. UseOneRX(iobase, ON); // use one RX pin RX1,RX2
  466. InvertTX(iobase, OFF);
  467. InvertRX(iobase, OFF);
  468. EnRX2(iobase, ON); //sir to rx2
  469. EnGPIOtoRX2(iobase, OFF);
  470. if (IsSIROn(iobase)) { //sir
  471. // Mode select Off
  472. SlowIRRXLowActive(iobase, ON);
  473. udelay(1000);
  474. SlowIRRXLowActive(iobase, OFF);
  475. } else {
  476. if (IsMIROn(iobase)) { //mir
  477. // Mode select On
  478. SlowIRRXLowActive(iobase, OFF);
  479. udelay(20);
  480. } else { // fir
  481. if (IsFIROn(iobase)) { //fir
  482. // Mode select On
  483. SlowIRRXLowActive(iobase, OFF);
  484. udelay(20);
  485. }
  486. }
  487. }
  488. break;
  489. case 0x09: /* IBM31T1100 or Temic TFDS6000/TFDS6500 */
  490. UseOneRX(iobase, ON); //use ONE RX....RX1
  491. InvertTX(iobase, OFF);
  492. InvertRX(iobase, OFF); // invert RX pin
  493. EnRX2(iobase, ON);
  494. EnGPIOtoRX2(iobase, OFF);
  495. if (IsSIROn(iobase)) { //sir
  496. // Mode select On
  497. SlowIRRXLowActive(iobase, ON);
  498. udelay(20);
  499. // Mode select Off
  500. SlowIRRXLowActive(iobase, OFF);
  501. }
  502. if (IsMIROn(iobase)) { //mir
  503. // Mode select On
  504. SlowIRRXLowActive(iobase, OFF);
  505. udelay(20);
  506. // Mode select Off
  507. SlowIRRXLowActive(iobase, ON);
  508. } else { // fir
  509. if (IsFIROn(iobase)) { //fir
  510. // Mode select On
  511. SlowIRRXLowActive(iobase, OFF);
  512. // TX On
  513. WriteTX(iobase, ON);
  514. udelay(20);
  515. // Mode select OFF
  516. SlowIRRXLowActive(iobase, ON);
  517. udelay(20);
  518. // TX Off
  519. WriteTX(iobase, OFF);
  520. }
  521. }
  522. break;
  523. case 0x0d:
  524. UseOneRX(iobase, OFF); // use two RX pin RX1,RX2
  525. InvertTX(iobase, OFF);
  526. InvertRX(iobase, OFF);
  527. SlowIRRXLowActive(iobase, OFF);
  528. if (IsSIROn(iobase)) { //sir
  529. EnGPIOtoRX2(iobase, OFF);
  530. WriteGIO(iobase, OFF);
  531. EnRX2(iobase, OFF); //sir to rx2
  532. } else { // fir mir
  533. EnGPIOtoRX2(iobase, OFF);
  534. WriteGIO(iobase, OFF);
  535. EnRX2(iobase, OFF); //fir to rx
  536. }
  537. break;
  538. case 0x11: /* Temic TFDS4500 */
  539. IRDA_DEBUG(2, "%s: Temic TFDS4500: One RX pin, TX normal, RX inverted.\n", __func__);
  540. UseOneRX(iobase, ON); //use ONE RX....RX1
  541. InvertTX(iobase, OFF);
  542. InvertRX(iobase, ON); // invert RX pin
  543. EnRX2(iobase, ON); //sir to rx2
  544. EnGPIOtoRX2(iobase, OFF);
  545. if( IsSIROn(iobase) ){ //sir
  546. // Mode select On
  547. SlowIRRXLowActive(iobase, ON);
  548. udelay(20);
  549. // Mode select Off
  550. SlowIRRXLowActive(iobase, OFF);
  551. } else{
  552. IRDA_DEBUG(0, "%s: Warning: TFDS4500 not running in SIR mode !\n", __func__);
  553. }
  554. break;
  555. case 0x0ff: /* Vishay */
  556. if (IsSIROn(iobase))
  557. mode = 0;
  558. else if (IsMIROn(iobase))
  559. mode = 1;
  560. else if (IsFIROn(iobase))
  561. mode = 2;
  562. else if (IsVFIROn(iobase))
  563. mode = 5; //VFIR-16
  564. SI_SetMode(iobase, mode);
  565. break;
  566. default:
  567. IRDA_ERROR("%s: Error: dongle_id %d unsupported !\n",
  568. __func__, dongle_id);
  569. }
  570. }
  571. /*
  572. * Function via_ircc_change_speed (self, baud)
  573. *
  574. * Change the speed of the device
  575. *
  576. */
  577. static void via_ircc_change_speed(struct via_ircc_cb *self, __u32 speed)
  578. {
  579. struct net_device *dev = self->netdev;
  580. u16 iobase;
  581. u8 value = 0, bTmp;
  582. iobase = self->io.fir_base;
  583. /* Update accounting for new speed */
  584. self->io.speed = speed;
  585. IRDA_DEBUG(1, "%s: change_speed to %d bps.\n", __func__, speed);
  586. WriteReg(iobase, I_ST_CT_0, 0x0);
  587. /* Controller mode sellection */
  588. switch (speed) {
  589. case 2400:
  590. case 9600:
  591. case 19200:
  592. case 38400:
  593. case 57600:
  594. case 115200:
  595. value = (115200/speed)-1;
  596. SetSIR(iobase, ON);
  597. CRC16(iobase, ON);
  598. break;
  599. case 576000:
  600. /* FIXME: this can't be right, as it's the same as 115200,
  601. * and 576000 is MIR, not SIR. */
  602. value = 0;
  603. SetSIR(iobase, ON);
  604. CRC16(iobase, ON);
  605. break;
  606. case 1152000:
  607. value = 0;
  608. SetMIR(iobase, ON);
  609. /* FIXME: CRC ??? */
  610. break;
  611. case 4000000:
  612. value = 0;
  613. SetFIR(iobase, ON);
  614. SetPulseWidth(iobase, 0);
  615. SetSendPreambleCount(iobase, 14);
  616. CRC16(iobase, OFF);
  617. EnTXCRC(iobase, ON);
  618. break;
  619. case 16000000:
  620. value = 0;
  621. SetVFIR(iobase, ON);
  622. /* FIXME: CRC ??? */
  623. break;
  624. default:
  625. value = 0;
  626. break;
  627. }
  628. /* Set baudrate to 0x19[2..7] */
  629. bTmp = (ReadReg(iobase, I_CF_H_1) & 0x03);
  630. bTmp |= value << 2;
  631. WriteReg(iobase, I_CF_H_1, bTmp);
  632. /* Some dongles may need to be informed about speed changes. */
  633. via_ircc_change_dongle_speed(iobase, speed, self->io.dongle_id);
  634. /* Set FIFO size to 64 */
  635. SetFIFO(iobase, 64);
  636. /* Enable IR */
  637. WriteReg(iobase, I_ST_CT_0, 0x80);
  638. // EnTXFIFOHalfLevelInt(iobase,ON);
  639. /* Enable some interrupts so we can receive frames */
  640. //EnAllInt(iobase,ON);
  641. if (IsSIROn(iobase)) {
  642. SIRFilter(iobase, ON);
  643. SIRRecvAny(iobase, ON);
  644. } else {
  645. SIRFilter(iobase, OFF);
  646. SIRRecvAny(iobase, OFF);
  647. }
  648. if (speed > 115200) {
  649. /* Install FIR xmit handler */
  650. dev->netdev_ops = &via_ircc_fir_ops;
  651. via_ircc_dma_receive(self);
  652. } else {
  653. /* Install SIR xmit handler */
  654. dev->netdev_ops = &via_ircc_sir_ops;
  655. }
  656. netif_wake_queue(dev);
  657. }
  658. /*
  659. * Function via_ircc_hard_xmit (skb, dev)
  660. *
  661. * Transmit the frame!
  662. *
  663. */
  664. static netdev_tx_t via_ircc_hard_xmit_sir(struct sk_buff *skb,
  665. struct net_device *dev)
  666. {
  667. struct via_ircc_cb *self;
  668. unsigned long flags;
  669. u16 iobase;
  670. __u32 speed;
  671. self = netdev_priv(dev);
  672. IRDA_ASSERT(self != NULL, return NETDEV_TX_OK;);
  673. iobase = self->io.fir_base;
  674. netif_stop_queue(dev);
  675. /* Check if we need to change the speed */
  676. speed = irda_get_next_speed(skb);
  677. if ((speed != self->io.speed) && (speed != -1)) {
  678. /* Check for empty frame */
  679. if (!skb->len) {
  680. via_ircc_change_speed(self, speed);
  681. dev->trans_start = jiffies;
  682. dev_kfree_skb(skb);
  683. return NETDEV_TX_OK;
  684. } else
  685. self->new_speed = speed;
  686. }
  687. InitCard(iobase);
  688. CommonInit(iobase);
  689. SIRFilter(iobase, ON);
  690. SetSIR(iobase, ON);
  691. CRC16(iobase, ON);
  692. EnTXCRC(iobase, 0);
  693. WriteReg(iobase, I_ST_CT_0, 0x00);
  694. spin_lock_irqsave(&self->lock, flags);
  695. self->tx_buff.data = self->tx_buff.head;
  696. self->tx_buff.len =
  697. async_wrap_skb(skb, self->tx_buff.data,
  698. self->tx_buff.truesize);
  699. dev->stats.tx_bytes += self->tx_buff.len;
  700. /* Send this frame with old speed */
  701. SetBaudRate(iobase, self->io.speed);
  702. SetPulseWidth(iobase, 12);
  703. SetSendPreambleCount(iobase, 0);
  704. WriteReg(iobase, I_ST_CT_0, 0x80);
  705. EnableTX(iobase, ON);
  706. EnableRX(iobase, OFF);
  707. ResetChip(iobase, 0);
  708. ResetChip(iobase, 1);
  709. ResetChip(iobase, 2);
  710. ResetChip(iobase, 3);
  711. ResetChip(iobase, 4);
  712. EnAllInt(iobase, ON);
  713. EnTXDMA(iobase, ON);
  714. EnRXDMA(iobase, OFF);
  715. irda_setup_dma(self->io.dma, self->tx_buff_dma, self->tx_buff.len,
  716. DMA_TX_MODE);
  717. SetSendByte(iobase, self->tx_buff.len);
  718. RXStart(iobase, OFF);
  719. TXStart(iobase, ON);
  720. dev->trans_start = jiffies;
  721. spin_unlock_irqrestore(&self->lock, flags);
  722. dev_kfree_skb(skb);
  723. return NETDEV_TX_OK;
  724. }
  725. static netdev_tx_t via_ircc_hard_xmit_fir(struct sk_buff *skb,
  726. struct net_device *dev)
  727. {
  728. struct via_ircc_cb *self;
  729. u16 iobase;
  730. __u32 speed;
  731. unsigned long flags;
  732. self = netdev_priv(dev);
  733. iobase = self->io.fir_base;
  734. if (self->st_fifo.len)
  735. return NETDEV_TX_OK;
  736. if (self->chip_id == 0x3076)
  737. iodelay(1500);
  738. else
  739. udelay(1500);
  740. netif_stop_queue(dev);
  741. speed = irda_get_next_speed(skb);
  742. if ((speed != self->io.speed) && (speed != -1)) {
  743. if (!skb->len) {
  744. via_ircc_change_speed(self, speed);
  745. dev->trans_start = jiffies;
  746. dev_kfree_skb(skb);
  747. return NETDEV_TX_OK;
  748. } else
  749. self->new_speed = speed;
  750. }
  751. spin_lock_irqsave(&self->lock, flags);
  752. self->tx_fifo.queue[self->tx_fifo.free].start = self->tx_fifo.tail;
  753. self->tx_fifo.queue[self->tx_fifo.free].len = skb->len;
  754. self->tx_fifo.tail += skb->len;
  755. dev->stats.tx_bytes += skb->len;
  756. skb_copy_from_linear_data(skb,
  757. self->tx_fifo.queue[self->tx_fifo.free].start, skb->len);
  758. self->tx_fifo.len++;
  759. self->tx_fifo.free++;
  760. //F01 if (self->tx_fifo.len == 1) {
  761. via_ircc_dma_xmit(self, iobase);
  762. //F01 }
  763. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) netif_wake_queue(self->netdev);
  764. dev->trans_start = jiffies;
  765. dev_kfree_skb(skb);
  766. spin_unlock_irqrestore(&self->lock, flags);
  767. return NETDEV_TX_OK;
  768. }
  769. static int via_ircc_dma_xmit(struct via_ircc_cb *self, u16 iobase)
  770. {
  771. EnTXDMA(iobase, OFF);
  772. self->io.direction = IO_XMIT;
  773. EnPhys(iobase, ON);
  774. EnableTX(iobase, ON);
  775. EnableRX(iobase, OFF);
  776. ResetChip(iobase, 0);
  777. ResetChip(iobase, 1);
  778. ResetChip(iobase, 2);
  779. ResetChip(iobase, 3);
  780. ResetChip(iobase, 4);
  781. EnAllInt(iobase, ON);
  782. EnTXDMA(iobase, ON);
  783. EnRXDMA(iobase, OFF);
  784. irda_setup_dma(self->io.dma,
  785. ((u8 *)self->tx_fifo.queue[self->tx_fifo.ptr].start -
  786. self->tx_buff.head) + self->tx_buff_dma,
  787. self->tx_fifo.queue[self->tx_fifo.ptr].len, DMA_TX_MODE);
  788. IRDA_DEBUG(1, "%s: tx_fifo.ptr=%x,len=%x,tx_fifo.len=%x..\n",
  789. __func__, self->tx_fifo.ptr,
  790. self->tx_fifo.queue[self->tx_fifo.ptr].len,
  791. self->tx_fifo.len);
  792. SetSendByte(iobase, self->tx_fifo.queue[self->tx_fifo.ptr].len);
  793. RXStart(iobase, OFF);
  794. TXStart(iobase, ON);
  795. return 0;
  796. }
  797. /*
  798. * Function via_ircc_dma_xmit_complete (self)
  799. *
  800. * The transfer of a frame in finished. This function will only be called
  801. * by the interrupt handler
  802. *
  803. */
  804. static int via_ircc_dma_xmit_complete(struct via_ircc_cb *self)
  805. {
  806. int iobase;
  807. int ret = TRUE;
  808. u8 Tx_status;
  809. IRDA_DEBUG(3, "%s()\n", __func__);
  810. iobase = self->io.fir_base;
  811. /* Disable DMA */
  812. // DisableDmaChannel(self->io.dma);
  813. /* Check for underrrun! */
  814. /* Clear bit, by writing 1 into it */
  815. Tx_status = GetTXStatus(iobase);
  816. if (Tx_status & 0x08) {
  817. self->netdev->stats.tx_errors++;
  818. self->netdev->stats.tx_fifo_errors++;
  819. hwreset(self);
  820. // how to clear underrrun ?
  821. } else {
  822. self->netdev->stats.tx_packets++;
  823. ResetChip(iobase, 3);
  824. ResetChip(iobase, 4);
  825. }
  826. /* Check if we need to change the speed */
  827. if (self->new_speed) {
  828. via_ircc_change_speed(self, self->new_speed);
  829. self->new_speed = 0;
  830. }
  831. /* Finished with this frame, so prepare for next */
  832. if (IsFIROn(iobase)) {
  833. if (self->tx_fifo.len) {
  834. self->tx_fifo.len--;
  835. self->tx_fifo.ptr++;
  836. }
  837. }
  838. IRDA_DEBUG(1,
  839. "%s: tx_fifo.len=%x ,tx_fifo.ptr=%x,tx_fifo.free=%x...\n",
  840. __func__,
  841. self->tx_fifo.len, self->tx_fifo.ptr, self->tx_fifo.free);
  842. /* F01_S
  843. // Any frames to be sent back-to-back?
  844. if (self->tx_fifo.len) {
  845. // Not finished yet!
  846. via_ircc_dma_xmit(self, iobase);
  847. ret = FALSE;
  848. } else {
  849. F01_E*/
  850. // Reset Tx FIFO info
  851. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  852. self->tx_fifo.tail = self->tx_buff.head;
  853. //F01 }
  854. // Make sure we have room for more frames
  855. //F01 if (self->tx_fifo.free < (MAX_TX_WINDOW -1 )) {
  856. // Not busy transmitting anymore
  857. // Tell the network layer, that we can accept more frames
  858. netif_wake_queue(self->netdev);
  859. //F01 }
  860. return ret;
  861. }
  862. /*
  863. * Function via_ircc_dma_receive (self)
  864. *
  865. * Set configuration for receive a frame.
  866. *
  867. */
  868. static int via_ircc_dma_receive(struct via_ircc_cb *self)
  869. {
  870. int iobase;
  871. iobase = self->io.fir_base;
  872. IRDA_DEBUG(3, "%s()\n", __func__);
  873. self->tx_fifo.len = self->tx_fifo.ptr = self->tx_fifo.free = 0;
  874. self->tx_fifo.tail = self->tx_buff.head;
  875. self->RxDataReady = 0;
  876. self->io.direction = IO_RECV;
  877. self->rx_buff.data = self->rx_buff.head;
  878. self->st_fifo.len = self->st_fifo.pending_bytes = 0;
  879. self->st_fifo.tail = self->st_fifo.head = 0;
  880. EnPhys(iobase, ON);
  881. EnableTX(iobase, OFF);
  882. EnableRX(iobase, ON);
  883. ResetChip(iobase, 0);
  884. ResetChip(iobase, 1);
  885. ResetChip(iobase, 2);
  886. ResetChip(iobase, 3);
  887. ResetChip(iobase, 4);
  888. EnAllInt(iobase, ON);
  889. EnTXDMA(iobase, OFF);
  890. EnRXDMA(iobase, ON);
  891. irda_setup_dma(self->io.dma2, self->rx_buff_dma,
  892. self->rx_buff.truesize, DMA_RX_MODE);
  893. TXStart(iobase, OFF);
  894. RXStart(iobase, ON);
  895. return 0;
  896. }
  897. /*
  898. * Function via_ircc_dma_receive_complete (self)
  899. *
  900. * Controller Finished with receiving frames,
  901. * and this routine is call by ISR
  902. *
  903. */
  904. static int via_ircc_dma_receive_complete(struct via_ircc_cb *self,
  905. int iobase)
  906. {
  907. struct st_fifo *st_fifo;
  908. struct sk_buff *skb;
  909. int len, i;
  910. u8 status = 0;
  911. iobase = self->io.fir_base;
  912. st_fifo = &self->st_fifo;
  913. if (self->io.speed < 4000000) { //Speed below FIR
  914. len = GetRecvByte(iobase, self);
  915. skb = dev_alloc_skb(len + 1);
  916. if (skb == NULL)
  917. return FALSE;
  918. // Make sure IP header gets aligned
  919. skb_reserve(skb, 1);
  920. skb_put(skb, len - 2);
  921. if (self->chip_id == 0x3076) {
  922. for (i = 0; i < len - 2; i++)
  923. skb->data[i] = self->rx_buff.data[i * 2];
  924. } else {
  925. if (self->chip_id == 0x3096) {
  926. for (i = 0; i < len - 2; i++)
  927. skb->data[i] =
  928. self->rx_buff.data[i];
  929. }
  930. }
  931. // Move to next frame
  932. self->rx_buff.data += len;
  933. self->netdev->stats.rx_bytes += len;
  934. self->netdev->stats.rx_packets++;
  935. skb->dev = self->netdev;
  936. skb_reset_mac_header(skb);
  937. skb->protocol = htons(ETH_P_IRDA);
  938. netif_rx(skb);
  939. return TRUE;
  940. }
  941. else { //FIR mode
  942. len = GetRecvByte(iobase, self);
  943. if (len == 0)
  944. return TRUE; //interrupt only, data maybe move by RxT
  945. if (((len - 4) < 2) || ((len - 4) > 2048)) {
  946. IRDA_DEBUG(1, "%s(): Trouble:len=%x,CurCount=%x,LastCount=%x..\n",
  947. __func__, len, RxCurCount(iobase, self),
  948. self->RxLastCount);
  949. hwreset(self);
  950. return FALSE;
  951. }
  952. IRDA_DEBUG(2, "%s(): fifo.len=%x,len=%x,CurCount=%x..\n",
  953. __func__,
  954. st_fifo->len, len - 4, RxCurCount(iobase, self));
  955. st_fifo->entries[st_fifo->tail].status = status;
  956. st_fifo->entries[st_fifo->tail].len = len;
  957. st_fifo->pending_bytes += len;
  958. st_fifo->tail++;
  959. st_fifo->len++;
  960. if (st_fifo->tail > MAX_RX_WINDOW)
  961. st_fifo->tail = 0;
  962. self->RxDataReady = 0;
  963. // It maybe have MAX_RX_WINDOW package receive by
  964. // receive_complete before Timer IRQ
  965. /* F01_S
  966. if (st_fifo->len < (MAX_RX_WINDOW+2 )) {
  967. RXStart(iobase,ON);
  968. SetTimer(iobase,4);
  969. }
  970. else {
  971. F01_E */
  972. EnableRX(iobase, OFF);
  973. EnRXDMA(iobase, OFF);
  974. RXStart(iobase, OFF);
  975. //F01_S
  976. // Put this entry back in fifo
  977. if (st_fifo->head > MAX_RX_WINDOW)
  978. st_fifo->head = 0;
  979. status = st_fifo->entries[st_fifo->head].status;
  980. len = st_fifo->entries[st_fifo->head].len;
  981. st_fifo->head++;
  982. st_fifo->len--;
  983. skb = dev_alloc_skb(len + 1 - 4);
  984. /*
  985. * if frame size, data ptr, or skb ptr are wrong, then get next
  986. * entry.
  987. */
  988. if ((skb == NULL) || (skb->data == NULL) ||
  989. (self->rx_buff.data == NULL) || (len < 6)) {
  990. self->netdev->stats.rx_dropped++;
  991. kfree_skb(skb);
  992. return TRUE;
  993. }
  994. skb_reserve(skb, 1);
  995. skb_put(skb, len - 4);
  996. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  997. IRDA_DEBUG(2, "%s(): len=%x.rx_buff=%p\n", __func__,
  998. len - 4, self->rx_buff.data);
  999. // Move to next frame
  1000. self->rx_buff.data += len;
  1001. self->netdev->stats.rx_bytes += len;
  1002. self->netdev->stats.rx_packets++;
  1003. skb->dev = self->netdev;
  1004. skb_reset_mac_header(skb);
  1005. skb->protocol = htons(ETH_P_IRDA);
  1006. netif_rx(skb);
  1007. //F01_E
  1008. } //FIR
  1009. return TRUE;
  1010. }
  1011. /*
  1012. * if frame is received , but no INT ,then use this routine to upload frame.
  1013. */
  1014. static int upload_rxdata(struct via_ircc_cb *self, int iobase)
  1015. {
  1016. struct sk_buff *skb;
  1017. int len;
  1018. struct st_fifo *st_fifo;
  1019. st_fifo = &self->st_fifo;
  1020. len = GetRecvByte(iobase, self);
  1021. IRDA_DEBUG(2, "%s(): len=%x\n", __func__, len);
  1022. if ((len - 4) < 2) {
  1023. self->netdev->stats.rx_dropped++;
  1024. return FALSE;
  1025. }
  1026. skb = dev_alloc_skb(len + 1);
  1027. if (skb == NULL) {
  1028. self->netdev->stats.rx_dropped++;
  1029. return FALSE;
  1030. }
  1031. skb_reserve(skb, 1);
  1032. skb_put(skb, len - 4 + 1);
  1033. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4 + 1);
  1034. st_fifo->tail++;
  1035. st_fifo->len++;
  1036. if (st_fifo->tail > MAX_RX_WINDOW)
  1037. st_fifo->tail = 0;
  1038. // Move to next frame
  1039. self->rx_buff.data += len;
  1040. self->netdev->stats.rx_bytes += len;
  1041. self->netdev->stats.rx_packets++;
  1042. skb->dev = self->netdev;
  1043. skb_reset_mac_header(skb);
  1044. skb->protocol = htons(ETH_P_IRDA);
  1045. netif_rx(skb);
  1046. if (st_fifo->len < (MAX_RX_WINDOW + 2)) {
  1047. RXStart(iobase, ON);
  1048. } else {
  1049. EnableRX(iobase, OFF);
  1050. EnRXDMA(iobase, OFF);
  1051. RXStart(iobase, OFF);
  1052. }
  1053. return TRUE;
  1054. }
  1055. /*
  1056. * Implement back to back receive , use this routine to upload data.
  1057. */
  1058. static int RxTimerHandler(struct via_ircc_cb *self, int iobase)
  1059. {
  1060. struct st_fifo *st_fifo;
  1061. struct sk_buff *skb;
  1062. int len;
  1063. u8 status;
  1064. st_fifo = &self->st_fifo;
  1065. if (CkRxRecv(iobase, self)) {
  1066. // if still receiving ,then return ,don't upload frame
  1067. self->RetryCount = 0;
  1068. SetTimer(iobase, 20);
  1069. self->RxDataReady++;
  1070. return FALSE;
  1071. } else
  1072. self->RetryCount++;
  1073. if ((self->RetryCount >= 1) ||
  1074. ((st_fifo->pending_bytes + 2048) > self->rx_buff.truesize) ||
  1075. (st_fifo->len >= (MAX_RX_WINDOW))) {
  1076. while (st_fifo->len > 0) { //upload frame
  1077. // Put this entry back in fifo
  1078. if (st_fifo->head > MAX_RX_WINDOW)
  1079. st_fifo->head = 0;
  1080. status = st_fifo->entries[st_fifo->head].status;
  1081. len = st_fifo->entries[st_fifo->head].len;
  1082. st_fifo->head++;
  1083. st_fifo->len--;
  1084. skb = dev_alloc_skb(len + 1 - 4);
  1085. /*
  1086. * if frame size, data ptr, or skb ptr are wrong,
  1087. * then get next entry.
  1088. */
  1089. if ((skb == NULL) || (skb->data == NULL) ||
  1090. (self->rx_buff.data == NULL) || (len < 6)) {
  1091. self->netdev->stats.rx_dropped++;
  1092. continue;
  1093. }
  1094. skb_reserve(skb, 1);
  1095. skb_put(skb, len - 4);
  1096. skb_copy_to_linear_data(skb, self->rx_buff.data, len - 4);
  1097. IRDA_DEBUG(2, "%s(): len=%x.head=%x\n", __func__,
  1098. len - 4, st_fifo->head);
  1099. // Move to next frame
  1100. self->rx_buff.data += len;
  1101. self->netdev->stats.rx_bytes += len;
  1102. self->netdev->stats.rx_packets++;
  1103. skb->dev = self->netdev;
  1104. skb_reset_mac_header(skb);
  1105. skb->protocol = htons(ETH_P_IRDA);
  1106. netif_rx(skb);
  1107. } //while
  1108. self->RetryCount = 0;
  1109. IRDA_DEBUG(2,
  1110. "%s(): End of upload HostStatus=%x,RxStatus=%x\n",
  1111. __func__,
  1112. GetHostStatus(iobase), GetRXStatus(iobase));
  1113. /*
  1114. * if frame is receive complete at this routine ,then upload
  1115. * frame.
  1116. */
  1117. if ((GetRXStatus(iobase) & 0x10) &&
  1118. (RxCurCount(iobase, self) != self->RxLastCount)) {
  1119. upload_rxdata(self, iobase);
  1120. if (irda_device_txqueue_empty(self->netdev))
  1121. via_ircc_dma_receive(self);
  1122. }
  1123. } // timer detect complete
  1124. else
  1125. SetTimer(iobase, 4);
  1126. return TRUE;
  1127. }
  1128. /*
  1129. * Function via_ircc_interrupt (irq, dev_id)
  1130. *
  1131. * An interrupt from the chip has arrived. Time to do some work
  1132. *
  1133. */
  1134. static irqreturn_t via_ircc_interrupt(int dummy, void *dev_id)
  1135. {
  1136. struct net_device *dev = dev_id;
  1137. struct via_ircc_cb *self = netdev_priv(dev);
  1138. int iobase;
  1139. u8 iHostIntType, iRxIntType, iTxIntType;
  1140. iobase = self->io.fir_base;
  1141. spin_lock(&self->lock);
  1142. iHostIntType = GetHostStatus(iobase);
  1143. IRDA_DEBUG(4, "%s(): iHostIntType %02x: %s %s %s %02x\n",
  1144. __func__, iHostIntType,
  1145. (iHostIntType & 0x40) ? "Timer" : "",
  1146. (iHostIntType & 0x20) ? "Tx" : "",
  1147. (iHostIntType & 0x10) ? "Rx" : "",
  1148. (iHostIntType & 0x0e) >> 1);
  1149. if ((iHostIntType & 0x40) != 0) { //Timer Event
  1150. self->EventFlag.TimeOut++;
  1151. ClearTimerInt(iobase, 1);
  1152. if (self->io.direction == IO_XMIT) {
  1153. via_ircc_dma_xmit(self, iobase);
  1154. }
  1155. if (self->io.direction == IO_RECV) {
  1156. /*
  1157. * frame ready hold too long, must reset.
  1158. */
  1159. if (self->RxDataReady > 30) {
  1160. hwreset(self);
  1161. if (irda_device_txqueue_empty(self->netdev)) {
  1162. via_ircc_dma_receive(self);
  1163. }
  1164. } else { // call this to upload frame.
  1165. RxTimerHandler(self, iobase);
  1166. }
  1167. } //RECV
  1168. } //Timer Event
  1169. if ((iHostIntType & 0x20) != 0) { //Tx Event
  1170. iTxIntType = GetTXStatus(iobase);
  1171. IRDA_DEBUG(4, "%s(): iTxIntType %02x: %s %s %s %s\n",
  1172. __func__, iTxIntType,
  1173. (iTxIntType & 0x08) ? "FIFO underr." : "",
  1174. (iTxIntType & 0x04) ? "EOM" : "",
  1175. (iTxIntType & 0x02) ? "FIFO ready" : "",
  1176. (iTxIntType & 0x01) ? "Early EOM" : "");
  1177. if (iTxIntType & 0x4) {
  1178. self->EventFlag.EOMessage++; // read and will auto clean
  1179. if (via_ircc_dma_xmit_complete(self)) {
  1180. if (irda_device_txqueue_empty
  1181. (self->netdev)) {
  1182. via_ircc_dma_receive(self);
  1183. }
  1184. } else {
  1185. self->EventFlag.Unknown++;
  1186. }
  1187. } //EOP
  1188. } //Tx Event
  1189. //----------------------------------------
  1190. if ((iHostIntType & 0x10) != 0) { //Rx Event
  1191. /* Check if DMA has finished */
  1192. iRxIntType = GetRXStatus(iobase);
  1193. IRDA_DEBUG(4, "%s(): iRxIntType %02x: %s %s %s %s %s %s %s\n",
  1194. __func__, iRxIntType,
  1195. (iRxIntType & 0x80) ? "PHY err." : "",
  1196. (iRxIntType & 0x40) ? "CRC err" : "",
  1197. (iRxIntType & 0x20) ? "FIFO overr." : "",
  1198. (iRxIntType & 0x10) ? "EOF" : "",
  1199. (iRxIntType & 0x08) ? "RxData" : "",
  1200. (iRxIntType & 0x02) ? "RxMaxLen" : "",
  1201. (iRxIntType & 0x01) ? "SIR bad" : "");
  1202. if (!iRxIntType)
  1203. IRDA_DEBUG(3, "%s(): RxIRQ =0\n", __func__);
  1204. if (iRxIntType & 0x10) {
  1205. if (via_ircc_dma_receive_complete(self, iobase)) {
  1206. //F01 if(!(IsFIROn(iobase))) via_ircc_dma_receive(self);
  1207. via_ircc_dma_receive(self);
  1208. }
  1209. } // No ERR
  1210. else { //ERR
  1211. IRDA_DEBUG(4, "%s(): RxIRQ ERR:iRxIntType=%x,HostIntType=%x,CurCount=%x,RxLastCount=%x_____\n",
  1212. __func__, iRxIntType, iHostIntType,
  1213. RxCurCount(iobase, self),
  1214. self->RxLastCount);
  1215. if (iRxIntType & 0x20) { //FIFO OverRun ERR
  1216. ResetChip(iobase, 0);
  1217. ResetChip(iobase, 1);
  1218. } else { //PHY,CRC ERR
  1219. if (iRxIntType != 0x08)
  1220. hwreset(self); //F01
  1221. }
  1222. via_ircc_dma_receive(self);
  1223. } //ERR
  1224. } //Rx Event
  1225. spin_unlock(&self->lock);
  1226. return IRQ_RETVAL(iHostIntType);
  1227. }
  1228. static void hwreset(struct via_ircc_cb *self)
  1229. {
  1230. int iobase;
  1231. iobase = self->io.fir_base;
  1232. IRDA_DEBUG(3, "%s()\n", __func__);
  1233. ResetChip(iobase, 5);
  1234. EnableDMA(iobase, OFF);
  1235. EnableTX(iobase, OFF);
  1236. EnableRX(iobase, OFF);
  1237. EnRXDMA(iobase, OFF);
  1238. EnTXDMA(iobase, OFF);
  1239. RXStart(iobase, OFF);
  1240. TXStart(iobase, OFF);
  1241. InitCard(iobase);
  1242. CommonInit(iobase);
  1243. SIRFilter(iobase, ON);
  1244. SetSIR(iobase, ON);
  1245. CRC16(iobase, ON);
  1246. EnTXCRC(iobase, 0);
  1247. WriteReg(iobase, I_ST_CT_0, 0x00);
  1248. SetBaudRate(iobase, 9600);
  1249. SetPulseWidth(iobase, 12);
  1250. SetSendPreambleCount(iobase, 0);
  1251. WriteReg(iobase, I_ST_CT_0, 0x80);
  1252. /* Restore speed. */
  1253. via_ircc_change_speed(self, self->io.speed);
  1254. self->st_fifo.len = 0;
  1255. }
  1256. /*
  1257. * Function via_ircc_is_receiving (self)
  1258. *
  1259. * Return TRUE is we are currently receiving a frame
  1260. *
  1261. */
  1262. static int via_ircc_is_receiving(struct via_ircc_cb *self)
  1263. {
  1264. int status = FALSE;
  1265. int iobase;
  1266. IRDA_ASSERT(self != NULL, return FALSE;);
  1267. iobase = self->io.fir_base;
  1268. if (CkRxRecv(iobase, self))
  1269. status = TRUE;
  1270. IRDA_DEBUG(2, "%s(): status=%x....\n", __func__, status);
  1271. return status;
  1272. }
  1273. /*
  1274. * Function via_ircc_net_open (dev)
  1275. *
  1276. * Start the device
  1277. *
  1278. */
  1279. static int via_ircc_net_open(struct net_device *dev)
  1280. {
  1281. struct via_ircc_cb *self;
  1282. int iobase;
  1283. char hwname[32];
  1284. IRDA_DEBUG(3, "%s()\n", __func__);
  1285. IRDA_ASSERT(dev != NULL, return -1;);
  1286. self = netdev_priv(dev);
  1287. dev->stats.rx_packets = 0;
  1288. IRDA_ASSERT(self != NULL, return 0;);
  1289. iobase = self->io.fir_base;
  1290. if (request_irq(self->io.irq, via_ircc_interrupt, 0, dev->name, dev)) {
  1291. IRDA_WARNING("%s, unable to allocate irq=%d\n", driver_name,
  1292. self->io.irq);
  1293. return -EAGAIN;
  1294. }
  1295. /*
  1296. * Always allocate the DMA channel after the IRQ, and clean up on
  1297. * failure.
  1298. */
  1299. if (request_dma(self->io.dma, dev->name)) {
  1300. IRDA_WARNING("%s, unable to allocate dma=%d\n", driver_name,
  1301. self->io.dma);
  1302. free_irq(self->io.irq, self);
  1303. return -EAGAIN;
  1304. }
  1305. if (self->io.dma2 != self->io.dma) {
  1306. if (request_dma(self->io.dma2, dev->name)) {
  1307. IRDA_WARNING("%s, unable to allocate dma2=%d\n",
  1308. driver_name, self->io.dma2);
  1309. free_irq(self->io.irq, self);
  1310. free_dma(self->io.dma);
  1311. return -EAGAIN;
  1312. }
  1313. }
  1314. /* turn on interrupts */
  1315. EnAllInt(iobase, ON);
  1316. EnInternalLoop(iobase, OFF);
  1317. EnExternalLoop(iobase, OFF);
  1318. /* */
  1319. via_ircc_dma_receive(self);
  1320. /* Ready to play! */
  1321. netif_start_queue(dev);
  1322. /*
  1323. * Open new IrLAP layer instance, now that everything should be
  1324. * initialized properly
  1325. */
  1326. sprintf(hwname, "VIA @ 0x%x", iobase);
  1327. self->irlap = irlap_open(dev, &self->qos, hwname);
  1328. self->RxLastCount = 0;
  1329. return 0;
  1330. }
  1331. /*
  1332. * Function via_ircc_net_close (dev)
  1333. *
  1334. * Stop the device
  1335. *
  1336. */
  1337. static int via_ircc_net_close(struct net_device *dev)
  1338. {
  1339. struct via_ircc_cb *self;
  1340. int iobase;
  1341. IRDA_DEBUG(3, "%s()\n", __func__);
  1342. IRDA_ASSERT(dev != NULL, return -1;);
  1343. self = netdev_priv(dev);
  1344. IRDA_ASSERT(self != NULL, return 0;);
  1345. /* Stop device */
  1346. netif_stop_queue(dev);
  1347. /* Stop and remove instance of IrLAP */
  1348. if (self->irlap)
  1349. irlap_close(self->irlap);
  1350. self->irlap = NULL;
  1351. iobase = self->io.fir_base;
  1352. EnTXDMA(iobase, OFF);
  1353. EnRXDMA(iobase, OFF);
  1354. DisableDmaChannel(self->io.dma);
  1355. /* Disable interrupts */
  1356. EnAllInt(iobase, OFF);
  1357. free_irq(self->io.irq, dev);
  1358. free_dma(self->io.dma);
  1359. if (self->io.dma2 != self->io.dma)
  1360. free_dma(self->io.dma2);
  1361. return 0;
  1362. }
  1363. /*
  1364. * Function via_ircc_net_ioctl (dev, rq, cmd)
  1365. *
  1366. * Process IOCTL commands for this device
  1367. *
  1368. */
  1369. static int via_ircc_net_ioctl(struct net_device *dev, struct ifreq *rq,
  1370. int cmd)
  1371. {
  1372. struct if_irda_req *irq = (struct if_irda_req *) rq;
  1373. struct via_ircc_cb *self;
  1374. unsigned long flags;
  1375. int ret = 0;
  1376. IRDA_ASSERT(dev != NULL, return -1;);
  1377. self = netdev_priv(dev);
  1378. IRDA_ASSERT(self != NULL, return -1;);
  1379. IRDA_DEBUG(1, "%s(), %s, (cmd=0x%X)\n", __func__, dev->name,
  1380. cmd);
  1381. /* Disable interrupts & save flags */
  1382. spin_lock_irqsave(&self->lock, flags);
  1383. switch (cmd) {
  1384. case SIOCSBANDWIDTH: /* Set bandwidth */
  1385. if (!capable(CAP_NET_ADMIN)) {
  1386. ret = -EPERM;
  1387. goto out;
  1388. }
  1389. via_ircc_change_speed(self, irq->ifr_baudrate);
  1390. break;
  1391. case SIOCSMEDIABUSY: /* Set media busy */
  1392. if (!capable(CAP_NET_ADMIN)) {
  1393. ret = -EPERM;
  1394. goto out;
  1395. }
  1396. irda_device_set_media_busy(self->netdev, TRUE);
  1397. break;
  1398. case SIOCGRECEIVING: /* Check if we are receiving right now */
  1399. irq->ifr_receiving = via_ircc_is_receiving(self);
  1400. break;
  1401. default:
  1402. ret = -EOPNOTSUPP;
  1403. }
  1404. out:
  1405. spin_unlock_irqrestore(&self->lock, flags);
  1406. return ret;
  1407. }
  1408. MODULE_AUTHOR("VIA Technologies,inc");
  1409. MODULE_DESCRIPTION("VIA IrDA Device Driver");
  1410. MODULE_LICENSE("GPL");
  1411. module_init(via_ircc_init);
  1412. module_exit(via_ircc_cleanup);