smpboot.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <asm/acpi.h>
  53. #include <asm/desc.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/idle.h>
  57. #include <asm/trampoline.h>
  58. #include <asm/cpu.h>
  59. #include <asm/numa.h>
  60. #include <asm/pgtable.h>
  61. #include <asm/tlbflush.h>
  62. #include <asm/mtrr.h>
  63. #include <asm/mwait.h>
  64. #include <asm/apic.h>
  65. #include <asm/io_apic.h>
  66. #include <asm/setup.h>
  67. #include <asm/uv/uv.h>
  68. #include <linux/mc146818rtc.h>
  69. #include <asm/smpboot_hooks.h>
  70. #include <asm/i8259.h>
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. /*
  86. * We need this for trampoline_base protection from concurrent accesses when
  87. * off- and onlining cores wildly.
  88. */
  89. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  90. void cpu_hotplug_driver_lock(void)
  91. {
  92. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  93. }
  94. void cpu_hotplug_driver_unlock(void)
  95. {
  96. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  97. }
  98. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  99. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  100. #else
  101. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  102. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  103. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  104. #endif
  105. /* Number of siblings per CPU package */
  106. int smp_num_siblings = 1;
  107. EXPORT_SYMBOL(smp_num_siblings);
  108. /* Last level cache ID of each logical CPU */
  109. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  110. /* representing HT siblings of each logical CPU */
  111. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  112. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  113. /* representing HT and core siblings of each logical CPU */
  114. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  115. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  116. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  117. /* Per CPU bogomips and other parameters */
  118. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  119. EXPORT_PER_CPU_SYMBOL(cpu_info);
  120. atomic_t init_deasserted;
  121. /*
  122. * Report back to the Boot Processor.
  123. * Running on AP.
  124. */
  125. static void __cpuinit smp_callin(void)
  126. {
  127. int cpuid, phys_id;
  128. unsigned long timeout;
  129. /*
  130. * If waken up by an INIT in an 82489DX configuration
  131. * we may get here before an INIT-deassert IPI reaches
  132. * our local APIC. We have to wait for the IPI or we'll
  133. * lock up on an APIC access.
  134. */
  135. if (apic->wait_for_init_deassert)
  136. apic->wait_for_init_deassert(&init_deasserted);
  137. /*
  138. * (This works even if the APIC is not enabled.)
  139. */
  140. phys_id = read_apic_id();
  141. cpuid = smp_processor_id();
  142. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  143. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  144. phys_id, cpuid);
  145. }
  146. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  147. /*
  148. * STARTUP IPIs are fragile beasts as they might sometimes
  149. * trigger some glue motherboard logic. Complete APIC bus
  150. * silence for 1 second, this overestimates the time the
  151. * boot CPU is spending to send the up to 2 STARTUP IPIs
  152. * by a factor of two. This should be enough.
  153. */
  154. /*
  155. * Waiting 2s total for startup (udelay is not yet working)
  156. */
  157. timeout = jiffies + 2*HZ;
  158. while (time_before(jiffies, timeout)) {
  159. /*
  160. * Has the boot CPU finished it's STARTUP sequence?
  161. */
  162. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  163. break;
  164. cpu_relax();
  165. }
  166. if (!time_before(jiffies, timeout)) {
  167. panic("%s: CPU%d started up but did not get a callout!\n",
  168. __func__, cpuid);
  169. }
  170. /*
  171. * the boot CPU has finished the init stage and is spinning
  172. * on callin_map until we finish. We are free to set up this
  173. * CPU, first the APIC. (this is probably redundant on most
  174. * boards)
  175. */
  176. pr_debug("CALLIN, before setup_local_APIC().\n");
  177. if (apic->smp_callin_clear_local_apic)
  178. apic->smp_callin_clear_local_apic();
  179. setup_local_APIC();
  180. end_local_APIC_setup();
  181. /*
  182. * Need to setup vector mappings before we enable interrupts.
  183. */
  184. setup_vector_irq(smp_processor_id());
  185. /*
  186. * Get our bogomips.
  187. *
  188. * Need to enable IRQs because it can take longer and then
  189. * the NMI watchdog might kill us.
  190. */
  191. local_irq_enable();
  192. calibrate_delay();
  193. local_irq_disable();
  194. pr_debug("Stack at about %p\n", &cpuid);
  195. /*
  196. * Save our processor parameters
  197. */
  198. smp_store_cpu_info(cpuid);
  199. /*
  200. * This must be done before setting cpu_online_mask
  201. * or calling notify_cpu_starting.
  202. */
  203. set_cpu_sibling_map(raw_smp_processor_id());
  204. wmb();
  205. notify_cpu_starting(cpuid);
  206. /*
  207. * Allow the master to continue.
  208. */
  209. cpumask_set_cpu(cpuid, cpu_callin_mask);
  210. }
  211. /*
  212. * Activate a secondary processor.
  213. */
  214. notrace static void __cpuinit start_secondary(void *unused)
  215. {
  216. /*
  217. * Don't put *anything* before cpu_init(), SMP booting is too
  218. * fragile that we want to limit the things done here to the
  219. * most necessary things.
  220. */
  221. cpu_init();
  222. preempt_disable();
  223. smp_callin();
  224. #ifdef CONFIG_X86_32
  225. /* switch away from the initial page table */
  226. load_cr3(swapper_pg_dir);
  227. __flush_tlb_all();
  228. #endif
  229. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  230. barrier();
  231. /*
  232. * Check TSC synchronization with the BP:
  233. */
  234. check_tsc_sync_target();
  235. /*
  236. * We need to hold call_lock, so there is no inconsistency
  237. * between the time smp_call_function() determines number of
  238. * IPI recipients, and the time when the determination is made
  239. * for which cpus receive the IPI. Holding this
  240. * lock helps us to not include this cpu in a currently in progress
  241. * smp_call_function().
  242. *
  243. * We need to hold vector_lock so there the set of online cpus
  244. * does not change while we are assigning vectors to cpus. Holding
  245. * this lock ensures we don't half assign or remove an irq from a cpu.
  246. */
  247. ipi_call_lock();
  248. lock_vector_lock();
  249. set_cpu_online(smp_processor_id(), true);
  250. unlock_vector_lock();
  251. ipi_call_unlock();
  252. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  253. x86_platform.nmi_init();
  254. /* enable local interrupts */
  255. local_irq_enable();
  256. /* to prevent fake stack check failure in clock setup */
  257. boot_init_stack_canary();
  258. x86_cpuinit.setup_percpu_clockev();
  259. wmb();
  260. cpu_idle();
  261. }
  262. /*
  263. * The bootstrap kernel entry code has set these up. Save them for
  264. * a given CPU
  265. */
  266. void __cpuinit smp_store_cpu_info(int id)
  267. {
  268. struct cpuinfo_x86 *c = &cpu_data(id);
  269. *c = boot_cpu_data;
  270. c->cpu_index = id;
  271. if (id != 0)
  272. identify_secondary_cpu(c);
  273. }
  274. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  275. {
  276. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  277. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  278. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  279. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  280. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  281. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  282. }
  283. void __cpuinit set_cpu_sibling_map(int cpu)
  284. {
  285. int i;
  286. struct cpuinfo_x86 *c = &cpu_data(cpu);
  287. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  288. if (smp_num_siblings > 1) {
  289. for_each_cpu(i, cpu_sibling_setup_mask) {
  290. struct cpuinfo_x86 *o = &cpu_data(i);
  291. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  292. if (c->phys_proc_id == o->phys_proc_id &&
  293. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  294. c->compute_unit_id == o->compute_unit_id)
  295. link_thread_siblings(cpu, i);
  296. } else if (c->phys_proc_id == o->phys_proc_id &&
  297. c->cpu_core_id == o->cpu_core_id) {
  298. link_thread_siblings(cpu, i);
  299. }
  300. }
  301. } else {
  302. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  303. }
  304. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  305. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  306. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  307. c->booted_cores = 1;
  308. return;
  309. }
  310. for_each_cpu(i, cpu_sibling_setup_mask) {
  311. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  312. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  313. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  314. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  315. }
  316. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  317. cpumask_set_cpu(i, cpu_core_mask(cpu));
  318. cpumask_set_cpu(cpu, cpu_core_mask(i));
  319. /*
  320. * Does this new cpu bringup a new core?
  321. */
  322. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  323. /*
  324. * for each core in package, increment
  325. * the booted_cores for this new cpu
  326. */
  327. if (cpumask_first(cpu_sibling_mask(i)) == i)
  328. c->booted_cores++;
  329. /*
  330. * increment the core count for all
  331. * the other cpus in this package
  332. */
  333. if (i != cpu)
  334. cpu_data(i).booted_cores++;
  335. } else if (i != cpu && !c->booted_cores)
  336. c->booted_cores = cpu_data(i).booted_cores;
  337. }
  338. }
  339. }
  340. /* maps the cpu to the sched domain representing multi-core */
  341. const struct cpumask *cpu_coregroup_mask(int cpu)
  342. {
  343. struct cpuinfo_x86 *c = &cpu_data(cpu);
  344. /*
  345. * For perf, we return last level cache shared map.
  346. * And for power savings, we return cpu_core_map
  347. */
  348. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  349. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  350. return cpu_core_mask(cpu);
  351. else
  352. return cpu_llc_shared_mask(cpu);
  353. }
  354. static void impress_friends(void)
  355. {
  356. int cpu;
  357. unsigned long bogosum = 0;
  358. /*
  359. * Allow the user to impress friends.
  360. */
  361. pr_debug("Before bogomips.\n");
  362. for_each_possible_cpu(cpu)
  363. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  364. bogosum += cpu_data(cpu).loops_per_jiffy;
  365. printk(KERN_INFO
  366. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  367. num_online_cpus(),
  368. bogosum/(500000/HZ),
  369. (bogosum/(5000/HZ))%100);
  370. pr_debug("Before bogocount - setting activated=1.\n");
  371. }
  372. void __inquire_remote_apic(int apicid)
  373. {
  374. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  375. char *names[] = { "ID", "VERSION", "SPIV" };
  376. int timeout;
  377. u32 status;
  378. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  379. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  380. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  381. /*
  382. * Wait for idle.
  383. */
  384. status = safe_apic_wait_icr_idle();
  385. if (status)
  386. printk(KERN_CONT
  387. "a previous APIC delivery may have failed\n");
  388. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  389. timeout = 0;
  390. do {
  391. udelay(100);
  392. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  393. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  394. switch (status) {
  395. case APIC_ICR_RR_VALID:
  396. status = apic_read(APIC_RRR);
  397. printk(KERN_CONT "%08x\n", status);
  398. break;
  399. default:
  400. printk(KERN_CONT "failed\n");
  401. }
  402. }
  403. }
  404. /*
  405. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  406. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  407. * won't ... remember to clear down the APIC, etc later.
  408. */
  409. int __cpuinit
  410. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  411. {
  412. unsigned long send_status, accept_status = 0;
  413. int maxlvt;
  414. /* Target chip */
  415. /* Boot on the stack */
  416. /* Kick the second */
  417. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  418. pr_debug("Waiting for send to finish...\n");
  419. send_status = safe_apic_wait_icr_idle();
  420. /*
  421. * Give the other CPU some time to accept the IPI.
  422. */
  423. udelay(200);
  424. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  425. maxlvt = lapic_get_maxlvt();
  426. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  427. apic_write(APIC_ESR, 0);
  428. accept_status = (apic_read(APIC_ESR) & 0xEF);
  429. }
  430. pr_debug("NMI sent.\n");
  431. if (send_status)
  432. printk(KERN_ERR "APIC never delivered???\n");
  433. if (accept_status)
  434. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  435. return (send_status | accept_status);
  436. }
  437. static int __cpuinit
  438. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  439. {
  440. unsigned long send_status, accept_status = 0;
  441. int maxlvt, num_starts, j;
  442. maxlvt = lapic_get_maxlvt();
  443. /*
  444. * Be paranoid about clearing APIC errors.
  445. */
  446. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  447. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  448. apic_write(APIC_ESR, 0);
  449. apic_read(APIC_ESR);
  450. }
  451. pr_debug("Asserting INIT.\n");
  452. /*
  453. * Turn INIT on target chip
  454. */
  455. /*
  456. * Send IPI
  457. */
  458. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  459. phys_apicid);
  460. pr_debug("Waiting for send to finish...\n");
  461. send_status = safe_apic_wait_icr_idle();
  462. mdelay(10);
  463. pr_debug("Deasserting INIT.\n");
  464. /* Target chip */
  465. /* Send IPI */
  466. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  467. pr_debug("Waiting for send to finish...\n");
  468. send_status = safe_apic_wait_icr_idle();
  469. mb();
  470. atomic_set(&init_deasserted, 1);
  471. /*
  472. * Should we send STARTUP IPIs ?
  473. *
  474. * Determine this based on the APIC version.
  475. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  476. */
  477. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  478. num_starts = 2;
  479. else
  480. num_starts = 0;
  481. /*
  482. * Paravirt / VMI wants a startup IPI hook here to set up the
  483. * target processor state.
  484. */
  485. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  486. stack_start);
  487. /*
  488. * Run STARTUP IPI loop.
  489. */
  490. pr_debug("#startup loops: %d.\n", num_starts);
  491. for (j = 1; j <= num_starts; j++) {
  492. pr_debug("Sending STARTUP #%d.\n", j);
  493. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  494. apic_write(APIC_ESR, 0);
  495. apic_read(APIC_ESR);
  496. pr_debug("After apic_write.\n");
  497. /*
  498. * STARTUP IPI
  499. */
  500. /* Target chip */
  501. /* Boot on the stack */
  502. /* Kick the second */
  503. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  504. phys_apicid);
  505. /*
  506. * Give the other CPU some time to accept the IPI.
  507. */
  508. udelay(300);
  509. pr_debug("Startup point 1.\n");
  510. pr_debug("Waiting for send to finish...\n");
  511. send_status = safe_apic_wait_icr_idle();
  512. /*
  513. * Give the other CPU some time to accept the IPI.
  514. */
  515. udelay(200);
  516. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  517. apic_write(APIC_ESR, 0);
  518. accept_status = (apic_read(APIC_ESR) & 0xEF);
  519. if (send_status || accept_status)
  520. break;
  521. }
  522. pr_debug("After Startup.\n");
  523. if (send_status)
  524. printk(KERN_ERR "APIC never delivered???\n");
  525. if (accept_status)
  526. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  527. return (send_status | accept_status);
  528. }
  529. struct create_idle {
  530. struct work_struct work;
  531. struct task_struct *idle;
  532. struct completion done;
  533. int cpu;
  534. };
  535. static void __cpuinit do_fork_idle(struct work_struct *work)
  536. {
  537. struct create_idle *c_idle =
  538. container_of(work, struct create_idle, work);
  539. c_idle->idle = fork_idle(c_idle->cpu);
  540. complete(&c_idle->done);
  541. }
  542. /* reduce the number of lines printed when booting a large cpu count system */
  543. static void __cpuinit announce_cpu(int cpu, int apicid)
  544. {
  545. static int current_node = -1;
  546. int node = early_cpu_to_node(cpu);
  547. if (system_state == SYSTEM_BOOTING) {
  548. if (node != current_node) {
  549. if (current_node > (-1))
  550. pr_cont(" Ok.\n");
  551. current_node = node;
  552. pr_info("Booting Node %3d, Processors ", node);
  553. }
  554. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  555. return;
  556. } else
  557. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  558. node, cpu, apicid);
  559. }
  560. /*
  561. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  562. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  563. * Returns zero if CPU booted OK, else error code from
  564. * ->wakeup_secondary_cpu.
  565. */
  566. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  567. {
  568. unsigned long boot_error = 0;
  569. unsigned long start_ip;
  570. int timeout;
  571. struct create_idle c_idle = {
  572. .cpu = cpu,
  573. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  574. };
  575. INIT_WORK_ONSTACK(&c_idle.work, do_fork_idle);
  576. alternatives_smp_switch(1);
  577. c_idle.idle = get_idle_for_cpu(cpu);
  578. /*
  579. * We can't use kernel_thread since we must avoid to
  580. * reschedule the child.
  581. */
  582. if (c_idle.idle) {
  583. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  584. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  585. init_idle(c_idle.idle, cpu);
  586. goto do_rest;
  587. }
  588. schedule_work(&c_idle.work);
  589. wait_for_completion(&c_idle.done);
  590. if (IS_ERR(c_idle.idle)) {
  591. printk("failed fork for CPU %d\n", cpu);
  592. destroy_work_on_stack(&c_idle.work);
  593. return PTR_ERR(c_idle.idle);
  594. }
  595. set_idle_for_cpu(cpu, c_idle.idle);
  596. do_rest:
  597. per_cpu(current_task, cpu) = c_idle.idle;
  598. #ifdef CONFIG_X86_32
  599. /* Stack for startup_32 can be just as for start_secondary onwards */
  600. irq_ctx_init(cpu);
  601. #else
  602. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  603. initial_gs = per_cpu_offset(cpu);
  604. per_cpu(kernel_stack, cpu) =
  605. (unsigned long)task_stack_page(c_idle.idle) -
  606. KERNEL_STACK_OFFSET + THREAD_SIZE;
  607. #endif
  608. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  609. initial_code = (unsigned long)start_secondary;
  610. stack_start = c_idle.idle->thread.sp;
  611. /* start_ip had better be page-aligned! */
  612. start_ip = trampoline_address();
  613. /* So we see what's up */
  614. announce_cpu(cpu, apicid);
  615. /*
  616. * This grunge runs the startup process for
  617. * the targeted processor.
  618. */
  619. printk(KERN_DEBUG "smpboot cpu %d: start_ip = %lx\n", cpu, start_ip);
  620. atomic_set(&init_deasserted, 0);
  621. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  622. pr_debug("Setting warm reset code and vector.\n");
  623. smpboot_setup_warm_reset_vector(start_ip);
  624. /*
  625. * Be paranoid about clearing APIC errors.
  626. */
  627. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  628. apic_write(APIC_ESR, 0);
  629. apic_read(APIC_ESR);
  630. }
  631. }
  632. /*
  633. * Kick the secondary CPU. Use the method in the APIC driver
  634. * if it's defined - or use an INIT boot APIC message otherwise:
  635. */
  636. if (apic->wakeup_secondary_cpu)
  637. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  638. else
  639. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  640. if (!boot_error) {
  641. /*
  642. * allow APs to start initializing.
  643. */
  644. pr_debug("Before Callout %d.\n", cpu);
  645. cpumask_set_cpu(cpu, cpu_callout_mask);
  646. pr_debug("After Callout %d.\n", cpu);
  647. /*
  648. * Wait 5s total for a response
  649. */
  650. for (timeout = 0; timeout < 50000; timeout++) {
  651. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  652. break; /* It has booted */
  653. udelay(100);
  654. /*
  655. * Allow other tasks to run while we wait for the
  656. * AP to come online. This also gives a chance
  657. * for the MTRR work(triggered by the AP coming online)
  658. * to be completed in the stop machine context.
  659. */
  660. schedule();
  661. }
  662. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  663. pr_debug("CPU%d: has booted.\n", cpu);
  664. else {
  665. boot_error = 1;
  666. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  667. == 0xA5A5A5A5)
  668. /* trampoline started but...? */
  669. pr_err("CPU%d: Stuck ??\n", cpu);
  670. else
  671. /* trampoline code not run */
  672. pr_err("CPU%d: Not responding.\n", cpu);
  673. if (apic->inquire_remote_apic)
  674. apic->inquire_remote_apic(apicid);
  675. }
  676. }
  677. if (boot_error) {
  678. /* Try to put things back the way they were before ... */
  679. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  680. /* was set by do_boot_cpu() */
  681. cpumask_clear_cpu(cpu, cpu_callout_mask);
  682. /* was set by cpu_init() */
  683. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  684. set_cpu_present(cpu, false);
  685. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  686. }
  687. /* mark "stuck" area as not stuck */
  688. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  689. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  690. /*
  691. * Cleanup possible dangling ends...
  692. */
  693. smpboot_restore_warm_reset_vector();
  694. }
  695. destroy_work_on_stack(&c_idle.work);
  696. return boot_error;
  697. }
  698. int __cpuinit native_cpu_up(unsigned int cpu)
  699. {
  700. int apicid = apic->cpu_present_to_apicid(cpu);
  701. unsigned long flags;
  702. int err;
  703. WARN_ON(irqs_disabled());
  704. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  705. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  706. !physid_isset(apicid, phys_cpu_present_map)) {
  707. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  708. return -EINVAL;
  709. }
  710. /*
  711. * Already booted CPU?
  712. */
  713. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  714. pr_debug("do_boot_cpu %d Already started\n", cpu);
  715. return -ENOSYS;
  716. }
  717. /*
  718. * Save current MTRR state in case it was changed since early boot
  719. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  720. */
  721. mtrr_save_state();
  722. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  723. err = do_boot_cpu(apicid, cpu);
  724. if (err) {
  725. pr_debug("do_boot_cpu failed %d\n", err);
  726. return -EIO;
  727. }
  728. /*
  729. * Check TSC synchronization with the AP (keep irqs disabled
  730. * while doing so):
  731. */
  732. local_irq_save(flags);
  733. check_tsc_sync_source(cpu);
  734. local_irq_restore(flags);
  735. while (!cpu_online(cpu)) {
  736. cpu_relax();
  737. touch_nmi_watchdog();
  738. }
  739. return 0;
  740. }
  741. /**
  742. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  743. */
  744. void arch_disable_smp_support(void)
  745. {
  746. disable_ioapic_support();
  747. }
  748. /*
  749. * Fall back to non SMP mode after errors.
  750. *
  751. * RED-PEN audit/test this more. I bet there is more state messed up here.
  752. */
  753. static __init void disable_smp(void)
  754. {
  755. init_cpu_present(cpumask_of(0));
  756. init_cpu_possible(cpumask_of(0));
  757. smpboot_clear_io_apic_irqs();
  758. if (smp_found_config)
  759. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  760. else
  761. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  762. cpumask_set_cpu(0, cpu_sibling_mask(0));
  763. cpumask_set_cpu(0, cpu_core_mask(0));
  764. }
  765. /*
  766. * Various sanity checks.
  767. */
  768. static int __init smp_sanity_check(unsigned max_cpus)
  769. {
  770. preempt_disable();
  771. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  772. if (def_to_bigsmp && nr_cpu_ids > 8) {
  773. unsigned int cpu;
  774. unsigned nr;
  775. printk(KERN_WARNING
  776. "More than 8 CPUs detected - skipping them.\n"
  777. "Use CONFIG_X86_BIGSMP.\n");
  778. nr = 0;
  779. for_each_present_cpu(cpu) {
  780. if (nr >= 8)
  781. set_cpu_present(cpu, false);
  782. nr++;
  783. }
  784. nr = 0;
  785. for_each_possible_cpu(cpu) {
  786. if (nr >= 8)
  787. set_cpu_possible(cpu, false);
  788. nr++;
  789. }
  790. nr_cpu_ids = 8;
  791. }
  792. #endif
  793. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  794. printk(KERN_WARNING
  795. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  796. hard_smp_processor_id());
  797. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  798. }
  799. /*
  800. * If we couldn't find an SMP configuration at boot time,
  801. * get out of here now!
  802. */
  803. if (!smp_found_config && !acpi_lapic) {
  804. preempt_enable();
  805. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  806. disable_smp();
  807. if (APIC_init_uniprocessor())
  808. printk(KERN_NOTICE "Local APIC not detected."
  809. " Using dummy APIC emulation.\n");
  810. return -1;
  811. }
  812. /*
  813. * Should not be necessary because the MP table should list the boot
  814. * CPU too, but we do it for the sake of robustness anyway.
  815. */
  816. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  817. printk(KERN_NOTICE
  818. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  819. boot_cpu_physical_apicid);
  820. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  821. }
  822. preempt_enable();
  823. /*
  824. * If we couldn't find a local APIC, then get out of here now!
  825. */
  826. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  827. !cpu_has_apic) {
  828. if (!disable_apic) {
  829. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  830. boot_cpu_physical_apicid);
  831. pr_err("... forcing use of dummy APIC emulation."
  832. "(tell your hw vendor)\n");
  833. }
  834. smpboot_clear_io_apic();
  835. disable_ioapic_support();
  836. return -1;
  837. }
  838. verify_local_APIC();
  839. /*
  840. * If SMP should be disabled, then really disable it!
  841. */
  842. if (!max_cpus) {
  843. printk(KERN_INFO "SMP mode deactivated.\n");
  844. smpboot_clear_io_apic();
  845. connect_bsp_APIC();
  846. setup_local_APIC();
  847. bsp_end_local_APIC_setup();
  848. return -1;
  849. }
  850. return 0;
  851. }
  852. static void __init smp_cpu_index_default(void)
  853. {
  854. int i;
  855. struct cpuinfo_x86 *c;
  856. for_each_possible_cpu(i) {
  857. c = &cpu_data(i);
  858. /* mark all to hotplug */
  859. c->cpu_index = nr_cpu_ids;
  860. }
  861. }
  862. /*
  863. * Prepare for SMP bootup. The MP table or ACPI has been read
  864. * earlier. Just do some sanity checking here and enable APIC mode.
  865. */
  866. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  867. {
  868. unsigned int i;
  869. preempt_disable();
  870. smp_cpu_index_default();
  871. /*
  872. * Setup boot CPU information
  873. */
  874. smp_store_cpu_info(0); /* Final full version of the data */
  875. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  876. mb();
  877. current_thread_info()->cpu = 0; /* needed? */
  878. for_each_possible_cpu(i) {
  879. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  880. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  881. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  882. }
  883. set_cpu_sibling_map(0);
  884. if (smp_sanity_check(max_cpus) < 0) {
  885. printk(KERN_INFO "SMP disabled\n");
  886. disable_smp();
  887. goto out;
  888. }
  889. default_setup_apic_routing();
  890. preempt_disable();
  891. if (read_apic_id() != boot_cpu_physical_apicid) {
  892. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  893. read_apic_id(), boot_cpu_physical_apicid);
  894. /* Or can we switch back to PIC here? */
  895. }
  896. preempt_enable();
  897. connect_bsp_APIC();
  898. /*
  899. * Switch from PIC to APIC mode.
  900. */
  901. setup_local_APIC();
  902. /*
  903. * Enable IO APIC before setting up error vector
  904. */
  905. if (!skip_ioapic_setup && nr_ioapics)
  906. enable_IO_APIC();
  907. bsp_end_local_APIC_setup();
  908. if (apic->setup_portio_remap)
  909. apic->setup_portio_remap();
  910. smpboot_setup_io_apic();
  911. /*
  912. * Set up local APIC timer on boot CPU.
  913. */
  914. printk(KERN_INFO "CPU%d: ", 0);
  915. print_cpu_info(&cpu_data(0));
  916. x86_init.timers.setup_percpu_clockev();
  917. if (is_uv_system())
  918. uv_system_init();
  919. set_mtrr_aps_delayed_init();
  920. out:
  921. preempt_enable();
  922. }
  923. void arch_disable_nonboot_cpus_begin(void)
  924. {
  925. /*
  926. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  927. * In the suspend path, we will be back in the SMP mode shortly anyways.
  928. */
  929. skip_smp_alternatives = true;
  930. }
  931. void arch_disable_nonboot_cpus_end(void)
  932. {
  933. skip_smp_alternatives = false;
  934. }
  935. void arch_enable_nonboot_cpus_begin(void)
  936. {
  937. set_mtrr_aps_delayed_init();
  938. }
  939. void arch_enable_nonboot_cpus_end(void)
  940. {
  941. mtrr_aps_init();
  942. }
  943. /*
  944. * Early setup to make printk work.
  945. */
  946. void __init native_smp_prepare_boot_cpu(void)
  947. {
  948. int me = smp_processor_id();
  949. switch_to_new_gdt(me);
  950. /* already set me in cpu_online_mask in boot_cpu_init() */
  951. cpumask_set_cpu(me, cpu_callout_mask);
  952. per_cpu(cpu_state, me) = CPU_ONLINE;
  953. }
  954. void __init native_smp_cpus_done(unsigned int max_cpus)
  955. {
  956. pr_debug("Boot done.\n");
  957. impress_friends();
  958. #ifdef CONFIG_X86_IO_APIC
  959. setup_ioapic_dest();
  960. #endif
  961. mtrr_aps_init();
  962. }
  963. static int __initdata setup_possible_cpus = -1;
  964. static int __init _setup_possible_cpus(char *str)
  965. {
  966. get_option(&str, &setup_possible_cpus);
  967. return 0;
  968. }
  969. early_param("possible_cpus", _setup_possible_cpus);
  970. /*
  971. * cpu_possible_mask should be static, it cannot change as cpu's
  972. * are onlined, or offlined. The reason is per-cpu data-structures
  973. * are allocated by some modules at init time, and dont expect to
  974. * do this dynamically on cpu arrival/departure.
  975. * cpu_present_mask on the other hand can change dynamically.
  976. * In case when cpu_hotplug is not compiled, then we resort to current
  977. * behaviour, which is cpu_possible == cpu_present.
  978. * - Ashok Raj
  979. *
  980. * Three ways to find out the number of additional hotplug CPUs:
  981. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  982. * - The user can overwrite it with possible_cpus=NUM
  983. * - Otherwise don't reserve additional CPUs.
  984. * We do this because additional CPUs waste a lot of memory.
  985. * -AK
  986. */
  987. __init void prefill_possible_map(void)
  988. {
  989. int i, possible;
  990. /* no processor from mptable or madt */
  991. if (!num_processors)
  992. num_processors = 1;
  993. i = setup_max_cpus ?: 1;
  994. if (setup_possible_cpus == -1) {
  995. possible = num_processors;
  996. #ifdef CONFIG_HOTPLUG_CPU
  997. if (setup_max_cpus)
  998. possible += disabled_cpus;
  999. #else
  1000. if (possible > i)
  1001. possible = i;
  1002. #endif
  1003. } else
  1004. possible = setup_possible_cpus;
  1005. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1006. /* nr_cpu_ids could be reduced via nr_cpus= */
  1007. if (possible > nr_cpu_ids) {
  1008. printk(KERN_WARNING
  1009. "%d Processors exceeds NR_CPUS limit of %d\n",
  1010. possible, nr_cpu_ids);
  1011. possible = nr_cpu_ids;
  1012. }
  1013. #ifdef CONFIG_HOTPLUG_CPU
  1014. if (!setup_max_cpus)
  1015. #endif
  1016. if (possible > i) {
  1017. printk(KERN_WARNING
  1018. "%d Processors exceeds max_cpus limit of %u\n",
  1019. possible, setup_max_cpus);
  1020. possible = i;
  1021. }
  1022. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1023. possible, max_t(int, possible - num_processors, 0));
  1024. for (i = 0; i < possible; i++)
  1025. set_cpu_possible(i, true);
  1026. for (; i < NR_CPUS; i++)
  1027. set_cpu_possible(i, false);
  1028. nr_cpu_ids = possible;
  1029. }
  1030. #ifdef CONFIG_HOTPLUG_CPU
  1031. static void remove_siblinginfo(int cpu)
  1032. {
  1033. int sibling;
  1034. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1035. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1036. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1037. /*/
  1038. * last thread sibling in this cpu core going down
  1039. */
  1040. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1041. cpu_data(sibling).booted_cores--;
  1042. }
  1043. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1044. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1045. cpumask_clear(cpu_sibling_mask(cpu));
  1046. cpumask_clear(cpu_core_mask(cpu));
  1047. c->phys_proc_id = 0;
  1048. c->cpu_core_id = 0;
  1049. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1050. }
  1051. static void __ref remove_cpu_from_maps(int cpu)
  1052. {
  1053. set_cpu_online(cpu, false);
  1054. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1055. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1056. /* was set by cpu_init() */
  1057. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1058. numa_remove_cpu(cpu);
  1059. }
  1060. void cpu_disable_common(void)
  1061. {
  1062. int cpu = smp_processor_id();
  1063. remove_siblinginfo(cpu);
  1064. /* It's now safe to remove this processor from the online map */
  1065. lock_vector_lock();
  1066. remove_cpu_from_maps(cpu);
  1067. unlock_vector_lock();
  1068. fixup_irqs();
  1069. }
  1070. int native_cpu_disable(void)
  1071. {
  1072. int cpu = smp_processor_id();
  1073. /*
  1074. * Perhaps use cpufreq to drop frequency, but that could go
  1075. * into generic code.
  1076. *
  1077. * We won't take down the boot processor on i386 due to some
  1078. * interrupts only being able to be serviced by the BSP.
  1079. * Especially so if we're not using an IOAPIC -zwane
  1080. */
  1081. if (cpu == 0)
  1082. return -EBUSY;
  1083. clear_local_APIC();
  1084. cpu_disable_common();
  1085. return 0;
  1086. }
  1087. void native_cpu_die(unsigned int cpu)
  1088. {
  1089. /* We don't do anything here: idle task is faking death itself. */
  1090. unsigned int i;
  1091. for (i = 0; i < 10; i++) {
  1092. /* They ack this in play_dead by setting CPU_DEAD */
  1093. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1094. if (system_state == SYSTEM_RUNNING)
  1095. pr_info("CPU %u is now offline\n", cpu);
  1096. if (1 == num_online_cpus())
  1097. alternatives_smp_switch(0);
  1098. return;
  1099. }
  1100. msleep(100);
  1101. }
  1102. pr_err("CPU %u didn't die...\n", cpu);
  1103. }
  1104. void play_dead_common(void)
  1105. {
  1106. idle_task_exit();
  1107. reset_lazy_tlbstate();
  1108. c1e_remove_cpu(raw_smp_processor_id());
  1109. mb();
  1110. /* Ack it */
  1111. __this_cpu_write(cpu_state, CPU_DEAD);
  1112. /*
  1113. * With physical CPU hotplug, we should halt the cpu
  1114. */
  1115. local_irq_disable();
  1116. }
  1117. /*
  1118. * We need to flush the caches before going to sleep, lest we have
  1119. * dirty data in our caches when we come back up.
  1120. */
  1121. static inline void mwait_play_dead(void)
  1122. {
  1123. unsigned int eax, ebx, ecx, edx;
  1124. unsigned int highest_cstate = 0;
  1125. unsigned int highest_subcstate = 0;
  1126. int i;
  1127. void *mwait_ptr;
  1128. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1129. if (!(cpu_has(c, X86_FEATURE_MWAIT) && mwait_usable(c)))
  1130. return;
  1131. if (!cpu_has(__this_cpu_ptr(&cpu_info), X86_FEATURE_CLFLSH))
  1132. return;
  1133. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1134. return;
  1135. eax = CPUID_MWAIT_LEAF;
  1136. ecx = 0;
  1137. native_cpuid(&eax, &ebx, &ecx, &edx);
  1138. /*
  1139. * eax will be 0 if EDX enumeration is not valid.
  1140. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1141. */
  1142. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1143. eax = 0;
  1144. } else {
  1145. edx >>= MWAIT_SUBSTATE_SIZE;
  1146. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1147. if (edx & MWAIT_SUBSTATE_MASK) {
  1148. highest_cstate = i;
  1149. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1150. }
  1151. }
  1152. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1153. (highest_subcstate - 1);
  1154. }
  1155. /*
  1156. * This should be a memory location in a cache line which is
  1157. * unlikely to be touched by other processors. The actual
  1158. * content is immaterial as it is not actually modified in any way.
  1159. */
  1160. mwait_ptr = &current_thread_info()->flags;
  1161. wbinvd();
  1162. while (1) {
  1163. /*
  1164. * The CLFLUSH is a workaround for erratum AAI65 for
  1165. * the Xeon 7400 series. It's not clear it is actually
  1166. * needed, but it should be harmless in either case.
  1167. * The WBINVD is insufficient due to the spurious-wakeup
  1168. * case where we return around the loop.
  1169. */
  1170. clflush(mwait_ptr);
  1171. __monitor(mwait_ptr, 0, 0);
  1172. mb();
  1173. __mwait(eax, 0);
  1174. }
  1175. }
  1176. static inline void hlt_play_dead(void)
  1177. {
  1178. if (__this_cpu_read(cpu_info.x86) >= 4)
  1179. wbinvd();
  1180. while (1) {
  1181. native_halt();
  1182. }
  1183. }
  1184. void native_play_dead(void)
  1185. {
  1186. play_dead_common();
  1187. tboot_shutdown(TB_SHUTDOWN_WFS);
  1188. mwait_play_dead(); /* Only returns on failure */
  1189. hlt_play_dead();
  1190. }
  1191. #else /* ... !CONFIG_HOTPLUG_CPU */
  1192. int native_cpu_disable(void)
  1193. {
  1194. return -ENOSYS;
  1195. }
  1196. void native_cpu_die(unsigned int cpu)
  1197. {
  1198. /* We said "no" in __cpu_disable */
  1199. BUG();
  1200. }
  1201. void native_play_dead(void)
  1202. {
  1203. BUG();
  1204. }
  1205. #endif