processor.h 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. #include <asm/vm86.h>
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeature.h>
  14. #include <asm/system.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <linux/personality.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/init.h>
  27. #include <linux/err.h>
  28. #define HBP_NUM 4
  29. /*
  30. * Default implementation of macro that returns current
  31. * instruction pointer ("program counter").
  32. */
  33. static inline void *current_text_addr(void)
  34. {
  35. void *pc;
  36. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  37. return pc;
  38. }
  39. #ifdef CONFIG_X86_VSMP
  40. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  41. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  42. #else
  43. # define ARCH_MIN_TASKALIGN 16
  44. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  45. #endif
  46. /*
  47. * CPU type and hardware bug flags. Kept separately for each CPU.
  48. * Members of this structure are referenced in head.S, so think twice
  49. * before touching them. [mj]
  50. */
  51. struct cpuinfo_x86 {
  52. __u8 x86; /* CPU family */
  53. __u8 x86_vendor; /* CPU vendor */
  54. __u8 x86_model;
  55. __u8 x86_mask;
  56. #ifdef CONFIG_X86_32
  57. char wp_works_ok; /* It doesn't on 386's */
  58. /* Problems on some 486Dx4's and old 386's: */
  59. char hlt_works_ok;
  60. char hard_math;
  61. char rfu;
  62. char fdiv_bug;
  63. char f00f_bug;
  64. char coma_bug;
  65. char pad0;
  66. #else
  67. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  68. int x86_tlbsize;
  69. #endif
  70. __u8 x86_virt_bits;
  71. __u8 x86_phys_bits;
  72. /* CPUID returned core id bits: */
  73. __u8 x86_coreid_bits;
  74. /* Max extended CPUID function supported: */
  75. __u32 extended_cpuid_level;
  76. /* Maximum supported CPUID level, -1=no CPUID: */
  77. int cpuid_level;
  78. __u32 x86_capability[NCAPINTS];
  79. char x86_vendor_id[16];
  80. char x86_model_id[64];
  81. /* in KB - valid for CPUS which support this call: */
  82. int x86_cache_size;
  83. int x86_cache_alignment; /* In bytes */
  84. int x86_power;
  85. unsigned long loops_per_jiffy;
  86. /* cpuid returned max cores value: */
  87. u16 x86_max_cores;
  88. u16 apicid;
  89. u16 initial_apicid;
  90. u16 x86_clflush_size;
  91. #ifdef CONFIG_SMP
  92. /* number of cores as seen by the OS: */
  93. u16 booted_cores;
  94. /* Physical processor id: */
  95. u16 phys_proc_id;
  96. /* Core id: */
  97. u16 cpu_core_id;
  98. /* Compute unit id */
  99. u8 compute_unit_id;
  100. /* Index into per_cpu list: */
  101. u16 cpu_index;
  102. #endif
  103. } __attribute__((__aligned__(SMP_CACHE_BYTES)));
  104. #define X86_VENDOR_INTEL 0
  105. #define X86_VENDOR_CYRIX 1
  106. #define X86_VENDOR_AMD 2
  107. #define X86_VENDOR_UMC 3
  108. #define X86_VENDOR_CENTAUR 5
  109. #define X86_VENDOR_TRANSMETA 7
  110. #define X86_VENDOR_NSC 8
  111. #define X86_VENDOR_NUM 9
  112. #define X86_VENDOR_UNKNOWN 0xff
  113. /*
  114. * capabilities of CPUs
  115. */
  116. extern struct cpuinfo_x86 boot_cpu_data;
  117. extern struct cpuinfo_x86 new_cpu_data;
  118. extern struct tss_struct doublefault_tss;
  119. extern __u32 cpu_caps_cleared[NCAPINTS];
  120. extern __u32 cpu_caps_set[NCAPINTS];
  121. #ifdef CONFIG_SMP
  122. DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  123. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  124. #else
  125. #define cpu_info boot_cpu_data
  126. #define cpu_data(cpu) boot_cpu_data
  127. #endif
  128. extern const struct seq_operations cpuinfo_op;
  129. static inline int hlt_works(int cpu)
  130. {
  131. #ifdef CONFIG_X86_32
  132. return cpu_data(cpu).hlt_works_ok;
  133. #else
  134. return 1;
  135. #endif
  136. }
  137. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  138. extern void cpu_detect(struct cpuinfo_x86 *c);
  139. extern struct pt_regs *idle_regs(struct pt_regs *);
  140. extern void early_cpu_init(void);
  141. extern void identify_boot_cpu(void);
  142. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  143. extern void print_cpu_info(struct cpuinfo_x86 *);
  144. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  145. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  146. extern unsigned short num_cache_leaves;
  147. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  148. extern void detect_ht(struct cpuinfo_x86 *c);
  149. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  150. unsigned int *ecx, unsigned int *edx)
  151. {
  152. /* ecx is often an input as well as an output. */
  153. asm volatile("cpuid"
  154. : "=a" (*eax),
  155. "=b" (*ebx),
  156. "=c" (*ecx),
  157. "=d" (*edx)
  158. : "0" (*eax), "2" (*ecx));
  159. }
  160. static inline void load_cr3(pgd_t *pgdir)
  161. {
  162. write_cr3(__pa(pgdir));
  163. }
  164. #ifdef CONFIG_X86_32
  165. /* This is the TSS defined by the hardware. */
  166. struct x86_hw_tss {
  167. unsigned short back_link, __blh;
  168. unsigned long sp0;
  169. unsigned short ss0, __ss0h;
  170. unsigned long sp1;
  171. /* ss1 caches MSR_IA32_SYSENTER_CS: */
  172. unsigned short ss1, __ss1h;
  173. unsigned long sp2;
  174. unsigned short ss2, __ss2h;
  175. unsigned long __cr3;
  176. unsigned long ip;
  177. unsigned long flags;
  178. unsigned long ax;
  179. unsigned long cx;
  180. unsigned long dx;
  181. unsigned long bx;
  182. unsigned long sp;
  183. unsigned long bp;
  184. unsigned long si;
  185. unsigned long di;
  186. unsigned short es, __esh;
  187. unsigned short cs, __csh;
  188. unsigned short ss, __ssh;
  189. unsigned short ds, __dsh;
  190. unsigned short fs, __fsh;
  191. unsigned short gs, __gsh;
  192. unsigned short ldt, __ldth;
  193. unsigned short trace;
  194. unsigned short io_bitmap_base;
  195. } __attribute__((packed));
  196. #else
  197. struct x86_hw_tss {
  198. u32 reserved1;
  199. u64 sp0;
  200. u64 sp1;
  201. u64 sp2;
  202. u64 reserved2;
  203. u64 ist[7];
  204. u32 reserved3;
  205. u32 reserved4;
  206. u16 reserved5;
  207. u16 io_bitmap_base;
  208. } __attribute__((packed)) ____cacheline_aligned;
  209. #endif
  210. /*
  211. * IO-bitmap sizes:
  212. */
  213. #define IO_BITMAP_BITS 65536
  214. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  215. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  216. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  217. #define INVALID_IO_BITMAP_OFFSET 0x8000
  218. struct tss_struct {
  219. /*
  220. * The hardware state:
  221. */
  222. struct x86_hw_tss x86_tss;
  223. /*
  224. * The extra 1 is there because the CPU will access an
  225. * additional byte beyond the end of the IO permission
  226. * bitmap. The extra byte must be all 1 bits, and must
  227. * be within the limit.
  228. */
  229. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  230. /*
  231. * .. and then another 0x100 bytes for the emergency kernel stack:
  232. */
  233. unsigned long stack[64];
  234. } ____cacheline_aligned;
  235. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
  236. /*
  237. * Save the original ist values for checking stack pointers during debugging
  238. */
  239. struct orig_ist {
  240. unsigned long ist[7];
  241. };
  242. #define MXCSR_DEFAULT 0x1f80
  243. struct i387_fsave_struct {
  244. u32 cwd; /* FPU Control Word */
  245. u32 swd; /* FPU Status Word */
  246. u32 twd; /* FPU Tag Word */
  247. u32 fip; /* FPU IP Offset */
  248. u32 fcs; /* FPU IP Selector */
  249. u32 foo; /* FPU Operand Pointer Offset */
  250. u32 fos; /* FPU Operand Pointer Selector */
  251. /* 8*10 bytes for each FP-reg = 80 bytes: */
  252. u32 st_space[20];
  253. /* Software status information [not touched by FSAVE ]: */
  254. u32 status;
  255. };
  256. struct i387_fxsave_struct {
  257. u16 cwd; /* Control Word */
  258. u16 swd; /* Status Word */
  259. u16 twd; /* Tag Word */
  260. u16 fop; /* Last Instruction Opcode */
  261. union {
  262. struct {
  263. u64 rip; /* Instruction Pointer */
  264. u64 rdp; /* Data Pointer */
  265. };
  266. struct {
  267. u32 fip; /* FPU IP Offset */
  268. u32 fcs; /* FPU IP Selector */
  269. u32 foo; /* FPU Operand Offset */
  270. u32 fos; /* FPU Operand Selector */
  271. };
  272. };
  273. u32 mxcsr; /* MXCSR Register State */
  274. u32 mxcsr_mask; /* MXCSR Mask */
  275. /* 8*16 bytes for each FP-reg = 128 bytes: */
  276. u32 st_space[32];
  277. /* 16*16 bytes for each XMM-reg = 256 bytes: */
  278. u32 xmm_space[64];
  279. u32 padding[12];
  280. union {
  281. u32 padding1[12];
  282. u32 sw_reserved[12];
  283. };
  284. } __attribute__((aligned(16)));
  285. struct i387_soft_struct {
  286. u32 cwd;
  287. u32 swd;
  288. u32 twd;
  289. u32 fip;
  290. u32 fcs;
  291. u32 foo;
  292. u32 fos;
  293. /* 8*10 bytes for each FP-reg = 80 bytes: */
  294. u32 st_space[20];
  295. u8 ftop;
  296. u8 changed;
  297. u8 lookahead;
  298. u8 no_update;
  299. u8 rm;
  300. u8 alimit;
  301. struct math_emu_info *info;
  302. u32 entry_eip;
  303. };
  304. struct ymmh_struct {
  305. /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
  306. u32 ymmh_space[64];
  307. };
  308. struct xsave_hdr_struct {
  309. u64 xstate_bv;
  310. u64 reserved1[2];
  311. u64 reserved2[5];
  312. } __attribute__((packed));
  313. struct xsave_struct {
  314. struct i387_fxsave_struct i387;
  315. struct xsave_hdr_struct xsave_hdr;
  316. struct ymmh_struct ymmh;
  317. /* new processor state extensions will go here */
  318. } __attribute__ ((packed, aligned (64)));
  319. union thread_xstate {
  320. struct i387_fsave_struct fsave;
  321. struct i387_fxsave_struct fxsave;
  322. struct i387_soft_struct soft;
  323. struct xsave_struct xsave;
  324. };
  325. struct fpu {
  326. union thread_xstate *state;
  327. };
  328. #ifdef CONFIG_X86_64
  329. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  330. union irq_stack_union {
  331. char irq_stack[IRQ_STACK_SIZE];
  332. /*
  333. * GCC hardcodes the stack canary as %gs:40. Since the
  334. * irq_stack is the object at %gs:0, we reserve the bottom
  335. * 48 bytes of the irq stack for the canary.
  336. */
  337. struct {
  338. char gs_base[40];
  339. unsigned long stack_canary;
  340. };
  341. };
  342. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
  343. DECLARE_INIT_PER_CPU(irq_stack_union);
  344. DECLARE_PER_CPU(char *, irq_stack_ptr);
  345. DECLARE_PER_CPU(unsigned int, irq_count);
  346. extern unsigned long kernel_eflags;
  347. extern asmlinkage void ignore_sysret(void);
  348. #else /* X86_64 */
  349. #ifdef CONFIG_CC_STACKPROTECTOR
  350. /*
  351. * Make sure stack canary segment base is cached-aligned:
  352. * "For Intel Atom processors, avoid non zero segment base address
  353. * that is not aligned to cache line boundary at all cost."
  354. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  355. */
  356. struct stack_canary {
  357. char __pad[20]; /* canary at %gs:20 */
  358. unsigned long canary;
  359. };
  360. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  361. #endif
  362. #endif /* X86_64 */
  363. extern unsigned int xstate_size;
  364. extern void free_thread_xstate(struct task_struct *);
  365. extern struct kmem_cache *task_xstate_cachep;
  366. struct perf_event;
  367. struct thread_struct {
  368. /* Cached TLS descriptors: */
  369. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  370. unsigned long sp0;
  371. unsigned long sp;
  372. #ifdef CONFIG_X86_32
  373. unsigned long sysenter_cs;
  374. #else
  375. unsigned long usersp; /* Copy from PDA */
  376. unsigned short es;
  377. unsigned short ds;
  378. unsigned short fsindex;
  379. unsigned short gsindex;
  380. #endif
  381. #ifdef CONFIG_X86_32
  382. unsigned long ip;
  383. #endif
  384. #ifdef CONFIG_X86_64
  385. unsigned long fs;
  386. #endif
  387. unsigned long gs;
  388. /* Save middle states of ptrace breakpoints */
  389. struct perf_event *ptrace_bps[HBP_NUM];
  390. /* Debug status used for traps, single steps, etc... */
  391. unsigned long debugreg6;
  392. /* Keep track of the exact dr7 value set by the user */
  393. unsigned long ptrace_dr7;
  394. /* Fault info: */
  395. unsigned long cr2;
  396. unsigned long trap_no;
  397. unsigned long error_code;
  398. /* floating point and extended processor state */
  399. struct fpu fpu;
  400. #ifdef CONFIG_X86_32
  401. /* Virtual 86 mode info */
  402. struct vm86_struct __user *vm86_info;
  403. unsigned long screen_bitmap;
  404. unsigned long v86flags;
  405. unsigned long v86mask;
  406. unsigned long saved_sp0;
  407. unsigned int saved_fs;
  408. unsigned int saved_gs;
  409. #endif
  410. /* IO permissions: */
  411. unsigned long *io_bitmap_ptr;
  412. unsigned long iopl;
  413. /* Max allowed port in the bitmap, in bytes: */
  414. unsigned io_bitmap_max;
  415. };
  416. static inline unsigned long native_get_debugreg(int regno)
  417. {
  418. unsigned long val = 0; /* Damn you, gcc! */
  419. switch (regno) {
  420. case 0:
  421. asm("mov %%db0, %0" :"=r" (val));
  422. break;
  423. case 1:
  424. asm("mov %%db1, %0" :"=r" (val));
  425. break;
  426. case 2:
  427. asm("mov %%db2, %0" :"=r" (val));
  428. break;
  429. case 3:
  430. asm("mov %%db3, %0" :"=r" (val));
  431. break;
  432. case 6:
  433. asm("mov %%db6, %0" :"=r" (val));
  434. break;
  435. case 7:
  436. asm("mov %%db7, %0" :"=r" (val));
  437. break;
  438. default:
  439. BUG();
  440. }
  441. return val;
  442. }
  443. static inline void native_set_debugreg(int regno, unsigned long value)
  444. {
  445. switch (regno) {
  446. case 0:
  447. asm("mov %0, %%db0" ::"r" (value));
  448. break;
  449. case 1:
  450. asm("mov %0, %%db1" ::"r" (value));
  451. break;
  452. case 2:
  453. asm("mov %0, %%db2" ::"r" (value));
  454. break;
  455. case 3:
  456. asm("mov %0, %%db3" ::"r" (value));
  457. break;
  458. case 6:
  459. asm("mov %0, %%db6" ::"r" (value));
  460. break;
  461. case 7:
  462. asm("mov %0, %%db7" ::"r" (value));
  463. break;
  464. default:
  465. BUG();
  466. }
  467. }
  468. /*
  469. * Set IOPL bits in EFLAGS from given mask
  470. */
  471. static inline void native_set_iopl_mask(unsigned mask)
  472. {
  473. #ifdef CONFIG_X86_32
  474. unsigned int reg;
  475. asm volatile ("pushfl;"
  476. "popl %0;"
  477. "andl %1, %0;"
  478. "orl %2, %0;"
  479. "pushl %0;"
  480. "popfl"
  481. : "=&r" (reg)
  482. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  483. #endif
  484. }
  485. static inline void
  486. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  487. {
  488. tss->x86_tss.sp0 = thread->sp0;
  489. #ifdef CONFIG_X86_32
  490. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  491. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  492. tss->x86_tss.ss1 = thread->sysenter_cs;
  493. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  494. }
  495. #endif
  496. }
  497. static inline void native_swapgs(void)
  498. {
  499. #ifdef CONFIG_X86_64
  500. asm volatile("swapgs" ::: "memory");
  501. #endif
  502. }
  503. #ifdef CONFIG_PARAVIRT
  504. #include <asm/paravirt.h>
  505. #else
  506. #define __cpuid native_cpuid
  507. #define paravirt_enabled() 0
  508. /*
  509. * These special macros can be used to get or set a debugging register
  510. */
  511. #define get_debugreg(var, register) \
  512. (var) = native_get_debugreg(register)
  513. #define set_debugreg(value, register) \
  514. native_set_debugreg(register, value)
  515. static inline void load_sp0(struct tss_struct *tss,
  516. struct thread_struct *thread)
  517. {
  518. native_load_sp0(tss, thread);
  519. }
  520. #define set_iopl_mask native_set_iopl_mask
  521. #endif /* CONFIG_PARAVIRT */
  522. /*
  523. * Save the cr4 feature set we're using (ie
  524. * Pentium 4MB enable and PPro Global page
  525. * enable), so that any CPU's that boot up
  526. * after us can get the correct flags.
  527. */
  528. extern unsigned long mmu_cr4_features;
  529. static inline void set_in_cr4(unsigned long mask)
  530. {
  531. unsigned long cr4;
  532. mmu_cr4_features |= mask;
  533. cr4 = read_cr4();
  534. cr4 |= mask;
  535. write_cr4(cr4);
  536. }
  537. static inline void clear_in_cr4(unsigned long mask)
  538. {
  539. unsigned long cr4;
  540. mmu_cr4_features &= ~mask;
  541. cr4 = read_cr4();
  542. cr4 &= ~mask;
  543. write_cr4(cr4);
  544. }
  545. typedef struct {
  546. unsigned long seg;
  547. } mm_segment_t;
  548. /*
  549. * create a kernel thread without removing it from tasklists
  550. */
  551. extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
  552. /* Free all resources held by a thread. */
  553. extern void release_thread(struct task_struct *);
  554. /* Prepare to copy thread state - unlazy all lazy state */
  555. extern void prepare_to_copy(struct task_struct *tsk);
  556. unsigned long get_wchan(struct task_struct *p);
  557. /*
  558. * Generic CPUID function
  559. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  560. * resulting in stale register contents being returned.
  561. */
  562. static inline void cpuid(unsigned int op,
  563. unsigned int *eax, unsigned int *ebx,
  564. unsigned int *ecx, unsigned int *edx)
  565. {
  566. *eax = op;
  567. *ecx = 0;
  568. __cpuid(eax, ebx, ecx, edx);
  569. }
  570. /* Some CPUID calls want 'count' to be placed in ecx */
  571. static inline void cpuid_count(unsigned int op, int count,
  572. unsigned int *eax, unsigned int *ebx,
  573. unsigned int *ecx, unsigned int *edx)
  574. {
  575. *eax = op;
  576. *ecx = count;
  577. __cpuid(eax, ebx, ecx, edx);
  578. }
  579. /*
  580. * CPUID functions returning a single datum
  581. */
  582. static inline unsigned int cpuid_eax(unsigned int op)
  583. {
  584. unsigned int eax, ebx, ecx, edx;
  585. cpuid(op, &eax, &ebx, &ecx, &edx);
  586. return eax;
  587. }
  588. static inline unsigned int cpuid_ebx(unsigned int op)
  589. {
  590. unsigned int eax, ebx, ecx, edx;
  591. cpuid(op, &eax, &ebx, &ecx, &edx);
  592. return ebx;
  593. }
  594. static inline unsigned int cpuid_ecx(unsigned int op)
  595. {
  596. unsigned int eax, ebx, ecx, edx;
  597. cpuid(op, &eax, &ebx, &ecx, &edx);
  598. return ecx;
  599. }
  600. static inline unsigned int cpuid_edx(unsigned int op)
  601. {
  602. unsigned int eax, ebx, ecx, edx;
  603. cpuid(op, &eax, &ebx, &ecx, &edx);
  604. return edx;
  605. }
  606. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  607. static inline void rep_nop(void)
  608. {
  609. asm volatile("rep; nop" ::: "memory");
  610. }
  611. static inline void cpu_relax(void)
  612. {
  613. rep_nop();
  614. }
  615. /* Stop speculative execution and prefetching of modified code. */
  616. static inline void sync_core(void)
  617. {
  618. int tmp;
  619. #if defined(CONFIG_M386) || defined(CONFIG_M486)
  620. if (boot_cpu_data.x86 < 5)
  621. /* There is no speculative execution.
  622. * jmp is a barrier to prefetching. */
  623. asm volatile("jmp 1f\n1:\n" ::: "memory");
  624. else
  625. #endif
  626. /* cpuid is a barrier to speculative execution.
  627. * Prefetched instructions are automatically
  628. * invalidated when modified. */
  629. asm volatile("cpuid" : "=a" (tmp) : "0" (1)
  630. : "ebx", "ecx", "edx", "memory");
  631. }
  632. static inline void __monitor(const void *eax, unsigned long ecx,
  633. unsigned long edx)
  634. {
  635. /* "monitor %eax, %ecx, %edx;" */
  636. asm volatile(".byte 0x0f, 0x01, 0xc8;"
  637. :: "a" (eax), "c" (ecx), "d"(edx));
  638. }
  639. static inline void __mwait(unsigned long eax, unsigned long ecx)
  640. {
  641. /* "mwait %eax, %ecx;" */
  642. asm volatile(".byte 0x0f, 0x01, 0xc9;"
  643. :: "a" (eax), "c" (ecx));
  644. }
  645. static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
  646. {
  647. trace_hardirqs_on();
  648. /* "mwait %eax, %ecx;" */
  649. asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
  650. :: "a" (eax), "c" (ecx));
  651. }
  652. extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
  653. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  654. extern void init_c1e_mask(void);
  655. extern unsigned long boot_option_idle_override;
  656. extern bool c1e_detected;
  657. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  658. IDLE_POLL, IDLE_FORCE_MWAIT};
  659. extern void enable_sep_cpu(void);
  660. extern int sysenter_setup(void);
  661. extern void early_trap_init(void);
  662. /* Defined in head.S */
  663. extern struct desc_ptr early_gdt_descr;
  664. extern void cpu_set_gdt(int);
  665. extern void switch_to_new_gdt(int);
  666. extern void load_percpu_segment(int);
  667. extern void cpu_init(void);
  668. static inline unsigned long get_debugctlmsr(void)
  669. {
  670. unsigned long debugctlmsr = 0;
  671. #ifndef CONFIG_X86_DEBUGCTLMSR
  672. if (boot_cpu_data.x86 < 6)
  673. return 0;
  674. #endif
  675. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  676. return debugctlmsr;
  677. }
  678. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  679. {
  680. #ifndef CONFIG_X86_DEBUGCTLMSR
  681. if (boot_cpu_data.x86 < 6)
  682. return;
  683. #endif
  684. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  685. }
  686. /*
  687. * from system description table in BIOS. Mostly for MCA use, but
  688. * others may find it useful:
  689. */
  690. extern unsigned int machine_id;
  691. extern unsigned int machine_submodel_id;
  692. extern unsigned int BIOS_revision;
  693. /* Boot loader type from the setup header: */
  694. extern int bootloader_type;
  695. extern int bootloader_version;
  696. extern char ignore_fpu_irq;
  697. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  698. #define ARCH_HAS_PREFETCHW
  699. #define ARCH_HAS_SPINLOCK_PREFETCH
  700. #ifdef CONFIG_X86_32
  701. # define BASE_PREFETCH ASM_NOP4
  702. # define ARCH_HAS_PREFETCH
  703. #else
  704. # define BASE_PREFETCH "prefetcht0 (%1)"
  705. #endif
  706. /*
  707. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  708. *
  709. * It's not worth to care about 3dnow prefetches for the K6
  710. * because they are microcoded there and very slow.
  711. */
  712. static inline void prefetch(const void *x)
  713. {
  714. alternative_input(BASE_PREFETCH,
  715. "prefetchnta (%1)",
  716. X86_FEATURE_XMM,
  717. "r" (x));
  718. }
  719. /*
  720. * 3dnow prefetch to get an exclusive cache line.
  721. * Useful for spinlocks to avoid one state transition in the
  722. * cache coherency protocol:
  723. */
  724. static inline void prefetchw(const void *x)
  725. {
  726. alternative_input(BASE_PREFETCH,
  727. "prefetchw (%1)",
  728. X86_FEATURE_3DNOW,
  729. "r" (x));
  730. }
  731. static inline void spin_lock_prefetch(const void *x)
  732. {
  733. prefetchw(x);
  734. }
  735. #ifdef CONFIG_X86_32
  736. /*
  737. * User space process size: 3GB (default).
  738. */
  739. #define TASK_SIZE PAGE_OFFSET
  740. #define TASK_SIZE_MAX TASK_SIZE
  741. #define STACK_TOP TASK_SIZE
  742. #define STACK_TOP_MAX STACK_TOP
  743. #define INIT_THREAD { \
  744. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  745. .vm86_info = NULL, \
  746. .sysenter_cs = __KERNEL_CS, \
  747. .io_bitmap_ptr = NULL, \
  748. }
  749. /*
  750. * Note that the .io_bitmap member must be extra-big. This is because
  751. * the CPU will access an additional byte beyond the end of the IO
  752. * permission bitmap. The extra byte must be all 1 bits, and must
  753. * be within the limit.
  754. */
  755. #define INIT_TSS { \
  756. .x86_tss = { \
  757. .sp0 = sizeof(init_stack) + (long)&init_stack, \
  758. .ss0 = __KERNEL_DS, \
  759. .ss1 = __KERNEL_CS, \
  760. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
  761. }, \
  762. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
  763. }
  764. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  765. #define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
  766. #define KSTK_TOP(info) \
  767. ({ \
  768. unsigned long *__ptr = (unsigned long *)(info); \
  769. (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
  770. })
  771. /*
  772. * The below -8 is to reserve 8 bytes on top of the ring0 stack.
  773. * This is necessary to guarantee that the entire "struct pt_regs"
  774. * is accessible even if the CPU haven't stored the SS/ESP registers
  775. * on the stack (interrupt gate does not save these registers
  776. * when switching to the same priv ring).
  777. * Therefore beware: accessing the ss/esp fields of the
  778. * "struct pt_regs" is possible, but they may contain the
  779. * completely wrong values.
  780. */
  781. #define task_pt_regs(task) \
  782. ({ \
  783. struct pt_regs *__regs__; \
  784. __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
  785. __regs__ - 1; \
  786. })
  787. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  788. #else
  789. /*
  790. * User space process size. 47bits minus one guard page.
  791. */
  792. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  793. /* This decides where the kernel will search for a free chunk of vm
  794. * space during mmap's.
  795. */
  796. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  797. 0xc0000000 : 0xFFFFe000)
  798. #define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
  799. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  800. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
  801. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  802. #define STACK_TOP TASK_SIZE
  803. #define STACK_TOP_MAX TASK_SIZE_MAX
  804. #define INIT_THREAD { \
  805. .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  806. }
  807. #define INIT_TSS { \
  808. .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
  809. }
  810. /*
  811. * Return saved PC of a blocked thread.
  812. * What is this good for? it will be always the scheduler or ret_from_fork.
  813. */
  814. #define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
  815. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  816. extern unsigned long KSTK_ESP(struct task_struct *task);
  817. #endif /* CONFIG_X86_64 */
  818. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  819. unsigned long new_sp);
  820. /*
  821. * This decides where the kernel will search for a free chunk of vm
  822. * space during mmap's.
  823. */
  824. #define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
  825. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  826. /* Get/set a process' ability to use the timestamp counter instruction */
  827. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  828. #define SET_TSC_CTL(val) set_tsc_mode((val))
  829. extern int get_tsc_mode(unsigned long adr);
  830. extern int set_tsc_mode(unsigned int val);
  831. extern int amd_get_nb_id(int cpu);
  832. struct aperfmperf {
  833. u64 aperf, mperf;
  834. };
  835. static inline void get_aperfmperf(struct aperfmperf *am)
  836. {
  837. WARN_ON_ONCE(!boot_cpu_has(X86_FEATURE_APERFMPERF));
  838. rdmsrl(MSR_IA32_APERF, am->aperf);
  839. rdmsrl(MSR_IA32_MPERF, am->mperf);
  840. }
  841. #define APERFMPERF_SHIFT 10
  842. static inline
  843. unsigned long calc_aperfmperf_ratio(struct aperfmperf *old,
  844. struct aperfmperf *new)
  845. {
  846. u64 aperf = new->aperf - old->aperf;
  847. u64 mperf = new->mperf - old->mperf;
  848. unsigned long ratio = aperf;
  849. mperf >>= APERFMPERF_SHIFT;
  850. if (mperf)
  851. ratio = div64_u64(aperf, mperf);
  852. return ratio;
  853. }
  854. /*
  855. * AMD errata checking
  856. */
  857. #ifdef CONFIG_CPU_SUP_AMD
  858. extern const int amd_erratum_383[];
  859. extern const int amd_erratum_400[];
  860. extern bool cpu_has_amd_erratum(const int *);
  861. #define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
  862. #define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
  863. #define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
  864. ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
  865. #define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
  866. #define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
  867. #define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
  868. #else
  869. #define cpu_has_amd_erratum(x) (false)
  870. #endif /* CONFIG_CPU_SUP_AMD */
  871. #endif /* _ASM_X86_PROCESSOR_H */