ar71xx_regs.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * Atheros AR71XX/AR724X/AR913X SoC register definitions
  3. *
  4. * Copyright (C) 2008-2010 Gabor Juhos <juhosg@openwrt.org>
  5. * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
  6. *
  7. * Parts of this file are based on Atheros' 2.6.15 BSP
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. */
  13. #ifndef __ASM_MACH_AR71XX_REGS_H
  14. #define __ASM_MACH_AR71XX_REGS_H
  15. #include <linux/types.h>
  16. #include <linux/init.h>
  17. #include <linux/io.h>
  18. #include <linux/bitops.h>
  19. #define AR71XX_APB_BASE 0x18000000
  20. #define AR71XX_SPI_BASE 0x1f000000
  21. #define AR71XX_SPI_SIZE 0x01000000
  22. #define AR71XX_DDR_CTRL_BASE (AR71XX_APB_BASE + 0x00000000)
  23. #define AR71XX_DDR_CTRL_SIZE 0x100
  24. #define AR71XX_UART_BASE (AR71XX_APB_BASE + 0x00020000)
  25. #define AR71XX_UART_SIZE 0x100
  26. #define AR71XX_GPIO_BASE (AR71XX_APB_BASE + 0x00040000)
  27. #define AR71XX_GPIO_SIZE 0x100
  28. #define AR71XX_PLL_BASE (AR71XX_APB_BASE + 0x00050000)
  29. #define AR71XX_PLL_SIZE 0x100
  30. #define AR71XX_RESET_BASE (AR71XX_APB_BASE + 0x00060000)
  31. #define AR71XX_RESET_SIZE 0x100
  32. #define AR913X_WMAC_BASE (AR71XX_APB_BASE + 0x000C0000)
  33. #define AR913X_WMAC_SIZE 0x30000
  34. /*
  35. * DDR_CTRL block
  36. */
  37. #define AR71XX_DDR_REG_PCI_WIN0 0x7c
  38. #define AR71XX_DDR_REG_PCI_WIN1 0x80
  39. #define AR71XX_DDR_REG_PCI_WIN2 0x84
  40. #define AR71XX_DDR_REG_PCI_WIN3 0x88
  41. #define AR71XX_DDR_REG_PCI_WIN4 0x8c
  42. #define AR71XX_DDR_REG_PCI_WIN5 0x90
  43. #define AR71XX_DDR_REG_PCI_WIN6 0x94
  44. #define AR71XX_DDR_REG_PCI_WIN7 0x98
  45. #define AR71XX_DDR_REG_FLUSH_GE0 0x9c
  46. #define AR71XX_DDR_REG_FLUSH_GE1 0xa0
  47. #define AR71XX_DDR_REG_FLUSH_USB 0xa4
  48. #define AR71XX_DDR_REG_FLUSH_PCI 0xa8
  49. #define AR724X_DDR_REG_FLUSH_GE0 0x7c
  50. #define AR724X_DDR_REG_FLUSH_GE1 0x80
  51. #define AR724X_DDR_REG_FLUSH_USB 0x84
  52. #define AR724X_DDR_REG_FLUSH_PCIE 0x88
  53. #define AR913X_DDR_REG_FLUSH_GE0 0x7c
  54. #define AR913X_DDR_REG_FLUSH_GE1 0x80
  55. #define AR913X_DDR_REG_FLUSH_USB 0x84
  56. #define AR913X_DDR_REG_FLUSH_WMAC 0x88
  57. /*
  58. * PLL block
  59. */
  60. #define AR71XX_PLL_REG_CPU_CONFIG 0x00
  61. #define AR71XX_PLL_REG_SEC_CONFIG 0x04
  62. #define AR71XX_PLL_REG_ETH0_INT_CLOCK 0x10
  63. #define AR71XX_PLL_REG_ETH1_INT_CLOCK 0x14
  64. #define AR71XX_PLL_DIV_SHIFT 3
  65. #define AR71XX_PLL_DIV_MASK 0x1f
  66. #define AR71XX_CPU_DIV_SHIFT 16
  67. #define AR71XX_CPU_DIV_MASK 0x3
  68. #define AR71XX_DDR_DIV_SHIFT 18
  69. #define AR71XX_DDR_DIV_MASK 0x3
  70. #define AR71XX_AHB_DIV_SHIFT 20
  71. #define AR71XX_AHB_DIV_MASK 0x7
  72. #define AR724X_PLL_REG_CPU_CONFIG 0x00
  73. #define AR724X_PLL_REG_PCIE_CONFIG 0x18
  74. #define AR724X_PLL_DIV_SHIFT 0
  75. #define AR724X_PLL_DIV_MASK 0x3ff
  76. #define AR724X_PLL_REF_DIV_SHIFT 10
  77. #define AR724X_PLL_REF_DIV_MASK 0xf
  78. #define AR724X_AHB_DIV_SHIFT 19
  79. #define AR724X_AHB_DIV_MASK 0x1
  80. #define AR724X_DDR_DIV_SHIFT 22
  81. #define AR724X_DDR_DIV_MASK 0x3
  82. #define AR913X_PLL_REG_CPU_CONFIG 0x00
  83. #define AR913X_PLL_REG_ETH_CONFIG 0x04
  84. #define AR913X_PLL_REG_ETH0_INT_CLOCK 0x14
  85. #define AR913X_PLL_REG_ETH1_INT_CLOCK 0x18
  86. #define AR913X_PLL_DIV_SHIFT 0
  87. #define AR913X_PLL_DIV_MASK 0x3ff
  88. #define AR913X_DDR_DIV_SHIFT 22
  89. #define AR913X_DDR_DIV_MASK 0x3
  90. #define AR913X_AHB_DIV_SHIFT 19
  91. #define AR913X_AHB_DIV_MASK 0x1
  92. /*
  93. * RESET block
  94. */
  95. #define AR71XX_RESET_REG_TIMER 0x00
  96. #define AR71XX_RESET_REG_TIMER_RELOAD 0x04
  97. #define AR71XX_RESET_REG_WDOG_CTRL 0x08
  98. #define AR71XX_RESET_REG_WDOG 0x0c
  99. #define AR71XX_RESET_REG_MISC_INT_STATUS 0x10
  100. #define AR71XX_RESET_REG_MISC_INT_ENABLE 0x14
  101. #define AR71XX_RESET_REG_PCI_INT_STATUS 0x18
  102. #define AR71XX_RESET_REG_PCI_INT_ENABLE 0x1c
  103. #define AR71XX_RESET_REG_GLOBAL_INT_STATUS 0x20
  104. #define AR71XX_RESET_REG_RESET_MODULE 0x24
  105. #define AR71XX_RESET_REG_PERFC_CTRL 0x2c
  106. #define AR71XX_RESET_REG_PERFC0 0x30
  107. #define AR71XX_RESET_REG_PERFC1 0x34
  108. #define AR71XX_RESET_REG_REV_ID 0x90
  109. #define AR913X_RESET_REG_GLOBAL_INT_STATUS 0x18
  110. #define AR913X_RESET_REG_RESET_MODULE 0x1c
  111. #define AR913X_RESET_REG_PERF_CTRL 0x20
  112. #define AR913X_RESET_REG_PERFC0 0x24
  113. #define AR913X_RESET_REG_PERFC1 0x28
  114. #define AR724X_RESET_REG_RESET_MODULE 0x1c
  115. #define MISC_INT_DMA BIT(7)
  116. #define MISC_INT_OHCI BIT(6)
  117. #define MISC_INT_PERFC BIT(5)
  118. #define MISC_INT_WDOG BIT(4)
  119. #define MISC_INT_UART BIT(3)
  120. #define MISC_INT_GPIO BIT(2)
  121. #define MISC_INT_ERROR BIT(1)
  122. #define MISC_INT_TIMER BIT(0)
  123. #define AR71XX_RESET_EXTERNAL BIT(28)
  124. #define AR71XX_RESET_FULL_CHIP BIT(24)
  125. #define AR71XX_RESET_CPU_NMI BIT(21)
  126. #define AR71XX_RESET_CPU_COLD BIT(20)
  127. #define AR71XX_RESET_DMA BIT(19)
  128. #define AR71XX_RESET_SLIC BIT(18)
  129. #define AR71XX_RESET_STEREO BIT(17)
  130. #define AR71XX_RESET_DDR BIT(16)
  131. #define AR71XX_RESET_GE1_MAC BIT(13)
  132. #define AR71XX_RESET_GE1_PHY BIT(12)
  133. #define AR71XX_RESET_USBSUS_OVERRIDE BIT(10)
  134. #define AR71XX_RESET_GE0_MAC BIT(9)
  135. #define AR71XX_RESET_GE0_PHY BIT(8)
  136. #define AR71XX_RESET_USB_OHCI_DLL BIT(6)
  137. #define AR71XX_RESET_USB_HOST BIT(5)
  138. #define AR71XX_RESET_USB_PHY BIT(4)
  139. #define AR71XX_RESET_PCI_BUS BIT(1)
  140. #define AR71XX_RESET_PCI_CORE BIT(0)
  141. #define AR724X_RESET_GE1_MDIO BIT(23)
  142. #define AR724X_RESET_GE0_MDIO BIT(22)
  143. #define AR724X_RESET_PCIE_PHY_SERIAL BIT(10)
  144. #define AR724X_RESET_PCIE_PHY BIT(7)
  145. #define AR724X_RESET_PCIE BIT(6)
  146. #define AR724X_RESET_OHCI_DLL BIT(3)
  147. #define AR913X_RESET_AMBA2WMAC BIT(22)
  148. #define REV_ID_MAJOR_MASK 0xfff0
  149. #define REV_ID_MAJOR_AR71XX 0x00a0
  150. #define REV_ID_MAJOR_AR913X 0x00b0
  151. #define REV_ID_MAJOR_AR7240 0x00c0
  152. #define REV_ID_MAJOR_AR7241 0x0100
  153. #define REV_ID_MAJOR_AR7242 0x1100
  154. #define AR71XX_REV_ID_MINOR_MASK 0x3
  155. #define AR71XX_REV_ID_MINOR_AR7130 0x0
  156. #define AR71XX_REV_ID_MINOR_AR7141 0x1
  157. #define AR71XX_REV_ID_MINOR_AR7161 0x2
  158. #define AR71XX_REV_ID_REVISION_MASK 0x3
  159. #define AR71XX_REV_ID_REVISION_SHIFT 2
  160. #define AR913X_REV_ID_MINOR_MASK 0x3
  161. #define AR913X_REV_ID_MINOR_AR9130 0x0
  162. #define AR913X_REV_ID_MINOR_AR9132 0x1
  163. #define AR913X_REV_ID_REVISION_MASK 0x3
  164. #define AR913X_REV_ID_REVISION_SHIFT 2
  165. #define AR724X_REV_ID_REVISION_MASK 0x3
  166. /*
  167. * SPI block
  168. */
  169. #define AR71XX_SPI_REG_FS 0x00 /* Function Select */
  170. #define AR71XX_SPI_REG_CTRL 0x04 /* SPI Control */
  171. #define AR71XX_SPI_REG_IOC 0x08 /* SPI I/O Control */
  172. #define AR71XX_SPI_REG_RDS 0x0c /* Read Data Shift */
  173. #define AR71XX_SPI_FS_GPIO BIT(0) /* Enable GPIO mode */
  174. #define AR71XX_SPI_CTRL_RD BIT(6) /* Remap Disable */
  175. #define AR71XX_SPI_CTRL_DIV_MASK 0x3f
  176. #define AR71XX_SPI_IOC_DO BIT(0) /* Data Out pin */
  177. #define AR71XX_SPI_IOC_CLK BIT(8) /* CLK pin */
  178. #define AR71XX_SPI_IOC_CS(n) BIT(16 + (n))
  179. #define AR71XX_SPI_IOC_CS0 AR71XX_SPI_IOC_CS(0)
  180. #define AR71XX_SPI_IOC_CS1 AR71XX_SPI_IOC_CS(1)
  181. #define AR71XX_SPI_IOC_CS2 AR71XX_SPI_IOC_CS(2)
  182. #define AR71XX_SPI_IOC_CS_ALL (AR71XX_SPI_IOC_CS0 | AR71XX_SPI_IOC_CS1 | \
  183. AR71XX_SPI_IOC_CS2)
  184. /*
  185. * GPIO block
  186. */
  187. #define AR71XX_GPIO_REG_OE 0x00
  188. #define AR71XX_GPIO_REG_IN 0x04
  189. #define AR71XX_GPIO_REG_OUT 0x08
  190. #define AR71XX_GPIO_REG_SET 0x0c
  191. #define AR71XX_GPIO_REG_CLEAR 0x10
  192. #define AR71XX_GPIO_REG_INT_MODE 0x14
  193. #define AR71XX_GPIO_REG_INT_TYPE 0x18
  194. #define AR71XX_GPIO_REG_INT_POLARITY 0x1c
  195. #define AR71XX_GPIO_REG_INT_PENDING 0x20
  196. #define AR71XX_GPIO_REG_INT_ENABLE 0x24
  197. #define AR71XX_GPIO_REG_FUNC 0x28
  198. #define AR71XX_GPIO_COUNT 16
  199. #define AR724X_GPIO_COUNT 18
  200. #define AR913X_GPIO_COUNT 22
  201. #endif /* __ASM_MACH_AR71XX_REGS_H */