setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004-2007 Cavium Networks
  7. * Copyright (C) 2008 Wind River Systems
  8. */
  9. #include <linux/init.h>
  10. #include <linux/console.h>
  11. #include <linux/delay.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/serial.h>
  15. #include <linux/smp.h>
  16. #include <linux/types.h>
  17. #include <linux/string.h> /* for memset */
  18. #include <linux/tty.h>
  19. #include <linux/time.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_8250.h>
  23. #include <asm/processor.h>
  24. #include <asm/reboot.h>
  25. #include <asm/smp-ops.h>
  26. #include <asm/system.h>
  27. #include <asm/irq_cpu.h>
  28. #include <asm/mipsregs.h>
  29. #include <asm/bootinfo.h>
  30. #include <asm/sections.h>
  31. #include <asm/time.h>
  32. #include <asm/octeon/octeon.h>
  33. #include <asm/octeon/pci-octeon.h>
  34. #include <asm/octeon/cvmx-mio-defs.h>
  35. #ifdef CONFIG_CAVIUM_DECODE_RSL
  36. extern void cvmx_interrupt_rsl_decode(void);
  37. extern int __cvmx_interrupt_ecc_report_single_bit_errors;
  38. extern void cvmx_interrupt_rsl_enable(void);
  39. #endif
  40. extern struct plat_smp_ops octeon_smp_ops;
  41. #ifdef CONFIG_PCI
  42. extern void pci_console_init(const char *arg);
  43. #endif
  44. static unsigned long long MAX_MEMORY = 512ull << 20;
  45. struct octeon_boot_descriptor *octeon_boot_desc_ptr;
  46. struct cvmx_bootinfo *octeon_bootinfo;
  47. EXPORT_SYMBOL(octeon_bootinfo);
  48. #ifdef CONFIG_CAVIUM_RESERVE32
  49. uint64_t octeon_reserve32_memory;
  50. EXPORT_SYMBOL(octeon_reserve32_memory);
  51. #endif
  52. static int octeon_uart;
  53. extern asmlinkage void handle_int(void);
  54. extern asmlinkage void plat_irq_dispatch(void);
  55. /**
  56. * Return non zero if we are currently running in the Octeon simulator
  57. *
  58. * Returns
  59. */
  60. int octeon_is_simulation(void)
  61. {
  62. return octeon_bootinfo->board_type == CVMX_BOARD_TYPE_SIM;
  63. }
  64. EXPORT_SYMBOL(octeon_is_simulation);
  65. /**
  66. * Return true if Octeon is in PCI Host mode. This means
  67. * Linux can control the PCI bus.
  68. *
  69. * Returns Non zero if Octeon in host mode.
  70. */
  71. int octeon_is_pci_host(void)
  72. {
  73. #ifdef CONFIG_PCI
  74. return octeon_bootinfo->config_flags & CVMX_BOOTINFO_CFG_FLAG_PCI_HOST;
  75. #else
  76. return 0;
  77. #endif
  78. }
  79. /**
  80. * Get the clock rate of Octeon
  81. *
  82. * Returns Clock rate in HZ
  83. */
  84. uint64_t octeon_get_clock_rate(void)
  85. {
  86. struct cvmx_sysinfo *sysinfo = cvmx_sysinfo_get();
  87. return sysinfo->cpu_clock_hz;
  88. }
  89. EXPORT_SYMBOL(octeon_get_clock_rate);
  90. static u64 octeon_io_clock_rate;
  91. u64 octeon_get_io_clock_rate(void)
  92. {
  93. return octeon_io_clock_rate;
  94. }
  95. EXPORT_SYMBOL(octeon_get_io_clock_rate);
  96. /**
  97. * Write to the LCD display connected to the bootbus. This display
  98. * exists on most Cavium evaluation boards. If it doesn't exist, then
  99. * this function doesn't do anything.
  100. *
  101. * @s: String to write
  102. */
  103. void octeon_write_lcd(const char *s)
  104. {
  105. if (octeon_bootinfo->led_display_base_addr) {
  106. void __iomem *lcd_address =
  107. ioremap_nocache(octeon_bootinfo->led_display_base_addr,
  108. 8);
  109. int i;
  110. for (i = 0; i < 8; i++, s++) {
  111. if (*s)
  112. iowrite8(*s, lcd_address + i);
  113. else
  114. iowrite8(' ', lcd_address + i);
  115. }
  116. iounmap(lcd_address);
  117. }
  118. }
  119. /**
  120. * Return the console uart passed by the bootloader
  121. *
  122. * Returns uart (0 or 1)
  123. */
  124. int octeon_get_boot_uart(void)
  125. {
  126. int uart;
  127. #ifdef CONFIG_CAVIUM_OCTEON_2ND_KERNEL
  128. uart = 1;
  129. #else
  130. uart = (octeon_boot_desc_ptr->flags & OCTEON_BL_FLAG_CONSOLE_UART1) ?
  131. 1 : 0;
  132. #endif
  133. return uart;
  134. }
  135. /**
  136. * Get the coremask Linux was booted on.
  137. *
  138. * Returns Core mask
  139. */
  140. int octeon_get_boot_coremask(void)
  141. {
  142. return octeon_boot_desc_ptr->core_mask;
  143. }
  144. /**
  145. * Check the hardware BIST results for a CPU
  146. */
  147. void octeon_check_cpu_bist(void)
  148. {
  149. const int coreid = cvmx_get_core_num();
  150. unsigned long long mask;
  151. unsigned long long bist_val;
  152. /* Check BIST results for COP0 registers */
  153. mask = 0x1f00000000ull;
  154. bist_val = read_octeon_c0_icacheerr();
  155. if (bist_val & mask)
  156. pr_err("Core%d BIST Failure: CacheErr(icache) = 0x%llx\n",
  157. coreid, bist_val);
  158. bist_val = read_octeon_c0_dcacheerr();
  159. if (bist_val & 1)
  160. pr_err("Core%d L1 Dcache parity error: "
  161. "CacheErr(dcache) = 0x%llx\n",
  162. coreid, bist_val);
  163. mask = 0xfc00000000000000ull;
  164. bist_val = read_c0_cvmmemctl();
  165. if (bist_val & mask)
  166. pr_err("Core%d BIST Failure: COP0_CVM_MEM_CTL = 0x%llx\n",
  167. coreid, bist_val);
  168. write_octeon_c0_dcacheerr(0);
  169. }
  170. /**
  171. * Reboot Octeon
  172. *
  173. * @command: Command to pass to the bootloader. Currently ignored.
  174. */
  175. static void octeon_restart(char *command)
  176. {
  177. /* Disable all watchdogs before soft reset. They don't get cleared */
  178. #ifdef CONFIG_SMP
  179. int cpu;
  180. for_each_online_cpu(cpu)
  181. cvmx_write_csr(CVMX_CIU_WDOGX(cpu_logical_map(cpu)), 0);
  182. #else
  183. cvmx_write_csr(CVMX_CIU_WDOGX(cvmx_get_core_num()), 0);
  184. #endif
  185. mb();
  186. while (1)
  187. cvmx_write_csr(CVMX_CIU_SOFT_RST, 1);
  188. }
  189. /**
  190. * Permanently stop a core.
  191. *
  192. * @arg: Ignored.
  193. */
  194. static void octeon_kill_core(void *arg)
  195. {
  196. mb();
  197. if (octeon_is_simulation()) {
  198. /* The simulator needs the watchdog to stop for dead cores */
  199. cvmx_write_csr(CVMX_CIU_WDOGX(cvmx_get_core_num()), 0);
  200. /* A break instruction causes the simulator stop a core */
  201. asm volatile ("sync\nbreak");
  202. }
  203. }
  204. /**
  205. * Halt the system
  206. */
  207. static void octeon_halt(void)
  208. {
  209. smp_call_function(octeon_kill_core, NULL, 0);
  210. switch (octeon_bootinfo->board_type) {
  211. case CVMX_BOARD_TYPE_NAO38:
  212. /* Driving a 1 to GPIO 12 shuts off this board */
  213. cvmx_write_csr(CVMX_GPIO_BIT_CFGX(12), 1);
  214. cvmx_write_csr(CVMX_GPIO_TX_SET, 0x1000);
  215. break;
  216. default:
  217. octeon_write_lcd("PowerOff");
  218. break;
  219. }
  220. octeon_kill_core(NULL);
  221. }
  222. /**
  223. * Handle all the error condition interrupts that might occur.
  224. *
  225. */
  226. #ifdef CONFIG_CAVIUM_DECODE_RSL
  227. static irqreturn_t octeon_rlm_interrupt(int cpl, void *dev_id)
  228. {
  229. cvmx_interrupt_rsl_decode();
  230. return IRQ_HANDLED;
  231. }
  232. #endif
  233. /**
  234. * Return a string representing the system type
  235. *
  236. * Returns
  237. */
  238. const char *octeon_board_type_string(void)
  239. {
  240. static char name[80];
  241. sprintf(name, "%s (%s)",
  242. cvmx_board_type_to_string(octeon_bootinfo->board_type),
  243. octeon_model_get_string(read_c0_prid()));
  244. return name;
  245. }
  246. const char *get_system_type(void)
  247. __attribute__ ((alias("octeon_board_type_string")));
  248. void octeon_user_io_init(void)
  249. {
  250. union octeon_cvmemctl cvmmemctl;
  251. union cvmx_iob_fau_timeout fau_timeout;
  252. union cvmx_pow_nw_tim nm_tim;
  253. uint64_t cvmctl;
  254. /* Get the current settings for CP0_CVMMEMCTL_REG */
  255. cvmmemctl.u64 = read_c0_cvmmemctl();
  256. /* R/W If set, marked write-buffer entries time out the same
  257. * as as other entries; if clear, marked write-buffer entries
  258. * use the maximum timeout. */
  259. cvmmemctl.s.dismarkwblongto = 1;
  260. /* R/W If set, a merged store does not clear the write-buffer
  261. * entry timeout state. */
  262. cvmmemctl.s.dismrgclrwbto = 0;
  263. /* R/W Two bits that are the MSBs of the resultant CVMSEG LM
  264. * word location for an IOBDMA. The other 8 bits come from the
  265. * SCRADDR field of the IOBDMA. */
  266. cvmmemctl.s.iobdmascrmsb = 0;
  267. /* R/W If set, SYNCWS and SYNCS only order marked stores; if
  268. * clear, SYNCWS and SYNCS only order unmarked
  269. * stores. SYNCWSMARKED has no effect when DISSYNCWS is
  270. * set. */
  271. cvmmemctl.s.syncwsmarked = 0;
  272. /* R/W If set, SYNCWS acts as SYNCW and SYNCS acts as SYNC. */
  273. cvmmemctl.s.dissyncws = 0;
  274. /* R/W If set, no stall happens on write buffer full. */
  275. if (OCTEON_IS_MODEL(OCTEON_CN38XX_PASS2))
  276. cvmmemctl.s.diswbfst = 1;
  277. else
  278. cvmmemctl.s.diswbfst = 0;
  279. /* R/W If set (and SX set), supervisor-level loads/stores can
  280. * use XKPHYS addresses with <48>==0 */
  281. cvmmemctl.s.xkmemenas = 0;
  282. /* R/W If set (and UX set), user-level loads/stores can use
  283. * XKPHYS addresses with VA<48>==0 */
  284. cvmmemctl.s.xkmemenau = 0;
  285. /* R/W If set (and SX set), supervisor-level loads/stores can
  286. * use XKPHYS addresses with VA<48>==1 */
  287. cvmmemctl.s.xkioenas = 0;
  288. /* R/W If set (and UX set), user-level loads/stores can use
  289. * XKPHYS addresses with VA<48>==1 */
  290. cvmmemctl.s.xkioenau = 0;
  291. /* R/W If set, all stores act as SYNCW (NOMERGE must be set
  292. * when this is set) RW, reset to 0. */
  293. cvmmemctl.s.allsyncw = 0;
  294. /* R/W If set, no stores merge, and all stores reach the
  295. * coherent bus in order. */
  296. cvmmemctl.s.nomerge = 0;
  297. /* R/W Selects the bit in the counter used for DID time-outs 0
  298. * = 231, 1 = 230, 2 = 229, 3 = 214. Actual time-out is
  299. * between 1x and 2x this interval. For example, with
  300. * DIDTTO=3, expiration interval is between 16K and 32K. */
  301. cvmmemctl.s.didtto = 0;
  302. /* R/W If set, the (mem) CSR clock never turns off. */
  303. cvmmemctl.s.csrckalwys = 0;
  304. /* R/W If set, mclk never turns off. */
  305. cvmmemctl.s.mclkalwys = 0;
  306. /* R/W Selects the bit in the counter used for write buffer
  307. * flush time-outs (WBFLT+11) is the bit position in an
  308. * internal counter used to determine expiration. The write
  309. * buffer expires between 1x and 2x this interval. For
  310. * example, with WBFLT = 0, a write buffer expires between 2K
  311. * and 4K cycles after the write buffer entry is allocated. */
  312. cvmmemctl.s.wbfltime = 0;
  313. /* R/W If set, do not put Istream in the L2 cache. */
  314. cvmmemctl.s.istrnol2 = 0;
  315. /*
  316. * R/W The write buffer threshold. As per erratum Core-14752
  317. * for CN63XX, a sc/scd might fail if the write buffer is
  318. * full. Lowering WBTHRESH greatly lowers the chances of the
  319. * write buffer ever being full and triggering the erratum.
  320. */
  321. if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X))
  322. cvmmemctl.s.wbthresh = 4;
  323. else
  324. cvmmemctl.s.wbthresh = 10;
  325. /* R/W If set, CVMSEG is available for loads/stores in
  326. * kernel/debug mode. */
  327. #if CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
  328. cvmmemctl.s.cvmsegenak = 1;
  329. #else
  330. cvmmemctl.s.cvmsegenak = 0;
  331. #endif
  332. /* R/W If set, CVMSEG is available for loads/stores in
  333. * supervisor mode. */
  334. cvmmemctl.s.cvmsegenas = 0;
  335. /* R/W If set, CVMSEG is available for loads/stores in user
  336. * mode. */
  337. cvmmemctl.s.cvmsegenau = 0;
  338. /* R/W Size of local memory in cache blocks, 54 (6912 bytes)
  339. * is max legal value. */
  340. cvmmemctl.s.lmemsz = CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE;
  341. write_c0_cvmmemctl(cvmmemctl.u64);
  342. if (smp_processor_id() == 0)
  343. pr_notice("CVMSEG size: %d cache lines (%d bytes)\n",
  344. CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE,
  345. CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128);
  346. /* Move the performance counter interrupts to IRQ 6 */
  347. cvmctl = read_c0_cvmctl();
  348. cvmctl &= ~(7 << 7);
  349. cvmctl |= 6 << 7;
  350. write_c0_cvmctl(cvmctl);
  351. /* Set a default for the hardware timeouts */
  352. fau_timeout.u64 = 0;
  353. fau_timeout.s.tout_val = 0xfff;
  354. /* Disable tagwait FAU timeout */
  355. fau_timeout.s.tout_enb = 0;
  356. cvmx_write_csr(CVMX_IOB_FAU_TIMEOUT, fau_timeout.u64);
  357. nm_tim.u64 = 0;
  358. /* 4096 cycles */
  359. nm_tim.s.nw_tim = 3;
  360. cvmx_write_csr(CVMX_POW_NW_TIM, nm_tim.u64);
  361. write_octeon_c0_icacheerr(0);
  362. write_c0_derraddr1(0);
  363. }
  364. /**
  365. * Early entry point for arch setup
  366. */
  367. void __init prom_init(void)
  368. {
  369. struct cvmx_sysinfo *sysinfo;
  370. int i;
  371. int argc;
  372. #ifdef CONFIG_CAVIUM_RESERVE32
  373. int64_t addr = -1;
  374. #endif
  375. /*
  376. * The bootloader passes a pointer to the boot descriptor in
  377. * $a3, this is available as fw_arg3.
  378. */
  379. octeon_boot_desc_ptr = (struct octeon_boot_descriptor *)fw_arg3;
  380. octeon_bootinfo =
  381. cvmx_phys_to_ptr(octeon_boot_desc_ptr->cvmx_desc_vaddr);
  382. cvmx_bootmem_init(cvmx_phys_to_ptr(octeon_bootinfo->phy_mem_desc_addr));
  383. sysinfo = cvmx_sysinfo_get();
  384. memset(sysinfo, 0, sizeof(*sysinfo));
  385. sysinfo->system_dram_size = octeon_bootinfo->dram_size << 20;
  386. sysinfo->phy_mem_desc_ptr =
  387. cvmx_phys_to_ptr(octeon_bootinfo->phy_mem_desc_addr);
  388. sysinfo->core_mask = octeon_bootinfo->core_mask;
  389. sysinfo->exception_base_addr = octeon_bootinfo->exception_base_addr;
  390. sysinfo->cpu_clock_hz = octeon_bootinfo->eclock_hz;
  391. sysinfo->dram_data_rate_hz = octeon_bootinfo->dclock_hz * 2;
  392. sysinfo->board_type = octeon_bootinfo->board_type;
  393. sysinfo->board_rev_major = octeon_bootinfo->board_rev_major;
  394. sysinfo->board_rev_minor = octeon_bootinfo->board_rev_minor;
  395. memcpy(sysinfo->mac_addr_base, octeon_bootinfo->mac_addr_base,
  396. sizeof(sysinfo->mac_addr_base));
  397. sysinfo->mac_addr_count = octeon_bootinfo->mac_addr_count;
  398. memcpy(sysinfo->board_serial_number,
  399. octeon_bootinfo->board_serial_number,
  400. sizeof(sysinfo->board_serial_number));
  401. sysinfo->compact_flash_common_base_addr =
  402. octeon_bootinfo->compact_flash_common_base_addr;
  403. sysinfo->compact_flash_attribute_base_addr =
  404. octeon_bootinfo->compact_flash_attribute_base_addr;
  405. sysinfo->led_display_base_addr = octeon_bootinfo->led_display_base_addr;
  406. sysinfo->dfa_ref_clock_hz = octeon_bootinfo->dfa_ref_clock_hz;
  407. sysinfo->bootloader_config_flags = octeon_bootinfo->config_flags;
  408. if (OCTEON_IS_MODEL(OCTEON_CN6XXX)) {
  409. /* I/O clock runs at a different rate than the CPU. */
  410. union cvmx_mio_rst_boot rst_boot;
  411. rst_boot.u64 = cvmx_read_csr(CVMX_MIO_RST_BOOT);
  412. octeon_io_clock_rate = 50000000 * rst_boot.s.pnr_mul;
  413. } else {
  414. octeon_io_clock_rate = sysinfo->cpu_clock_hz;
  415. }
  416. /*
  417. * Only enable the LED controller if we're running on a CN38XX, CN58XX,
  418. * or CN56XX. The CN30XX and CN31XX don't have an LED controller.
  419. */
  420. if (!octeon_is_simulation() &&
  421. octeon_has_feature(OCTEON_FEATURE_LED_CONTROLLER)) {
  422. cvmx_write_csr(CVMX_LED_EN, 0);
  423. cvmx_write_csr(CVMX_LED_PRT, 0);
  424. cvmx_write_csr(CVMX_LED_DBG, 0);
  425. cvmx_write_csr(CVMX_LED_PRT_FMT, 0);
  426. cvmx_write_csr(CVMX_LED_UDD_CNTX(0), 32);
  427. cvmx_write_csr(CVMX_LED_UDD_CNTX(1), 32);
  428. cvmx_write_csr(CVMX_LED_UDD_DATX(0), 0);
  429. cvmx_write_csr(CVMX_LED_UDD_DATX(1), 0);
  430. cvmx_write_csr(CVMX_LED_EN, 1);
  431. }
  432. #ifdef CONFIG_CAVIUM_RESERVE32
  433. /*
  434. * We need to temporarily allocate all memory in the reserve32
  435. * region. This makes sure the kernel doesn't allocate this
  436. * memory when it is getting memory from the
  437. * bootloader. Later, after the memory allocations are
  438. * complete, the reserve32 will be freed.
  439. *
  440. * Allocate memory for RESERVED32 aligned on 2MB boundary. This
  441. * is in case we later use hugetlb entries with it.
  442. */
  443. addr = cvmx_bootmem_phy_named_block_alloc(CONFIG_CAVIUM_RESERVE32 << 20,
  444. 0, 0, 2 << 20,
  445. "CAVIUM_RESERVE32", 0);
  446. if (addr < 0)
  447. pr_err("Failed to allocate CAVIUM_RESERVE32 memory area\n");
  448. else
  449. octeon_reserve32_memory = addr;
  450. #endif
  451. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2
  452. if (cvmx_read_csr(CVMX_L2D_FUS3) & (3ull << 34)) {
  453. pr_info("Skipping L2 locking due to reduced L2 cache size\n");
  454. } else {
  455. uint32_t ebase = read_c0_ebase() & 0x3ffff000;
  456. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_TLB
  457. /* TLB refill */
  458. cvmx_l2c_lock_mem_region(ebase, 0x100);
  459. #endif
  460. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_EXCEPTION
  461. /* General exception */
  462. cvmx_l2c_lock_mem_region(ebase + 0x180, 0x80);
  463. #endif
  464. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_LOW_LEVEL_INTERRUPT
  465. /* Interrupt handler */
  466. cvmx_l2c_lock_mem_region(ebase + 0x200, 0x80);
  467. #endif
  468. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_INTERRUPT
  469. cvmx_l2c_lock_mem_region(__pa_symbol(handle_int), 0x100);
  470. cvmx_l2c_lock_mem_region(__pa_symbol(plat_irq_dispatch), 0x80);
  471. #endif
  472. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_MEMCPY
  473. cvmx_l2c_lock_mem_region(__pa_symbol(memcpy), 0x480);
  474. #endif
  475. }
  476. #endif
  477. octeon_check_cpu_bist();
  478. octeon_uart = octeon_get_boot_uart();
  479. #ifdef CONFIG_SMP
  480. octeon_write_lcd("LinuxSMP");
  481. #else
  482. octeon_write_lcd("Linux");
  483. #endif
  484. #ifdef CONFIG_CAVIUM_GDB
  485. /*
  486. * When debugging the linux kernel, force the cores to enter
  487. * the debug exception handler to break in.
  488. */
  489. if (octeon_get_boot_debug_flag()) {
  490. cvmx_write_csr(CVMX_CIU_DINT, 1 << cvmx_get_core_num());
  491. cvmx_read_csr(CVMX_CIU_DINT);
  492. }
  493. #endif
  494. /*
  495. * BIST should always be enabled when doing a soft reset. L2
  496. * Cache locking for instance is not cleared unless BIST is
  497. * enabled. Unfortunately due to a chip errata G-200 for
  498. * Cn38XX and CN31XX, BIST msut be disabled on these parts.
  499. */
  500. if (OCTEON_IS_MODEL(OCTEON_CN38XX_PASS2) ||
  501. OCTEON_IS_MODEL(OCTEON_CN31XX))
  502. cvmx_write_csr(CVMX_CIU_SOFT_BIST, 0);
  503. else
  504. cvmx_write_csr(CVMX_CIU_SOFT_BIST, 1);
  505. /* Default to 64MB in the simulator to speed things up */
  506. if (octeon_is_simulation())
  507. MAX_MEMORY = 64ull << 20;
  508. arcs_cmdline[0] = 0;
  509. argc = octeon_boot_desc_ptr->argc;
  510. for (i = 0; i < argc; i++) {
  511. const char *arg =
  512. cvmx_phys_to_ptr(octeon_boot_desc_ptr->argv[i]);
  513. if ((strncmp(arg, "MEM=", 4) == 0) ||
  514. (strncmp(arg, "mem=", 4) == 0)) {
  515. sscanf(arg + 4, "%llu", &MAX_MEMORY);
  516. MAX_MEMORY <<= 20;
  517. if (MAX_MEMORY == 0)
  518. MAX_MEMORY = 32ull << 30;
  519. } else if (strcmp(arg, "ecc_verbose") == 0) {
  520. #ifdef CONFIG_CAVIUM_REPORT_SINGLE_BIT_ECC
  521. __cvmx_interrupt_ecc_report_single_bit_errors = 1;
  522. pr_notice("Reporting of single bit ECC errors is "
  523. "turned on\n");
  524. #endif
  525. } else if (strlen(arcs_cmdline) + strlen(arg) + 1 <
  526. sizeof(arcs_cmdline) - 1) {
  527. strcat(arcs_cmdline, " ");
  528. strcat(arcs_cmdline, arg);
  529. }
  530. }
  531. if (strstr(arcs_cmdline, "console=") == NULL) {
  532. #ifdef CONFIG_CAVIUM_OCTEON_2ND_KERNEL
  533. strcat(arcs_cmdline, " console=ttyS0,115200");
  534. #else
  535. if (octeon_uart == 1)
  536. strcat(arcs_cmdline, " console=ttyS1,115200");
  537. else
  538. strcat(arcs_cmdline, " console=ttyS0,115200");
  539. #endif
  540. }
  541. if (octeon_is_simulation()) {
  542. /*
  543. * The simulator uses a mtdram device pre filled with
  544. * the filesystem. Also specify the calibration delay
  545. * to avoid calculating it every time.
  546. */
  547. strcat(arcs_cmdline, " rw root=1f00 slram=root,0x40000000,+1073741824");
  548. }
  549. mips_hpt_frequency = octeon_get_clock_rate();
  550. octeon_init_cvmcount();
  551. octeon_setup_delays();
  552. _machine_restart = octeon_restart;
  553. _machine_halt = octeon_halt;
  554. octeon_user_io_init();
  555. register_smp_ops(&octeon_smp_ops);
  556. }
  557. /* Exclude a single page from the regions obtained in plat_mem_setup. */
  558. static __init void memory_exclude_page(u64 addr, u64 *mem, u64 *size)
  559. {
  560. if (addr > *mem && addr < *mem + *size) {
  561. u64 inc = addr - *mem;
  562. add_memory_region(*mem, inc, BOOT_MEM_RAM);
  563. *mem += inc;
  564. *size -= inc;
  565. }
  566. if (addr == *mem && *size > PAGE_SIZE) {
  567. *mem += PAGE_SIZE;
  568. *size -= PAGE_SIZE;
  569. }
  570. }
  571. void __init plat_mem_setup(void)
  572. {
  573. uint64_t mem_alloc_size;
  574. uint64_t total;
  575. int64_t memory;
  576. total = 0;
  577. /* First add the init memory we will be returning. */
  578. memory = __pa_symbol(&__init_begin) & PAGE_MASK;
  579. mem_alloc_size = (__pa_symbol(&__init_end) & PAGE_MASK) - memory;
  580. if (mem_alloc_size > 0) {
  581. add_memory_region(memory, mem_alloc_size, BOOT_MEM_RAM);
  582. total += mem_alloc_size;
  583. }
  584. /*
  585. * The Mips memory init uses the first memory location for
  586. * some memory vectors. When SPARSEMEM is in use, it doesn't
  587. * verify that the size is big enough for the final
  588. * vectors. Making the smallest chuck 4MB seems to be enough
  589. * to consistently work.
  590. */
  591. mem_alloc_size = 4 << 20;
  592. if (mem_alloc_size > MAX_MEMORY)
  593. mem_alloc_size = MAX_MEMORY;
  594. /*
  595. * When allocating memory, we want incrementing addresses from
  596. * bootmem_alloc so the code in add_memory_region can merge
  597. * regions next to each other.
  598. */
  599. cvmx_bootmem_lock();
  600. while ((boot_mem_map.nr_map < BOOT_MEM_MAP_MAX)
  601. && (total < MAX_MEMORY)) {
  602. #if defined(CONFIG_64BIT) || defined(CONFIG_64BIT_PHYS_ADDR)
  603. memory = cvmx_bootmem_phy_alloc(mem_alloc_size,
  604. __pa_symbol(&__init_end), -1,
  605. 0x100000,
  606. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  607. #elif defined(CONFIG_HIGHMEM)
  608. memory = cvmx_bootmem_phy_alloc(mem_alloc_size, 0, 1ull << 31,
  609. 0x100000,
  610. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  611. #else
  612. memory = cvmx_bootmem_phy_alloc(mem_alloc_size, 0, 512 << 20,
  613. 0x100000,
  614. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  615. #endif
  616. if (memory >= 0) {
  617. u64 size = mem_alloc_size;
  618. /*
  619. * exclude a page at the beginning and end of
  620. * the 256MB PCIe 'hole' so the kernel will not
  621. * try to allocate multi-page buffers that
  622. * span the discontinuity.
  623. */
  624. memory_exclude_page(CVMX_PCIE_BAR1_PHYS_BASE,
  625. &memory, &size);
  626. memory_exclude_page(CVMX_PCIE_BAR1_PHYS_BASE +
  627. CVMX_PCIE_BAR1_PHYS_SIZE,
  628. &memory, &size);
  629. /*
  630. * This function automatically merges address
  631. * regions next to each other if they are
  632. * received in incrementing order.
  633. */
  634. if (size)
  635. add_memory_region(memory, size, BOOT_MEM_RAM);
  636. total += mem_alloc_size;
  637. } else {
  638. break;
  639. }
  640. }
  641. cvmx_bootmem_unlock();
  642. #ifdef CONFIG_CAVIUM_RESERVE32
  643. /*
  644. * Now that we've allocated the kernel memory it is safe to
  645. * free the reserved region. We free it here so that builtin
  646. * drivers can use the memory.
  647. */
  648. if (octeon_reserve32_memory)
  649. cvmx_bootmem_free_named("CAVIUM_RESERVE32");
  650. #endif /* CONFIG_CAVIUM_RESERVE32 */
  651. if (total == 0)
  652. panic("Unable to allocate memory from "
  653. "cvmx_bootmem_phy_alloc\n");
  654. }
  655. /*
  656. * Emit one character to the boot UART. Exported for use by the
  657. * watchdog timer.
  658. */
  659. int prom_putchar(char c)
  660. {
  661. uint64_t lsrval;
  662. /* Spin until there is room */
  663. do {
  664. lsrval = cvmx_read_csr(CVMX_MIO_UARTX_LSR(octeon_uart));
  665. } while ((lsrval & 0x20) == 0);
  666. /* Write the byte */
  667. cvmx_write_csr(CVMX_MIO_UARTX_THR(octeon_uart), c & 0xffull);
  668. return 1;
  669. }
  670. EXPORT_SYMBOL(prom_putchar);
  671. void prom_free_prom_memory(void)
  672. {
  673. if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X)) {
  674. /* Check for presence of Core-14449 fix. */
  675. u32 insn;
  676. u32 *foo;
  677. foo = &insn;
  678. asm volatile("# before" : : : "memory");
  679. prefetch(foo);
  680. asm volatile(
  681. ".set push\n\t"
  682. ".set noreorder\n\t"
  683. "bal 1f\n\t"
  684. "nop\n"
  685. "1:\tlw %0,-12($31)\n\t"
  686. ".set pop\n\t"
  687. : "=r" (insn) : : "$31", "memory");
  688. if ((insn >> 26) != 0x33)
  689. panic("No PREF instruction at Core-14449 probe point.\n");
  690. if (((insn >> 16) & 0x1f) != 28)
  691. panic("Core-14449 WAR not in place (%04x).\n"
  692. "Please build kernel with proper options (CONFIG_CAVIUM_CN63XXP1).\n", insn);
  693. }
  694. #ifdef CONFIG_CAVIUM_DECODE_RSL
  695. cvmx_interrupt_rsl_enable();
  696. /* Add an interrupt handler for general failures. */
  697. if (request_irq(OCTEON_IRQ_RML, octeon_rlm_interrupt, IRQF_SHARED,
  698. "RML/RSL", octeon_rlm_interrupt)) {
  699. panic("Unable to request_irq(OCTEON_IRQ_RML)\n");
  700. }
  701. #endif
  702. }