dnp5370.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /*
  2. * This is the configuration for SSV Dil/NetPC DNP/5370 board.
  3. *
  4. * DIL module: http://www.dilnetpc.com/dnp0086.htm
  5. * SK28 (starter kit): http://www.dilnetpc.com/dnp0088.htm
  6. *
  7. * Copyright 2010 3ality Digital Systems
  8. * Copyright 2005 National ICT Australia (NICTA)
  9. * Copyright 2004-2006 Analog Devices Inc.
  10. *
  11. * Licensed under the GPL-2 or later.
  12. */
  13. #include <linux/device.h>
  14. #include <linux/kernel.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/io.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/nand.h>
  19. #include <linux/mtd/partitions.h>
  20. #include <linux/mtd/plat-ram.h>
  21. #include <linux/mtd/physmap.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/spi/flash.h>
  24. #include <linux/irq.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/i2c.h>
  27. #include <linux/spi/mmc_spi.h>
  28. #include <linux/phy.h>
  29. #include <asm/dma.h>
  30. #include <asm/bfin5xx_spi.h>
  31. #include <asm/reboot.h>
  32. #include <asm/portmux.h>
  33. #include <asm/dpmc.h>
  34. /*
  35. * Name the Board for the /proc/cpuinfo
  36. */
  37. const char bfin_board_name[] = "DNP/5370";
  38. #define FLASH_MAC 0x202f0000
  39. #define CONFIG_MTD_PHYSMAP_LEN 0x300000
  40. #if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
  41. static struct platform_device rtc_device = {
  42. .name = "rtc-bfin",
  43. .id = -1,
  44. };
  45. #endif
  46. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  47. #include <linux/bfin_mac.h>
  48. static const unsigned short bfin_mac_peripherals[] = P_RMII0;
  49. static struct bfin_phydev_platform_data bfin_phydev_data[] = {
  50. {
  51. .addr = 1,
  52. .irq = PHY_POLL, /* IRQ_MAC_PHYINT */
  53. },
  54. };
  55. static struct bfin_mii_bus_platform_data bfin_mii_bus_data = {
  56. .phydev_number = 1,
  57. .phydev_data = bfin_phydev_data,
  58. .phy_mode = PHY_INTERFACE_MODE_RMII,
  59. .mac_peripherals = bfin_mac_peripherals,
  60. };
  61. static struct platform_device bfin_mii_bus = {
  62. .name = "bfin_mii_bus",
  63. .dev = {
  64. .platform_data = &bfin_mii_bus_data,
  65. }
  66. };
  67. static struct platform_device bfin_mac_device = {
  68. .name = "bfin_mac",
  69. .dev = {
  70. .platform_data = &bfin_mii_bus,
  71. }
  72. };
  73. #endif
  74. #if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
  75. static struct mtd_partition asmb_flash_partitions[] = {
  76. {
  77. .name = "bootloader(nor)",
  78. .size = 0x30000,
  79. .offset = 0,
  80. }, {
  81. .name = "linux kernel and rootfs(nor)",
  82. .size = 0x300000 - 0x30000 - 0x10000,
  83. .offset = MTDPART_OFS_APPEND,
  84. }, {
  85. .name = "MAC address(nor)",
  86. .size = 0x10000,
  87. .offset = MTDPART_OFS_APPEND,
  88. .mask_flags = MTD_WRITEABLE,
  89. }
  90. };
  91. static struct physmap_flash_data asmb_flash_data = {
  92. .width = 1,
  93. .parts = asmb_flash_partitions,
  94. .nr_parts = ARRAY_SIZE(asmb_flash_partitions),
  95. };
  96. static struct resource asmb_flash_resource = {
  97. .start = 0x20000000,
  98. .end = 0x202fffff,
  99. .flags = IORESOURCE_MEM,
  100. };
  101. /* 4 MB NOR flash attached to async memory banks 0-2,
  102. * therefore only 3 MB visible.
  103. */
  104. static struct platform_device asmb_flash_device = {
  105. .name = "physmap-flash",
  106. .id = 0,
  107. .dev = {
  108. .platform_data = &asmb_flash_data,
  109. },
  110. .num_resources = 1,
  111. .resource = &asmb_flash_resource,
  112. };
  113. #endif
  114. #if defined(CONFIG_SPI_BFIN) || defined(CONFIG_SPI_BFIN_MODULE)
  115. #if defined(CONFIG_MMC_SPI) || defined(CONFIG_MMC_SPI_MODULE)
  116. static struct bfin5xx_spi_chip mmc_spi_chip_info = {
  117. .enable_dma = 0, /* use no dma transfer with this chip*/
  118. .bits_per_word = 8,
  119. };
  120. #endif
  121. #if defined(CONFIG_MTD_DATAFLASH) || defined(CONFIG_MTD_DATAFLASH_MODULE)
  122. /* This mapping is for at45db642 it has 1056 page size,
  123. * partition size and offset should be page aligned
  124. */
  125. static struct mtd_partition bfin_spi_dataflash_partitions[] = {
  126. {
  127. .name = "JFFS2 dataflash(nor)",
  128. #ifdef CONFIG_MTD_PAGESIZE_1024
  129. .offset = 0x40000,
  130. .size = 0x7C0000,
  131. #else
  132. .offset = 0x0,
  133. .size = 0x840000,
  134. #endif
  135. }
  136. };
  137. static struct flash_platform_data bfin_spi_dataflash_data = {
  138. .name = "mtd_dataflash",
  139. .parts = bfin_spi_dataflash_partitions,
  140. .nr_parts = ARRAY_SIZE(bfin_spi_dataflash_partitions),
  141. .type = "mtd_dataflash",
  142. };
  143. static struct bfin5xx_spi_chip spi_dataflash_chip_info = {
  144. .enable_dma = 0, /* use no dma transfer with this chip*/
  145. .bits_per_word = 8,
  146. };
  147. #endif
  148. static struct spi_board_info bfin_spi_board_info[] __initdata = {
  149. /* SD/MMC card reader at SPI bus */
  150. #if defined(CONFIG_MMC_SPI) || defined(CONFIG_MMC_SPI_MODULE)
  151. {
  152. .modalias = "mmc_spi",
  153. .max_speed_hz = 20000000,
  154. .bus_num = 0,
  155. .chip_select = 1,
  156. .controller_data = &mmc_spi_chip_info,
  157. .mode = SPI_MODE_3,
  158. },
  159. #endif
  160. /* 8 Megabyte Atmel NOR flash chip at SPI bus */
  161. #if defined(CONFIG_MTD_DATAFLASH) || defined(CONFIG_MTD_DATAFLASH_MODULE)
  162. {
  163. .modalias = "mtd_dataflash",
  164. .max_speed_hz = 16700000,
  165. .bus_num = 0,
  166. .chip_select = 2,
  167. .platform_data = &bfin_spi_dataflash_data,
  168. .controller_data = &spi_dataflash_chip_info,
  169. .mode = SPI_MODE_3, /* SPI_CPHA and SPI_CPOL */
  170. },
  171. #endif
  172. };
  173. /* SPI controller data */
  174. /* SPI (0) */
  175. static struct resource bfin_spi0_resource[] = {
  176. [0] = {
  177. .start = SPI0_REGBASE,
  178. .end = SPI0_REGBASE + 0xFF,
  179. .flags = IORESOURCE_MEM,
  180. },
  181. [1] = {
  182. .start = CH_SPI,
  183. .end = CH_SPI,
  184. .flags = IORESOURCE_DMA,
  185. },
  186. [2] = {
  187. .start = IRQ_SPI,
  188. .end = IRQ_SPI,
  189. .flags = IORESOURCE_IRQ,
  190. },
  191. };
  192. static struct bfin5xx_spi_master spi_bfin_master_info = {
  193. .num_chipselect = 8,
  194. .enable_dma = 1, /* master has the ability to do dma transfer */
  195. .pin_req = {P_SPI0_SCK, P_SPI0_MISO, P_SPI0_MOSI, 0},
  196. };
  197. static struct platform_device spi_bfin_master_device = {
  198. .name = "bfin-spi",
  199. .id = 0, /* Bus number */
  200. .num_resources = ARRAY_SIZE(bfin_spi0_resource),
  201. .resource = bfin_spi0_resource,
  202. .dev = {
  203. .platform_data = &spi_bfin_master_info, /* Passed to driver */
  204. },
  205. };
  206. #endif
  207. #if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
  208. #ifdef CONFIG_SERIAL_BFIN_UART0
  209. static struct resource bfin_uart0_resources[] = {
  210. {
  211. .start = UART0_THR,
  212. .end = UART0_GCTL+2,
  213. .flags = IORESOURCE_MEM,
  214. },
  215. {
  216. .start = IRQ_UART0_RX,
  217. .end = IRQ_UART0_RX+1,
  218. .flags = IORESOURCE_IRQ,
  219. },
  220. {
  221. .start = IRQ_UART0_ERROR,
  222. .end = IRQ_UART0_ERROR,
  223. .flags = IORESOURCE_IRQ,
  224. },
  225. {
  226. .start = CH_UART0_TX,
  227. .end = CH_UART0_TX,
  228. .flags = IORESOURCE_DMA,
  229. },
  230. {
  231. .start = CH_UART0_RX,
  232. .end = CH_UART0_RX,
  233. .flags = IORESOURCE_DMA,
  234. },
  235. };
  236. static unsigned short bfin_uart0_peripherals[] = {
  237. P_UART0_TX, P_UART0_RX, 0
  238. };
  239. static struct platform_device bfin_uart0_device = {
  240. .name = "bfin-uart",
  241. .id = 0,
  242. .num_resources = ARRAY_SIZE(bfin_uart0_resources),
  243. .resource = bfin_uart0_resources,
  244. .dev = {
  245. .platform_data = &bfin_uart0_peripherals, /* Passed to driver */
  246. },
  247. };
  248. #endif
  249. #ifdef CONFIG_SERIAL_BFIN_UART1
  250. static struct resource bfin_uart1_resources[] = {
  251. {
  252. .start = UART1_THR,
  253. .end = UART1_GCTL+2,
  254. .flags = IORESOURCE_MEM,
  255. },
  256. {
  257. .start = IRQ_UART1_RX,
  258. .end = IRQ_UART1_RX+1,
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. {
  262. .start = IRQ_UART1_ERROR,
  263. .end = IRQ_UART1_ERROR,
  264. .flags = IORESOURCE_IRQ,
  265. },
  266. {
  267. .start = CH_UART1_TX,
  268. .end = CH_UART1_TX,
  269. .flags = IORESOURCE_DMA,
  270. },
  271. {
  272. .start = CH_UART1_RX,
  273. .end = CH_UART1_RX,
  274. .flags = IORESOURCE_DMA,
  275. },
  276. };
  277. static unsigned short bfin_uart1_peripherals[] = {
  278. P_UART1_TX, P_UART1_RX, 0
  279. };
  280. static struct platform_device bfin_uart1_device = {
  281. .name = "bfin-uart",
  282. .id = 1,
  283. .num_resources = ARRAY_SIZE(bfin_uart1_resources),
  284. .resource = bfin_uart1_resources,
  285. .dev = {
  286. .platform_data = &bfin_uart1_peripherals, /* Passed to driver */
  287. },
  288. };
  289. #endif
  290. #endif
  291. #if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
  292. static struct resource bfin_twi0_resource[] = {
  293. [0] = {
  294. .start = TWI0_REGBASE,
  295. .end = TWI0_REGBASE + 0xff,
  296. .flags = IORESOURCE_MEM,
  297. },
  298. [1] = {
  299. .start = IRQ_TWI,
  300. .end = IRQ_TWI,
  301. .flags = IORESOURCE_IRQ,
  302. },
  303. };
  304. static struct platform_device i2c_bfin_twi_device = {
  305. .name = "i2c-bfin-twi",
  306. .id = 0,
  307. .num_resources = ARRAY_SIZE(bfin_twi0_resource),
  308. .resource = bfin_twi0_resource,
  309. };
  310. #endif
  311. static struct platform_device *dnp5370_devices[] __initdata = {
  312. #if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
  313. #ifdef CONFIG_SERIAL_BFIN_UART0
  314. &bfin_uart0_device,
  315. #endif
  316. #ifdef CONFIG_SERIAL_BFIN_UART1
  317. &bfin_uart1_device,
  318. #endif
  319. #endif
  320. #if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
  321. &asmb_flash_device,
  322. #endif
  323. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  324. &bfin_mii_bus,
  325. &bfin_mac_device,
  326. #endif
  327. #if defined(CONFIG_SPI_BFIN) || defined(CONFIG_SPI_BFIN_MODULE)
  328. &spi_bfin_master_device,
  329. #endif
  330. #if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
  331. &i2c_bfin_twi_device,
  332. #endif
  333. #if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
  334. &rtc_device,
  335. #endif
  336. };
  337. static int __init dnp5370_init(void)
  338. {
  339. printk(KERN_INFO "DNP/5370: registering device resources\n");
  340. platform_add_devices(dnp5370_devices, ARRAY_SIZE(dnp5370_devices));
  341. printk(KERN_INFO "DNP/5370: registering %zu SPI slave devices\n",
  342. ARRAY_SIZE(bfin_spi_board_info));
  343. spi_register_board_info(bfin_spi_board_info, ARRAY_SIZE(bfin_spi_board_info));
  344. printk(KERN_INFO "DNP/5370: MAC %pM\n", (void *)FLASH_MAC);
  345. return 0;
  346. }
  347. arch_initcall(dnp5370_init);
  348. /*
  349. * Currently the MAC address is saved in Flash by U-Boot
  350. */
  351. void bfin_get_ether_addr(char *addr)
  352. {
  353. *(u32 *)(&(addr[0])) = bfin_read32(FLASH_MAC);
  354. *(u16 *)(&(addr[4])) = bfin_read16(FLASH_MAC + 4);
  355. }
  356. EXPORT_SYMBOL(bfin_get_ether_addr);