time.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146
  1. /*
  2. * TCC8000 system timer setup
  3. *
  4. * (C) 2009 Hans J. Koch <hjk@linutronix.de>
  5. *
  6. * Licensed under the terms of the GPL version 2.
  7. *
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clockchips.h>
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/irq.h>
  15. #include <linux/kernel.h>
  16. #include <linux/spinlock.h>
  17. #include <asm/mach/time.h>
  18. #include <mach/tcc8k-regs.h>
  19. #include <mach/irqs.h>
  20. #include "common.h"
  21. static void __iomem *timer_base;
  22. static cycle_t tcc_get_cycles(struct clocksource *cs)
  23. {
  24. return __raw_readl(timer_base + TC32MCNT_OFFS);
  25. }
  26. static struct clocksource clocksource_tcc = {
  27. .name = "tcc_tc32",
  28. .rating = 200,
  29. .read = tcc_get_cycles,
  30. .mask = CLOCKSOURCE_MASK(32),
  31. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  32. };
  33. static int tcc_set_next_event(unsigned long evt,
  34. struct clock_event_device *unused)
  35. {
  36. unsigned long reg = __raw_readl(timer_base + TC32MCNT_OFFS);
  37. __raw_writel(reg + evt, timer_base + TC32CMP0_OFFS);
  38. return 0;
  39. }
  40. static void tcc_set_mode(enum clock_event_mode mode,
  41. struct clock_event_device *evt)
  42. {
  43. unsigned long tc32irq;
  44. switch (mode) {
  45. case CLOCK_EVT_MODE_ONESHOT:
  46. tc32irq = __raw_readl(timer_base + TC32IRQ_OFFS);
  47. tc32irq |= TC32IRQ_IRQEN0;
  48. __raw_writel(tc32irq, timer_base + TC32IRQ_OFFS);
  49. break;
  50. case CLOCK_EVT_MODE_SHUTDOWN:
  51. case CLOCK_EVT_MODE_UNUSED:
  52. tc32irq = __raw_readl(timer_base + TC32IRQ_OFFS);
  53. tc32irq &= ~TC32IRQ_IRQEN0;
  54. __raw_writel(tc32irq, timer_base + TC32IRQ_OFFS);
  55. break;
  56. case CLOCK_EVT_MODE_PERIODIC:
  57. case CLOCK_EVT_MODE_RESUME:
  58. break;
  59. }
  60. }
  61. static irqreturn_t tcc8k_timer_interrupt(int irq, void *dev_id)
  62. {
  63. struct clock_event_device *evt = dev_id;
  64. /* Acknowledge TC32 interrupt by reading TC32IRQ */
  65. __raw_readl(timer_base + TC32IRQ_OFFS);
  66. evt->event_handler(evt);
  67. return IRQ_HANDLED;
  68. }
  69. static struct clock_event_device clockevent_tcc = {
  70. .name = "tcc_timer1",
  71. .features = CLOCK_EVT_FEAT_ONESHOT,
  72. .shift = 32,
  73. .set_mode = tcc_set_mode,
  74. .set_next_event = tcc_set_next_event,
  75. .rating = 200,
  76. };
  77. static struct irqaction tcc8k_timer_irq = {
  78. .name = "TC32_timer",
  79. .flags = IRQF_DISABLED | IRQF_TIMER,
  80. .handler = tcc8k_timer_interrupt,
  81. .dev_id = &clockevent_tcc,
  82. };
  83. static int __init tcc_clockevent_init(struct clk *clock)
  84. {
  85. unsigned int c = clk_get_rate(clock);
  86. clocksource_register_hz(&clocksource_tcc, c);
  87. clockevent_tcc.mult = div_sc(c, NSEC_PER_SEC,
  88. clockevent_tcc.shift);
  89. clockevent_tcc.max_delta_ns =
  90. clockevent_delta2ns(0xfffffffe, &clockevent_tcc);
  91. clockevent_tcc.min_delta_ns =
  92. clockevent_delta2ns(0xff, &clockevent_tcc);
  93. clockevent_tcc.cpumask = cpumask_of(0);
  94. clockevents_register_device(&clockevent_tcc);
  95. return 0;
  96. }
  97. void __init tcc8k_timer_init(struct clk *clock, void __iomem *base, int irq)
  98. {
  99. u32 reg;
  100. timer_base = base;
  101. tcc8k_timer_irq.irq = irq;
  102. /* Enable clocks */
  103. clk_enable(clock);
  104. /* Initialize 32-bit timer */
  105. reg = __raw_readl(timer_base + TC32EN_OFFS);
  106. reg &= ~TC32EN_ENABLE; /* Disable timer */
  107. __raw_writel(reg, timer_base + TC32EN_OFFS);
  108. /* Free running timer, counting from 0 to 0xffffffff */
  109. __raw_writel(0, timer_base + TC32EN_OFFS);
  110. __raw_writel(0, timer_base + TC32LDV_OFFS);
  111. reg = __raw_readl(timer_base + TC32IRQ_OFFS);
  112. reg |= TC32IRQ_IRQEN0; /* irq at match with CMP0 */
  113. __raw_writel(reg, timer_base + TC32IRQ_OFFS);
  114. __raw_writel(TC32EN_ENABLE, timer_base + TC32EN_OFFS);
  115. tcc_clockevent_init(clock);
  116. setup_irq(irq, &tcc8k_timer_irq);
  117. }