clock.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * Lowlevel clock handling for Telechips TCC8xxx SoCs
  3. *
  4. * Copyright (C) 2010 by Hans J. Koch <hjk@linutronix.de>
  5. *
  6. * Licensed under the terms of the GPL v2
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/err.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/clkdev.h>
  15. #include <mach/clock.h>
  16. #include <mach/irqs.h>
  17. #include <mach/tcc8k-regs.h>
  18. #include "common.h"
  19. #define BCLKCTR0 (CKC_BASE + BCLKCTR0_OFFS)
  20. #define BCLKCTR1 (CKC_BASE + BCLKCTR1_OFFS)
  21. #define ACLKREF (CKC_BASE + ACLKREF_OFFS)
  22. #define ACLKUART0 (CKC_BASE + ACLKUART0_OFFS)
  23. #define ACLKUART1 (CKC_BASE + ACLKUART1_OFFS)
  24. #define ACLKUART2 (CKC_BASE + ACLKUART2_OFFS)
  25. #define ACLKUART3 (CKC_BASE + ACLKUART3_OFFS)
  26. #define ACLKUART4 (CKC_BASE + ACLKUART4_OFFS)
  27. #define ACLKI2C (CKC_BASE + ACLKI2C_OFFS)
  28. #define ACLKADC (CKC_BASE + ACLKADC_OFFS)
  29. #define ACLKUSBH (CKC_BASE + ACLKUSBH_OFFS)
  30. #define ACLKLCD (CKC_BASE + ACLKLCD_OFFS)
  31. #define ACLKSDH0 (CKC_BASE + ACLKSDH0_OFFS)
  32. #define ACLKSDH1 (CKC_BASE + ACLKSDH1_OFFS)
  33. #define ACLKSPI0 (CKC_BASE + ACLKSPI0_OFFS)
  34. #define ACLKSPI1 (CKC_BASE + ACLKSPI1_OFFS)
  35. #define ACLKSPDIF (CKC_BASE + ACLKSPDIF_OFFS)
  36. #define ACLKC3DEC (CKC_BASE + ACLKC3DEC_OFFS)
  37. #define ACLKCAN0 (CKC_BASE + ACLKCAN0_OFFS)
  38. #define ACLKCAN1 (CKC_BASE + ACLKCAN1_OFFS)
  39. #define ACLKGSB0 (CKC_BASE + ACLKGSB0_OFFS)
  40. #define ACLKGSB1 (CKC_BASE + ACLKGSB1_OFFS)
  41. #define ACLKGSB2 (CKC_BASE + ACLKGSB2_OFFS)
  42. #define ACLKGSB3 (CKC_BASE + ACLKGSB3_OFFS)
  43. #define ACLKTCT (CKC_BASE + ACLKTCT_OFFS)
  44. #define ACLKTCX (CKC_BASE + ACLKTCX_OFFS)
  45. #define ACLKTCZ (CKC_BASE + ACLKTCZ_OFFS)
  46. #define ACLK_MAX_DIV (0xfff + 1)
  47. /* Crystal frequencies */
  48. static unsigned long xi_rate, xti_rate;
  49. static void __iomem *pll_cfg_addr(int pll)
  50. {
  51. switch (pll) {
  52. case 0: return (CKC_BASE + PLL0CFG_OFFS);
  53. case 1: return (CKC_BASE + PLL1CFG_OFFS);
  54. case 2: return (CKC_BASE + PLL2CFG_OFFS);
  55. default:
  56. BUG();
  57. }
  58. }
  59. static int pll_enable(int pll, int enable)
  60. {
  61. u32 reg;
  62. void __iomem *addr = pll_cfg_addr(pll);
  63. reg = __raw_readl(addr);
  64. if (enable)
  65. reg &= ~PLLxCFG_PD;
  66. else
  67. reg |= PLLxCFG_PD;
  68. __raw_writel(reg, addr);
  69. return 0;
  70. }
  71. static int xi_enable(int enable)
  72. {
  73. u32 reg;
  74. reg = __raw_readl(CKC_BASE + CLKCTRL_OFFS);
  75. if (enable)
  76. reg |= CLKCTRL_XE;
  77. else
  78. reg &= ~CLKCTRL_XE;
  79. __raw_writel(reg, CKC_BASE + CLKCTRL_OFFS);
  80. return 0;
  81. }
  82. static int root_clk_enable(enum root_clks src)
  83. {
  84. switch (src) {
  85. case CLK_SRC_PLL0: return pll_enable(0, 1);
  86. case CLK_SRC_PLL1: return pll_enable(1, 1);
  87. case CLK_SRC_PLL2: return pll_enable(2, 1);
  88. case CLK_SRC_XI: return xi_enable(1);
  89. default:
  90. BUG();
  91. }
  92. return 0;
  93. }
  94. static int root_clk_disable(enum root_clks src)
  95. {
  96. switch (src) {
  97. case CLK_SRC_PLL0: return pll_enable(0, 0);
  98. case CLK_SRC_PLL1: return pll_enable(1, 0);
  99. case CLK_SRC_PLL2: return pll_enable(2, 0);
  100. case CLK_SRC_XI: return xi_enable(0);
  101. default:
  102. BUG();
  103. }
  104. return 0;
  105. }
  106. static int enable_clk(struct clk *clk)
  107. {
  108. u32 reg;
  109. if (clk->root_id != CLK_SRC_NOROOT)
  110. return root_clk_enable(clk->root_id);
  111. if (clk->aclkreg) {
  112. reg = __raw_readl(clk->aclkreg);
  113. reg |= ACLK_EN;
  114. __raw_writel(reg, clk->aclkreg);
  115. }
  116. if (clk->bclkctr) {
  117. reg = __raw_readl(clk->bclkctr);
  118. reg |= 1 << clk->bclk_shift;
  119. __raw_writel(reg, clk->bclkctr);
  120. }
  121. return 0;
  122. }
  123. static void disable_clk(struct clk *clk)
  124. {
  125. u32 reg;
  126. if (clk->root_id != CLK_SRC_NOROOT) {
  127. root_clk_disable(clk->root_id);
  128. return;
  129. }
  130. if (clk->bclkctr) {
  131. reg = __raw_readl(clk->bclkctr);
  132. reg &= ~(1 << clk->bclk_shift);
  133. __raw_writel(reg, clk->bclkctr);
  134. }
  135. if (clk->aclkreg) {
  136. reg = __raw_readl(clk->aclkreg);
  137. reg &= ~ACLK_EN;
  138. __raw_writel(reg, clk->aclkreg);
  139. }
  140. }
  141. static unsigned long get_rate_pll(int pll)
  142. {
  143. u32 reg;
  144. unsigned long s, m, p;
  145. void __iomem *addr = pll_cfg_addr(pll);
  146. reg = __raw_readl(addr);
  147. s = (reg >> 16) & 0x07;
  148. m = (reg >> 8) & 0xff;
  149. p = reg & 0x3f;
  150. return (m * xi_rate) / (p * (1 << s));
  151. }
  152. static unsigned long get_rate_pll_div(int pll)
  153. {
  154. u32 reg;
  155. unsigned long div = 0;
  156. void __iomem *addr;
  157. switch (pll) {
  158. case 0:
  159. addr = CKC_BASE + CLKDIVC0_OFFS;
  160. reg = __raw_readl(addr);
  161. if (reg & CLKDIVC0_P0E)
  162. div = (reg >> 24) & 0x3f;
  163. break;
  164. case 1:
  165. addr = CKC_BASE + CLKDIVC0_OFFS;
  166. reg = __raw_readl(addr);
  167. if (reg & CLKDIVC0_P1E)
  168. div = (reg >> 16) & 0x3f;
  169. break;
  170. case 2:
  171. addr = CKC_BASE + CLKDIVC1_OFFS;
  172. reg = __raw_readl(addr);
  173. if (reg & CLKDIVC1_P2E)
  174. div = reg & 0x3f;
  175. break;
  176. }
  177. return get_rate_pll(pll) / (div + 1);
  178. }
  179. static unsigned long get_rate_xi_div(void)
  180. {
  181. unsigned long div = 0;
  182. u32 reg = __raw_readl(CKC_BASE + CLKDIVC0_OFFS);
  183. if (reg & CLKDIVC0_XE)
  184. div = (reg >> 8) & 0x3f;
  185. return xi_rate / (div + 1);
  186. }
  187. static unsigned long get_rate_xti_div(void)
  188. {
  189. unsigned long div = 0;
  190. u32 reg = __raw_readl(CKC_BASE + CLKDIVC0_OFFS);
  191. if (reg & CLKDIVC0_XTE)
  192. div = reg & 0x3f;
  193. return xti_rate / (div + 1);
  194. }
  195. static unsigned long root_clk_get_rate(enum root_clks src)
  196. {
  197. switch (src) {
  198. case CLK_SRC_PLL0: return get_rate_pll(0);
  199. case CLK_SRC_PLL1: return get_rate_pll(1);
  200. case CLK_SRC_PLL2: return get_rate_pll(2);
  201. case CLK_SRC_PLL0DIV: return get_rate_pll_div(0);
  202. case CLK_SRC_PLL1DIV: return get_rate_pll_div(1);
  203. case CLK_SRC_PLL2DIV: return get_rate_pll_div(2);
  204. case CLK_SRC_XI: return xi_rate;
  205. case CLK_SRC_XTI: return xti_rate;
  206. case CLK_SRC_XIDIV: return get_rate_xi_div();
  207. case CLK_SRC_XTIDIV: return get_rate_xti_div();
  208. default: return 0;
  209. }
  210. }
  211. static unsigned long aclk_get_rate(struct clk *clk)
  212. {
  213. u32 reg;
  214. unsigned long div;
  215. unsigned int src;
  216. reg = __raw_readl(clk->aclkreg);
  217. div = reg & 0x0fff;
  218. src = (reg >> ACLK_SEL_SHIFT) & CLK_SRC_MASK;
  219. return root_clk_get_rate(src) / (div + 1);
  220. }
  221. static unsigned long aclk_best_div(struct clk *clk, unsigned long rate)
  222. {
  223. unsigned long div, src, freq, r1, r2;
  224. if (!rate)
  225. return ACLK_MAX_DIV;
  226. src = __raw_readl(clk->aclkreg) >> ACLK_SEL_SHIFT;
  227. src &= CLK_SRC_MASK;
  228. freq = root_clk_get_rate(src);
  229. div = freq / rate;
  230. if (!div)
  231. return 1;
  232. if (div >= ACLK_MAX_DIV)
  233. return ACLK_MAX_DIV;
  234. r1 = freq / div;
  235. r2 = freq / (div + 1);
  236. if ((rate - r2) < (r1 - rate))
  237. return div + 1;
  238. return div;
  239. }
  240. static unsigned long aclk_round_rate(struct clk *clk, unsigned long rate)
  241. {
  242. unsigned int src;
  243. src = __raw_readl(clk->aclkreg) >> ACLK_SEL_SHIFT;
  244. src &= CLK_SRC_MASK;
  245. return root_clk_get_rate(src) / aclk_best_div(clk, rate);
  246. }
  247. static int aclk_set_rate(struct clk *clk, unsigned long rate)
  248. {
  249. u32 reg;
  250. reg = __raw_readl(clk->aclkreg) & ~ACLK_DIV_MASK;
  251. reg |= aclk_best_div(clk, rate) - 1;
  252. __raw_writel(reg, clk->aclkreg);
  253. return 0;
  254. }
  255. static unsigned long get_rate_sys(struct clk *clk)
  256. {
  257. unsigned int src;
  258. src = __raw_readl(CKC_BASE + CLKCTRL_OFFS) & CLK_SRC_MASK;
  259. return root_clk_get_rate(src);
  260. }
  261. static unsigned long get_rate_bus(struct clk *clk)
  262. {
  263. unsigned int reg, sdiv, bdiv, rate;
  264. reg = __raw_readl(CKC_BASE + CLKCTRL_OFFS);
  265. rate = get_rate_sys(clk);
  266. sdiv = (reg >> 20) & 3;
  267. if (sdiv)
  268. rate /= sdiv + 1;
  269. bdiv = (reg >> 4) & 0xff;
  270. if (bdiv)
  271. rate /= bdiv + 1;
  272. return rate;
  273. }
  274. static unsigned long get_rate_cpu(struct clk *clk)
  275. {
  276. unsigned int reg, div, fsys, fbus;
  277. fbus = get_rate_bus(clk);
  278. reg = __raw_readl(CKC_BASE + CLKCTRL_OFFS);
  279. if (reg & (1 << 29))
  280. return fbus;
  281. fsys = get_rate_sys(clk);
  282. div = (reg >> 16) & 0x0f;
  283. return fbus + ((fsys - fbus) * (div + 1)) / 16;
  284. }
  285. static unsigned long get_rate_root(struct clk *clk)
  286. {
  287. return root_clk_get_rate(clk->root_id);
  288. }
  289. static int aclk_set_parent(struct clk *clock, struct clk *parent)
  290. {
  291. u32 reg;
  292. if (clock->parent == parent)
  293. return 0;
  294. clock->parent = parent;
  295. if (!parent)
  296. return 0;
  297. if (parent->root_id == CLK_SRC_NOROOT)
  298. return 0;
  299. reg = __raw_readl(clock->aclkreg);
  300. reg &= ~ACLK_SEL_MASK;
  301. reg |= (parent->root_id << ACLK_SEL_SHIFT) & ACLK_SEL_MASK;
  302. __raw_writel(reg, clock->aclkreg);
  303. return 0;
  304. }
  305. #define DEFINE_ROOT_CLOCK(name, ri, p) \
  306. static struct clk name = { \
  307. .root_id = ri, \
  308. .get_rate = get_rate_root, \
  309. .enable = enable_clk, \
  310. .disable = disable_clk, \
  311. .parent = p, \
  312. };
  313. #define DEFINE_SPECIAL_CLOCK(name, gr, p) \
  314. static struct clk name = { \
  315. .root_id = CLK_SRC_NOROOT, \
  316. .get_rate = gr, \
  317. .parent = p, \
  318. };
  319. #define DEFINE_ACLOCK(name, bc, bs, ar) \
  320. static struct clk name = { \
  321. .root_id = CLK_SRC_NOROOT, \
  322. .bclkctr = bc, \
  323. .bclk_shift = bs, \
  324. .aclkreg = ar, \
  325. .get_rate = aclk_get_rate, \
  326. .set_rate = aclk_set_rate, \
  327. .round_rate = aclk_round_rate, \
  328. .enable = enable_clk, \
  329. .disable = disable_clk, \
  330. .set_parent = aclk_set_parent, \
  331. };
  332. #define DEFINE_BCLOCK(name, bc, bs, gr, p) \
  333. static struct clk name = { \
  334. .root_id = CLK_SRC_NOROOT, \
  335. .bclkctr = bc, \
  336. .bclk_shift = bs, \
  337. .get_rate = gr, \
  338. .enable = enable_clk, \
  339. .disable = disable_clk, \
  340. .parent = p, \
  341. };
  342. DEFINE_ROOT_CLOCK(xi, CLK_SRC_XI, NULL)
  343. DEFINE_ROOT_CLOCK(xti, CLK_SRC_XTI, NULL)
  344. DEFINE_ROOT_CLOCK(xidiv, CLK_SRC_XIDIV, &xi)
  345. DEFINE_ROOT_CLOCK(xtidiv, CLK_SRC_XTIDIV, &xti)
  346. DEFINE_ROOT_CLOCK(pll0, CLK_SRC_PLL0, &xi)
  347. DEFINE_ROOT_CLOCK(pll1, CLK_SRC_PLL1, &xi)
  348. DEFINE_ROOT_CLOCK(pll2, CLK_SRC_PLL2, &xi)
  349. DEFINE_ROOT_CLOCK(pll0div, CLK_SRC_PLL0DIV, &pll0)
  350. DEFINE_ROOT_CLOCK(pll1div, CLK_SRC_PLL1DIV, &pll1)
  351. DEFINE_ROOT_CLOCK(pll2div, CLK_SRC_PLL2DIV, &pll2)
  352. /* The following 3 clocks are special and are initialized explicitly later */
  353. DEFINE_SPECIAL_CLOCK(sys, get_rate_sys, NULL)
  354. DEFINE_SPECIAL_CLOCK(bus, get_rate_bus, &sys)
  355. DEFINE_SPECIAL_CLOCK(cpu, get_rate_cpu, &sys)
  356. DEFINE_ACLOCK(tct, NULL, 0, ACLKTCT)
  357. DEFINE_ACLOCK(tcx, NULL, 0, ACLKTCX)
  358. DEFINE_ACLOCK(tcz, NULL, 0, ACLKTCZ)
  359. DEFINE_ACLOCK(ref, NULL, 0, ACLKREF)
  360. DEFINE_ACLOCK(uart0, BCLKCTR0, 5, ACLKUART0)
  361. DEFINE_ACLOCK(uart1, BCLKCTR0, 23, ACLKUART1)
  362. DEFINE_ACLOCK(uart2, BCLKCTR0, 6, ACLKUART2)
  363. DEFINE_ACLOCK(uart3, BCLKCTR0, 8, ACLKUART3)
  364. DEFINE_ACLOCK(uart4, BCLKCTR1, 6, ACLKUART4)
  365. DEFINE_ACLOCK(i2c, BCLKCTR0, 7, ACLKI2C)
  366. DEFINE_ACLOCK(adc, BCLKCTR0, 10, ACLKADC)
  367. DEFINE_ACLOCK(usbh0, BCLKCTR0, 11, ACLKUSBH)
  368. DEFINE_ACLOCK(lcd, BCLKCTR0, 13, ACLKLCD)
  369. DEFINE_ACLOCK(sd0, BCLKCTR0, 17, ACLKSDH0)
  370. DEFINE_ACLOCK(sd1, BCLKCTR1, 5, ACLKSDH1)
  371. DEFINE_ACLOCK(spi0, BCLKCTR0, 24, ACLKSPI0)
  372. DEFINE_ACLOCK(spi1, BCLKCTR0, 30, ACLKSPI1)
  373. DEFINE_ACLOCK(spdif, BCLKCTR1, 2, ACLKSPDIF)
  374. DEFINE_ACLOCK(c3dec, BCLKCTR1, 9, ACLKC3DEC)
  375. DEFINE_ACLOCK(can0, BCLKCTR1, 10, ACLKCAN0)
  376. DEFINE_ACLOCK(can1, BCLKCTR1, 11, ACLKCAN1)
  377. DEFINE_ACLOCK(gsb0, BCLKCTR1, 13, ACLKGSB0)
  378. DEFINE_ACLOCK(gsb1, BCLKCTR1, 14, ACLKGSB1)
  379. DEFINE_ACLOCK(gsb2, BCLKCTR1, 15, ACLKGSB2)
  380. DEFINE_ACLOCK(gsb3, BCLKCTR1, 16, ACLKGSB3)
  381. DEFINE_ACLOCK(usbh1, BCLKCTR1, 20, ACLKUSBH)
  382. DEFINE_BCLOCK(dai0, BCLKCTR0, 0, NULL, NULL)
  383. DEFINE_BCLOCK(pic, BCLKCTR0, 1, NULL, NULL)
  384. DEFINE_BCLOCK(tc, BCLKCTR0, 2, NULL, NULL)
  385. DEFINE_BCLOCK(gpio, BCLKCTR0, 3, NULL, NULL)
  386. DEFINE_BCLOCK(usbd, BCLKCTR0, 4, NULL, NULL)
  387. DEFINE_BCLOCK(ecc, BCLKCTR0, 9, NULL, NULL)
  388. DEFINE_BCLOCK(gdma0, BCLKCTR0, 12, NULL, NULL)
  389. DEFINE_BCLOCK(rtc, BCLKCTR0, 15, NULL, NULL)
  390. DEFINE_BCLOCK(nfc, BCLKCTR0, 16, NULL, NULL)
  391. DEFINE_BCLOCK(g2d, BCLKCTR0, 18, NULL, NULL)
  392. DEFINE_BCLOCK(gdma1, BCLKCTR0, 22, NULL, NULL)
  393. DEFINE_BCLOCK(mscl, BCLKCTR0, 25, NULL, NULL)
  394. DEFINE_BCLOCK(bdma, BCLKCTR1, 0, NULL, NULL)
  395. DEFINE_BCLOCK(adma0, BCLKCTR1, 1, NULL, NULL)
  396. DEFINE_BCLOCK(scfg, BCLKCTR1, 3, NULL, NULL)
  397. DEFINE_BCLOCK(cid, BCLKCTR1, 4, NULL, NULL)
  398. DEFINE_BCLOCK(dai1, BCLKCTR1, 7, NULL, NULL)
  399. DEFINE_BCLOCK(adma1, BCLKCTR1, 8, NULL, NULL)
  400. DEFINE_BCLOCK(gps, BCLKCTR1, 12, NULL, NULL)
  401. DEFINE_BCLOCK(gdma2, BCLKCTR1, 17, NULL, NULL)
  402. DEFINE_BCLOCK(gdma3, BCLKCTR1, 18, NULL, NULL)
  403. DEFINE_BCLOCK(ddrc, BCLKCTR1, 19, NULL, NULL)
  404. #define _REGISTER_CLOCK(d, n, c) \
  405. { \
  406. .dev_id = d, \
  407. .con_id = n, \
  408. .clk = &c, \
  409. },
  410. static struct clk_lookup lookups[] = {
  411. _REGISTER_CLOCK(NULL, "bus", bus)
  412. _REGISTER_CLOCK(NULL, "cpu", cpu)
  413. _REGISTER_CLOCK(NULL, "tct", tct)
  414. _REGISTER_CLOCK(NULL, "tcx", tcx)
  415. _REGISTER_CLOCK(NULL, "tcz", tcz)
  416. _REGISTER_CLOCK(NULL, "ref", ref)
  417. _REGISTER_CLOCK(NULL, "dai0", dai0)
  418. _REGISTER_CLOCK(NULL, "pic", pic)
  419. _REGISTER_CLOCK(NULL, "tc", tc)
  420. _REGISTER_CLOCK(NULL, "gpio", gpio)
  421. _REGISTER_CLOCK(NULL, "usbd", usbd)
  422. _REGISTER_CLOCK("tcc-uart.0", NULL, uart0)
  423. _REGISTER_CLOCK("tcc-uart.2", NULL, uart2)
  424. _REGISTER_CLOCK("tcc-i2c", NULL, i2c)
  425. _REGISTER_CLOCK("tcc-uart.3", NULL, uart3)
  426. _REGISTER_CLOCK(NULL, "ecc", ecc)
  427. _REGISTER_CLOCK(NULL, "adc", adc)
  428. _REGISTER_CLOCK("tcc-usbh.0", "usb", usbh0)
  429. _REGISTER_CLOCK(NULL, "gdma0", gdma0)
  430. _REGISTER_CLOCK(NULL, "lcd", lcd)
  431. _REGISTER_CLOCK(NULL, "rtc", rtc)
  432. _REGISTER_CLOCK(NULL, "nfc", nfc)
  433. _REGISTER_CLOCK("tcc-mmc.0", NULL, sd0)
  434. _REGISTER_CLOCK(NULL, "g2d", g2d)
  435. _REGISTER_CLOCK(NULL, "gdma1", gdma1)
  436. _REGISTER_CLOCK("tcc-uart.1", NULL, uart1)
  437. _REGISTER_CLOCK("tcc-spi.0", NULL, spi0)
  438. _REGISTER_CLOCK(NULL, "mscl", mscl)
  439. _REGISTER_CLOCK("tcc-spi.1", NULL, spi1)
  440. _REGISTER_CLOCK(NULL, "bdma", bdma)
  441. _REGISTER_CLOCK(NULL, "adma0", adma0)
  442. _REGISTER_CLOCK(NULL, "spdif", spdif)
  443. _REGISTER_CLOCK(NULL, "scfg", scfg)
  444. _REGISTER_CLOCK(NULL, "cid", cid)
  445. _REGISTER_CLOCK("tcc-mmc.1", NULL, sd1)
  446. _REGISTER_CLOCK("tcc-uart.4", NULL, uart4)
  447. _REGISTER_CLOCK(NULL, "dai1", dai1)
  448. _REGISTER_CLOCK(NULL, "adma1", adma1)
  449. _REGISTER_CLOCK(NULL, "c3dec", c3dec)
  450. _REGISTER_CLOCK("tcc-can.0", NULL, can0)
  451. _REGISTER_CLOCK("tcc-can.1", NULL, can1)
  452. _REGISTER_CLOCK(NULL, "gps", gps)
  453. _REGISTER_CLOCK("tcc-gsb.0", NULL, gsb0)
  454. _REGISTER_CLOCK("tcc-gsb.1", NULL, gsb1)
  455. _REGISTER_CLOCK("tcc-gsb.2", NULL, gsb2)
  456. _REGISTER_CLOCK("tcc-gsb.3", NULL, gsb3)
  457. _REGISTER_CLOCK(NULL, "gdma2", gdma2)
  458. _REGISTER_CLOCK(NULL, "gdma3", gdma3)
  459. _REGISTER_CLOCK(NULL, "ddrc", ddrc)
  460. _REGISTER_CLOCK("tcc-usbh.1", "usb", usbh1)
  461. };
  462. static struct clk *root_clk_by_index(enum root_clks src)
  463. {
  464. switch (src) {
  465. case CLK_SRC_PLL0: return &pll0;
  466. case CLK_SRC_PLL1: return &pll1;
  467. case CLK_SRC_PLL2: return &pll2;
  468. case CLK_SRC_PLL0DIV: return &pll0div;
  469. case CLK_SRC_PLL1DIV: return &pll1div;
  470. case CLK_SRC_PLL2DIV: return &pll2div;
  471. case CLK_SRC_XI: return &xi;
  472. case CLK_SRC_XTI: return &xti;
  473. case CLK_SRC_XIDIV: return &xidiv;
  474. case CLK_SRC_XTIDIV: return &xtidiv;
  475. default: return NULL;
  476. }
  477. }
  478. static void find_aclk_parent(struct clk *clk)
  479. {
  480. unsigned int src;
  481. struct clk *clock;
  482. if (!clk->aclkreg)
  483. return;
  484. src = __raw_readl(clk->aclkreg) >> ACLK_SEL_SHIFT;
  485. src &= CLK_SRC_MASK;
  486. clock = root_clk_by_index(src);
  487. if (!clock)
  488. return;
  489. clk->parent = clock;
  490. clk->set_parent = aclk_set_parent;
  491. }
  492. void __init tcc_clocks_init(unsigned long xi_freq, unsigned long xti_freq)
  493. {
  494. int i;
  495. xi_rate = xi_freq;
  496. xti_rate = xti_freq;
  497. /* fixup parents and add the clock */
  498. for (i = 0; i < ARRAY_SIZE(lookups); i++) {
  499. find_aclk_parent(lookups[i].clk);
  500. clkdev_add(&lookups[i]);
  501. }
  502. tcc8k_timer_init(&tcz, (void __iomem *)TIMER_BASE, INT_TC32);
  503. }