board-mx51_babbage.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/init.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/i2c.h>
  15. #include <linux/gpio.h>
  16. #include <linux/delay.h>
  17. #include <linux/io.h>
  18. #include <linux/fsl_devices.h>
  19. #include <linux/fec.h>
  20. #include <linux/gpio_keys.h>
  21. #include <linux/input.h>
  22. #include <linux/spi/flash.h>
  23. #include <linux/spi/spi.h>
  24. #include <mach/common.h>
  25. #include <mach/hardware.h>
  26. #include <mach/iomux-mx51.h>
  27. #include <mach/mxc_ehci.h>
  28. #include <asm/irq.h>
  29. #include <asm/setup.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/mach/arch.h>
  32. #include <asm/mach/time.h>
  33. #include "devices-imx51.h"
  34. #include "devices.h"
  35. #include "cpu_op-mx51.h"
  36. #define BABBAGE_USB_HUB_RESET IMX_GPIO_NR(1, 7)
  37. #define BABBAGE_USBH1_STP IMX_GPIO_NR(1, 27)
  38. #define BABBAGE_PHY_RESET IMX_GPIO_NR(2, 5)
  39. #define BABBAGE_FEC_PHY_RESET IMX_GPIO_NR(2, 14)
  40. #define BABBAGE_POWER_KEY IMX_GPIO_NR(2, 21)
  41. #define BABBAGE_ECSPI1_CS0 IMX_GPIO_NR(4, 24)
  42. #define BABBAGE_ECSPI1_CS1 IMX_GPIO_NR(4, 25)
  43. /* USB_CTRL_1 */
  44. #define MX51_USB_CTRL_1_OFFSET 0x10
  45. #define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
  46. #define MX51_USB_PLLDIV_12_MHZ 0x00
  47. #define MX51_USB_PLL_DIV_19_2_MHZ 0x01
  48. #define MX51_USB_PLL_DIV_24_MHZ 0x02
  49. static struct gpio_keys_button babbage_buttons[] = {
  50. {
  51. .gpio = BABBAGE_POWER_KEY,
  52. .code = BTN_0,
  53. .desc = "PWR",
  54. .active_low = 1,
  55. .wakeup = 1,
  56. },
  57. };
  58. static const struct gpio_keys_platform_data imx_button_data __initconst = {
  59. .buttons = babbage_buttons,
  60. .nbuttons = ARRAY_SIZE(babbage_buttons),
  61. };
  62. static iomux_v3_cfg_t mx51babbage_pads[] = {
  63. /* UART1 */
  64. MX51_PAD_UART1_RXD__UART1_RXD,
  65. MX51_PAD_UART1_TXD__UART1_TXD,
  66. MX51_PAD_UART1_RTS__UART1_RTS,
  67. MX51_PAD_UART1_CTS__UART1_CTS,
  68. /* UART2 */
  69. MX51_PAD_UART2_RXD__UART2_RXD,
  70. MX51_PAD_UART2_TXD__UART2_TXD,
  71. /* UART3 */
  72. MX51_PAD_EIM_D25__UART3_RXD,
  73. MX51_PAD_EIM_D26__UART3_TXD,
  74. MX51_PAD_EIM_D27__UART3_RTS,
  75. MX51_PAD_EIM_D24__UART3_CTS,
  76. /* I2C1 */
  77. MX51_PAD_EIM_D16__I2C1_SDA,
  78. MX51_PAD_EIM_D19__I2C1_SCL,
  79. /* I2C2 */
  80. MX51_PAD_KEY_COL4__I2C2_SCL,
  81. MX51_PAD_KEY_COL5__I2C2_SDA,
  82. /* HSI2C */
  83. MX51_PAD_I2C1_CLK__I2C1_CLK,
  84. MX51_PAD_I2C1_DAT__I2C1_DAT,
  85. /* USB HOST1 */
  86. MX51_PAD_USBH1_CLK__USBH1_CLK,
  87. MX51_PAD_USBH1_DIR__USBH1_DIR,
  88. MX51_PAD_USBH1_NXT__USBH1_NXT,
  89. MX51_PAD_USBH1_DATA0__USBH1_DATA0,
  90. MX51_PAD_USBH1_DATA1__USBH1_DATA1,
  91. MX51_PAD_USBH1_DATA2__USBH1_DATA2,
  92. MX51_PAD_USBH1_DATA3__USBH1_DATA3,
  93. MX51_PAD_USBH1_DATA4__USBH1_DATA4,
  94. MX51_PAD_USBH1_DATA5__USBH1_DATA5,
  95. MX51_PAD_USBH1_DATA6__USBH1_DATA6,
  96. MX51_PAD_USBH1_DATA7__USBH1_DATA7,
  97. /* USB HUB reset line*/
  98. MX51_PAD_GPIO1_7__GPIO1_7,
  99. /* FEC */
  100. MX51_PAD_EIM_EB2__FEC_MDIO,
  101. MX51_PAD_EIM_EB3__FEC_RDATA1,
  102. MX51_PAD_EIM_CS2__FEC_RDATA2,
  103. MX51_PAD_EIM_CS3__FEC_RDATA3,
  104. MX51_PAD_EIM_CS4__FEC_RX_ER,
  105. MX51_PAD_EIM_CS5__FEC_CRS,
  106. MX51_PAD_NANDF_RB2__FEC_COL,
  107. MX51_PAD_NANDF_RB3__FEC_RX_CLK,
  108. MX51_PAD_NANDF_D9__FEC_RDATA0,
  109. MX51_PAD_NANDF_D8__FEC_TDATA0,
  110. MX51_PAD_NANDF_CS2__FEC_TX_ER,
  111. MX51_PAD_NANDF_CS3__FEC_MDC,
  112. MX51_PAD_NANDF_CS4__FEC_TDATA1,
  113. MX51_PAD_NANDF_CS5__FEC_TDATA2,
  114. MX51_PAD_NANDF_CS6__FEC_TDATA3,
  115. MX51_PAD_NANDF_CS7__FEC_TX_EN,
  116. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,
  117. /* FEC PHY reset line */
  118. MX51_PAD_EIM_A20__GPIO2_14,
  119. /* SD 1 */
  120. MX51_PAD_SD1_CMD__SD1_CMD,
  121. MX51_PAD_SD1_CLK__SD1_CLK,
  122. MX51_PAD_SD1_DATA0__SD1_DATA0,
  123. MX51_PAD_SD1_DATA1__SD1_DATA1,
  124. MX51_PAD_SD1_DATA2__SD1_DATA2,
  125. MX51_PAD_SD1_DATA3__SD1_DATA3,
  126. /* SD 2 */
  127. MX51_PAD_SD2_CMD__SD2_CMD,
  128. MX51_PAD_SD2_CLK__SD2_CLK,
  129. MX51_PAD_SD2_DATA0__SD2_DATA0,
  130. MX51_PAD_SD2_DATA1__SD2_DATA1,
  131. MX51_PAD_SD2_DATA2__SD2_DATA2,
  132. MX51_PAD_SD2_DATA3__SD2_DATA3,
  133. /* eCSPI1 */
  134. MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
  135. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
  136. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
  137. MX51_PAD_CSPI1_SS0__GPIO4_24,
  138. MX51_PAD_CSPI1_SS1__GPIO4_25,
  139. };
  140. /* Serial ports */
  141. static const struct imxuart_platform_data uart_pdata __initconst = {
  142. .flags = IMXUART_HAVE_RTSCTS,
  143. };
  144. static const struct imxi2c_platform_data babbage_i2c_data __initconst = {
  145. .bitrate = 100000,
  146. };
  147. static struct imxi2c_platform_data babbage_hsi2c_data = {
  148. .bitrate = 400000,
  149. };
  150. static int gpio_usbh1_active(void)
  151. {
  152. iomux_v3_cfg_t usbh1stp_gpio = MX51_PAD_USBH1_STP__GPIO1_27;
  153. iomux_v3_cfg_t phyreset_gpio = MX51_PAD_EIM_D21__GPIO2_5;
  154. int ret;
  155. /* Set USBH1_STP to GPIO and toggle it */
  156. mxc_iomux_v3_setup_pad(usbh1stp_gpio);
  157. ret = gpio_request(BABBAGE_USBH1_STP, "usbh1_stp");
  158. if (ret) {
  159. pr_debug("failed to get MX51_PAD_USBH1_STP__GPIO_1_27: %d\n", ret);
  160. return ret;
  161. }
  162. gpio_direction_output(BABBAGE_USBH1_STP, 0);
  163. gpio_set_value(BABBAGE_USBH1_STP, 1);
  164. msleep(100);
  165. gpio_free(BABBAGE_USBH1_STP);
  166. /* De-assert USB PHY RESETB */
  167. mxc_iomux_v3_setup_pad(phyreset_gpio);
  168. ret = gpio_request(BABBAGE_PHY_RESET, "phy_reset");
  169. if (ret) {
  170. pr_debug("failed to get MX51_PAD_EIM_D21__GPIO_2_5: %d\n", ret);
  171. return ret;
  172. }
  173. gpio_direction_output(BABBAGE_PHY_RESET, 1);
  174. return 0;
  175. }
  176. static inline void babbage_usbhub_reset(void)
  177. {
  178. int ret;
  179. /* Bring USB hub out of reset */
  180. ret = gpio_request(BABBAGE_USB_HUB_RESET, "GPIO1_7");
  181. if (ret) {
  182. printk(KERN_ERR"failed to get GPIO_USB_HUB_RESET: %d\n", ret);
  183. return;
  184. }
  185. gpio_direction_output(BABBAGE_USB_HUB_RESET, 0);
  186. /* USB HUB RESET - De-assert USB HUB RESET_N */
  187. msleep(1);
  188. gpio_set_value(BABBAGE_USB_HUB_RESET, 0);
  189. msleep(1);
  190. gpio_set_value(BABBAGE_USB_HUB_RESET, 1);
  191. }
  192. static inline void babbage_fec_reset(void)
  193. {
  194. int ret;
  195. /* reset FEC PHY */
  196. ret = gpio_request_one(BABBAGE_FEC_PHY_RESET,
  197. GPIOF_OUT_INIT_LOW, "fec-phy-reset");
  198. if (ret) {
  199. printk(KERN_ERR"failed to get GPIO_FEC_PHY_RESET: %d\n", ret);
  200. return;
  201. }
  202. msleep(1);
  203. gpio_set_value(BABBAGE_FEC_PHY_RESET, 1);
  204. }
  205. /* This function is board specific as the bit mask for the plldiv will also
  206. be different for other Freescale SoCs, thus a common bitmask is not
  207. possible and cannot get place in /plat-mxc/ehci.c.*/
  208. static int initialize_otg_port(struct platform_device *pdev)
  209. {
  210. u32 v;
  211. void __iomem *usb_base;
  212. void __iomem *usbother_base;
  213. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  214. if (!usb_base)
  215. return -ENOMEM;
  216. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  217. /* Set the PHY clock to 19.2MHz */
  218. v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  219. v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
  220. v |= MX51_USB_PLL_DIV_19_2_MHZ;
  221. __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
  222. iounmap(usb_base);
  223. mdelay(10);
  224. return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);
  225. }
  226. static int initialize_usbh1_port(struct platform_device *pdev)
  227. {
  228. u32 v;
  229. void __iomem *usb_base;
  230. void __iomem *usbother_base;
  231. usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
  232. if (!usb_base)
  233. return -ENOMEM;
  234. usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
  235. /* The clock for the USBH1 ULPI port will come externally from the PHY. */
  236. v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
  237. __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);
  238. iounmap(usb_base);
  239. mdelay(10);
  240. return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |
  241. MXC_EHCI_ITC_NO_THRESHOLD);
  242. }
  243. static struct mxc_usbh_platform_data dr_utmi_config = {
  244. .init = initialize_otg_port,
  245. .portsc = MXC_EHCI_UTMI_16BIT,
  246. };
  247. static struct fsl_usb2_platform_data usb_pdata = {
  248. .operating_mode = FSL_USB2_DR_DEVICE,
  249. .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
  250. };
  251. static struct mxc_usbh_platform_data usbh1_config = {
  252. .init = initialize_usbh1_port,
  253. .portsc = MXC_EHCI_MODE_ULPI,
  254. };
  255. static int otg_mode_host;
  256. static int __init babbage_otg_mode(char *options)
  257. {
  258. if (!strcmp(options, "host"))
  259. otg_mode_host = 1;
  260. else if (!strcmp(options, "device"))
  261. otg_mode_host = 0;
  262. else
  263. pr_info("otg_mode neither \"host\" nor \"device\". "
  264. "Defaulting to device\n");
  265. return 0;
  266. }
  267. __setup("otg_mode=", babbage_otg_mode);
  268. static struct spi_board_info mx51_babbage_spi_board_info[] __initdata = {
  269. {
  270. .modalias = "mtd_dataflash",
  271. .max_speed_hz = 25000000,
  272. .bus_num = 0,
  273. .chip_select = 1,
  274. .mode = SPI_MODE_0,
  275. .platform_data = NULL,
  276. },
  277. };
  278. static int mx51_babbage_spi_cs[] = {
  279. BABBAGE_ECSPI1_CS0,
  280. BABBAGE_ECSPI1_CS1,
  281. };
  282. static const struct spi_imx_master mx51_babbage_spi_pdata __initconst = {
  283. .chipselect = mx51_babbage_spi_cs,
  284. .num_chipselect = ARRAY_SIZE(mx51_babbage_spi_cs),
  285. };
  286. /*
  287. * Board specific initialization.
  288. */
  289. static void __init mx51_babbage_init(void)
  290. {
  291. iomux_v3_cfg_t usbh1stp = MX51_PAD_USBH1_STP__USBH1_STP;
  292. iomux_v3_cfg_t power_key = _MX51_PAD_EIM_A27__GPIO2_21 |
  293. MUX_PAD_CTRL(PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | PAD_CTL_PUS_100K_UP);
  294. #if defined(CONFIG_CPU_FREQ_IMX)
  295. get_cpu_op = mx51_get_cpu_op;
  296. #endif
  297. mxc_iomux_v3_setup_multiple_pads(mx51babbage_pads,
  298. ARRAY_SIZE(mx51babbage_pads));
  299. imx51_add_imx_uart(0, &uart_pdata);
  300. imx51_add_imx_uart(1, &uart_pdata);
  301. imx51_add_imx_uart(2, &uart_pdata);
  302. babbage_fec_reset();
  303. imx51_add_fec(NULL);
  304. /* Set the PAD settings for the pwr key. */
  305. mxc_iomux_v3_setup_pad(power_key);
  306. imx51_add_gpio_keys(&imx_button_data);
  307. imx51_add_imx_i2c(0, &babbage_i2c_data);
  308. imx51_add_imx_i2c(1, &babbage_i2c_data);
  309. mxc_register_device(&mxc_hsi2c_device, &babbage_hsi2c_data);
  310. if (otg_mode_host)
  311. mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);
  312. else {
  313. initialize_otg_port(NULL);
  314. mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);
  315. }
  316. gpio_usbh1_active();
  317. mxc_register_device(&mxc_usbh1_device, &usbh1_config);
  318. /* setback USBH1_STP to be function */
  319. mxc_iomux_v3_setup_pad(usbh1stp);
  320. babbage_usbhub_reset();
  321. imx51_add_sdhci_esdhc_imx(0, NULL);
  322. imx51_add_sdhci_esdhc_imx(1, NULL);
  323. spi_register_board_info(mx51_babbage_spi_board_info,
  324. ARRAY_SIZE(mx51_babbage_spi_board_info));
  325. imx51_add_ecspi(0, &mx51_babbage_spi_pdata);
  326. imx51_add_imx2_wdt(0, NULL);
  327. }
  328. static void __init mx51_babbage_timer_init(void)
  329. {
  330. mx51_clocks_init(32768, 24000000, 22579200, 0);
  331. }
  332. static struct sys_timer mx51_babbage_timer = {
  333. .init = mx51_babbage_timer_init,
  334. };
  335. MACHINE_START(MX51_BABBAGE, "Freescale MX51 Babbage Board")
  336. /* Maintainer: Amit Kucheria <amit.kucheria@canonical.com> */
  337. .boot_params = MX51_PHYS_OFFSET + 0x100,
  338. .map_io = mx51_map_io,
  339. .init_early = imx51_init_early,
  340. .init_irq = mx51_init_irq,
  341. .timer = &mx51_babbage_timer,
  342. .init_machine = mx51_babbage_init,
  343. MACHINE_END