mm.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*
  2. * Copyright (C) 1999,2000 Arm Limited
  3. * Copyright (C) 2000 Deep Blue Solutions Ltd
  4. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  5. * Copyright 2005-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. * - add MX31 specific definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/mm.h>
  19. #include <linux/init.h>
  20. #include <linux/err.h>
  21. #include <asm/pgtable.h>
  22. #include <asm/mach/map.h>
  23. #include <asm/hardware/cache-l2x0.h>
  24. #include <mach/common.h>
  25. #include <mach/hardware.h>
  26. #include <mach/iomux-v3.h>
  27. #include <mach/gpio.h>
  28. #include <mach/irqs.h>
  29. #ifdef CONFIG_SOC_IMX31
  30. static struct map_desc mx31_io_desc[] __initdata = {
  31. imx_map_entry(MX31, X_MEMC, MT_DEVICE),
  32. imx_map_entry(MX31, AVIC, MT_DEVICE_NONSHARED),
  33. imx_map_entry(MX31, AIPS1, MT_DEVICE_NONSHARED),
  34. imx_map_entry(MX31, AIPS2, MT_DEVICE_NONSHARED),
  35. imx_map_entry(MX31, SPBA0, MT_DEVICE_NONSHARED),
  36. };
  37. /*
  38. * This function initializes the memory map. It is called during the
  39. * system startup to create static physical to virtual memory mappings
  40. * for the IO modules.
  41. */
  42. void __init mx31_map_io(void)
  43. {
  44. iotable_init(mx31_io_desc, ARRAY_SIZE(mx31_io_desc));
  45. }
  46. void __init imx31_init_early(void)
  47. {
  48. mxc_set_cpu_type(MXC_CPU_MX31);
  49. mxc_arch_reset_init(MX31_IO_ADDRESS(MX31_WDOG_BASE_ADDR));
  50. }
  51. static struct mxc_gpio_port imx31_gpio_ports[] = {
  52. DEFINE_IMX_GPIO_PORT_IRQ(MX31, 0, 1, MX31_INT_GPIO1),
  53. DEFINE_IMX_GPIO_PORT_IRQ(MX31, 1, 2, MX31_INT_GPIO2),
  54. DEFINE_IMX_GPIO_PORT_IRQ(MX31, 2, 3, MX31_INT_GPIO3),
  55. };
  56. void __init mx31_init_irq(void)
  57. {
  58. mxc_init_irq(MX31_IO_ADDRESS(MX31_AVIC_BASE_ADDR));
  59. mxc_gpio_init(imx31_gpio_ports, ARRAY_SIZE(imx31_gpio_ports));
  60. }
  61. #endif /* ifdef CONFIG_SOC_IMX31 */
  62. #ifdef CONFIG_SOC_IMX35
  63. static struct map_desc mx35_io_desc[] __initdata = {
  64. imx_map_entry(MX35, X_MEMC, MT_DEVICE),
  65. imx_map_entry(MX35, AVIC, MT_DEVICE_NONSHARED),
  66. imx_map_entry(MX35, AIPS1, MT_DEVICE_NONSHARED),
  67. imx_map_entry(MX35, AIPS2, MT_DEVICE_NONSHARED),
  68. imx_map_entry(MX35, SPBA0, MT_DEVICE_NONSHARED),
  69. };
  70. void __init mx35_map_io(void)
  71. {
  72. iotable_init(mx35_io_desc, ARRAY_SIZE(mx35_io_desc));
  73. }
  74. void __init imx35_init_early(void)
  75. {
  76. mxc_set_cpu_type(MXC_CPU_MX35);
  77. mxc_iomux_v3_init(MX35_IO_ADDRESS(MX35_IOMUXC_BASE_ADDR));
  78. mxc_arch_reset_init(MX35_IO_ADDRESS(MX35_WDOG_BASE_ADDR));
  79. }
  80. static struct mxc_gpio_port imx35_gpio_ports[] = {
  81. DEFINE_IMX_GPIO_PORT_IRQ(MX35, 0, 1, MX35_INT_GPIO1),
  82. DEFINE_IMX_GPIO_PORT_IRQ(MX35, 1, 2, MX35_INT_GPIO2),
  83. DEFINE_IMX_GPIO_PORT_IRQ(MX35, 2, 3, MX35_INT_GPIO3),
  84. };
  85. void __init mx35_init_irq(void)
  86. {
  87. mxc_init_irq(MX35_IO_ADDRESS(MX35_AVIC_BASE_ADDR));
  88. mxc_gpio_init(imx35_gpio_ports, ARRAY_SIZE(imx35_gpio_ports));
  89. }
  90. #endif /* ifdef CONFIG_SOC_IMX35 */
  91. #ifdef CONFIG_CACHE_L2X0
  92. static int mxc_init_l2x0(void)
  93. {
  94. void __iomem *l2x0_base;
  95. void __iomem *clkctl_base;
  96. /*
  97. * First of all, we must repair broken chip settings. There are some
  98. * i.MX35 CPUs in the wild, comming with bogus L2 cache settings. These
  99. * misconfigured CPUs will run amok immediately when the L2 cache gets enabled.
  100. * Workaraound is to setup the correct register setting prior enabling the
  101. * L2 cache. This should not hurt already working CPUs, as they are using the
  102. * same value
  103. */
  104. #define L2_MEM_VAL 0x10
  105. clkctl_base = ioremap(MX35_CLKCTL_BASE_ADDR, 4096);
  106. if (clkctl_base != NULL) {
  107. writel(0x00000515, clkctl_base + L2_MEM_VAL);
  108. iounmap(clkctl_base);
  109. } else {
  110. pr_err("L2 cache: Cannot fix timing. Trying to continue without\n");
  111. }
  112. l2x0_base = ioremap(MX3x_L2CC_BASE_ADDR, 4096);
  113. if (IS_ERR(l2x0_base)) {
  114. printk(KERN_ERR "remapping L2 cache area failed with %ld\n",
  115. PTR_ERR(l2x0_base));
  116. return 0;
  117. }
  118. l2x0_init(l2x0_base, 0x00030024, 0x00000000);
  119. return 0;
  120. }
  121. arch_initcall(mxc_init_l2x0);
  122. #endif